xref: /aosp_15_r20/external/arm-trusted-firmware/include/drivers/st/stm32mp1_rcc.h (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2015-2021, STMicroelectronics - All Rights Reserved
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #ifndef STM32MP1_RCC_H
8*54fd6939SJiyong Park #define STM32MP1_RCC_H
9*54fd6939SJiyong Park 
10*54fd6939SJiyong Park #include <lib/utils_def.h>
11*54fd6939SJiyong Park 
12*54fd6939SJiyong Park #define RCC_TZCR				U(0x00)
13*54fd6939SJiyong Park #define RCC_OCENSETR				U(0x0C)
14*54fd6939SJiyong Park #define RCC_OCENCLRR				U(0x10)
15*54fd6939SJiyong Park #define RCC_HSICFGR				U(0x18)
16*54fd6939SJiyong Park #define RCC_CSICFGR				U(0x1C)
17*54fd6939SJiyong Park #define RCC_MPCKSELR				U(0x20)
18*54fd6939SJiyong Park #define RCC_ASSCKSELR				U(0x24)
19*54fd6939SJiyong Park #define RCC_RCK12SELR				U(0x28)
20*54fd6939SJiyong Park #define RCC_MPCKDIVR				U(0x2C)
21*54fd6939SJiyong Park #define RCC_AXIDIVR				U(0x30)
22*54fd6939SJiyong Park #define RCC_APB4DIVR				U(0x3C)
23*54fd6939SJiyong Park #define RCC_APB5DIVR				U(0x40)
24*54fd6939SJiyong Park #define RCC_RTCDIVR				U(0x44)
25*54fd6939SJiyong Park #define RCC_MSSCKSELR				U(0x48)
26*54fd6939SJiyong Park #define RCC_PLL1CR				U(0x80)
27*54fd6939SJiyong Park #define RCC_PLL1CFGR1				U(0x84)
28*54fd6939SJiyong Park #define RCC_PLL1CFGR2				U(0x88)
29*54fd6939SJiyong Park #define RCC_PLL1FRACR				U(0x8C)
30*54fd6939SJiyong Park #define RCC_PLL1CSGR				U(0x90)
31*54fd6939SJiyong Park #define RCC_PLL2CR				U(0x94)
32*54fd6939SJiyong Park #define RCC_PLL2CFGR1				U(0x98)
33*54fd6939SJiyong Park #define RCC_PLL2CFGR2				U(0x9C)
34*54fd6939SJiyong Park #define RCC_PLL2FRACR				U(0xA0)
35*54fd6939SJiyong Park #define RCC_PLL2CSGR				U(0xA4)
36*54fd6939SJiyong Park #define RCC_I2C46CKSELR				U(0xC0)
37*54fd6939SJiyong Park #define RCC_SPI6CKSELR				U(0xC4)
38*54fd6939SJiyong Park #define RCC_UART1CKSELR				U(0xC8)
39*54fd6939SJiyong Park #define RCC_RNG1CKSELR				U(0xCC)
40*54fd6939SJiyong Park #define RCC_CPERCKSELR				U(0xD0)
41*54fd6939SJiyong Park #define RCC_STGENCKSELR				U(0xD4)
42*54fd6939SJiyong Park #define RCC_DDRITFCR				U(0xD8)
43*54fd6939SJiyong Park #define RCC_MP_BOOTCR				U(0x100)
44*54fd6939SJiyong Park #define RCC_MP_SREQSETR				U(0x104)
45*54fd6939SJiyong Park #define RCC_MP_SREQCLRR				U(0x108)
46*54fd6939SJiyong Park #define RCC_MP_GCR				U(0x10C)
47*54fd6939SJiyong Park #define RCC_MP_APRSTCR				U(0x110)
48*54fd6939SJiyong Park #define RCC_MP_APRSTSR				U(0x114)
49*54fd6939SJiyong Park #define RCC_BDCR				U(0x140)
50*54fd6939SJiyong Park #define RCC_RDLSICR				U(0x144)
51*54fd6939SJiyong Park #define RCC_APB4RSTSETR				U(0x180)
52*54fd6939SJiyong Park #define RCC_APB4RSTCLRR				U(0x184)
53*54fd6939SJiyong Park #define RCC_APB5RSTSETR				U(0x188)
54*54fd6939SJiyong Park #define RCC_APB5RSTCLRR				U(0x18C)
55*54fd6939SJiyong Park #define RCC_AHB5RSTSETR				U(0x190)
56*54fd6939SJiyong Park #define RCC_AHB5RSTCLRR				U(0x194)
57*54fd6939SJiyong Park #define RCC_AHB6RSTSETR				U(0x198)
58*54fd6939SJiyong Park #define RCC_AHB6RSTCLRR				U(0x19C)
59*54fd6939SJiyong Park #define RCC_TZAHB6RSTSETR			U(0x1A0)
60*54fd6939SJiyong Park #define RCC_TZAHB6RSTCLRR			U(0x1A4)
61*54fd6939SJiyong Park #define RCC_MP_APB4ENSETR			U(0x200)
62*54fd6939SJiyong Park #define RCC_MP_APB4ENCLRR			U(0x204)
63*54fd6939SJiyong Park #define RCC_MP_APB5ENSETR			U(0x208)
64*54fd6939SJiyong Park #define RCC_MP_APB5ENCLRR			U(0x20C)
65*54fd6939SJiyong Park #define RCC_MP_AHB5ENSETR			U(0x210)
66*54fd6939SJiyong Park #define RCC_MP_AHB5ENCLRR			U(0x214)
67*54fd6939SJiyong Park #define RCC_MP_AHB6ENSETR			U(0x218)
68*54fd6939SJiyong Park #define RCC_MP_AHB6ENCLRR			U(0x21C)
69*54fd6939SJiyong Park #define RCC_MP_TZAHB6ENSETR			U(0x220)
70*54fd6939SJiyong Park #define RCC_MP_TZAHB6ENCLRR			U(0x224)
71*54fd6939SJiyong Park #define RCC_MC_APB4ENSETR			U(0x280)
72*54fd6939SJiyong Park #define RCC_MC_APB4ENCLRR			U(0x284)
73*54fd6939SJiyong Park #define RCC_MC_APB5ENSETR			U(0x288)
74*54fd6939SJiyong Park #define RCC_MC_APB5ENCLRR			U(0x28C)
75*54fd6939SJiyong Park #define RCC_MC_AHB5ENSETR			U(0x290)
76*54fd6939SJiyong Park #define RCC_MC_AHB5ENCLRR			U(0x294)
77*54fd6939SJiyong Park #define RCC_MC_AHB6ENSETR			U(0x298)
78*54fd6939SJiyong Park #define RCC_MC_AHB6ENCLRR			U(0x29C)
79*54fd6939SJiyong Park #define RCC_MP_APB4LPENSETR			U(0x300)
80*54fd6939SJiyong Park #define RCC_MP_APB4LPENCLRR			U(0x304)
81*54fd6939SJiyong Park #define RCC_MP_APB5LPENSETR			U(0x308)
82*54fd6939SJiyong Park #define RCC_MP_APB5LPENCLRR			U(0x30C)
83*54fd6939SJiyong Park #define RCC_MP_AHB5LPENSETR			U(0x310)
84*54fd6939SJiyong Park #define RCC_MP_AHB5LPENCLRR			U(0x314)
85*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR			U(0x318)
86*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR			U(0x31C)
87*54fd6939SJiyong Park #define RCC_MP_TZAHB6LPENSETR			U(0x320)
88*54fd6939SJiyong Park #define RCC_MP_TZAHB6LPENCLRR			U(0x324)
89*54fd6939SJiyong Park #define RCC_MC_APB4LPENSETR			U(0x380)
90*54fd6939SJiyong Park #define RCC_MC_APB4LPENCLRR			U(0x384)
91*54fd6939SJiyong Park #define RCC_MC_APB5LPENSETR			U(0x388)
92*54fd6939SJiyong Park #define RCC_MC_APB5LPENCLRR			U(0x38C)
93*54fd6939SJiyong Park #define RCC_MC_AHB5LPENSETR			U(0x390)
94*54fd6939SJiyong Park #define RCC_MC_AHB5LPENCLRR			U(0x394)
95*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR			U(0x398)
96*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR			U(0x39C)
97*54fd6939SJiyong Park #define RCC_BR_RSTSCLRR				U(0x400)
98*54fd6939SJiyong Park #define RCC_MP_GRSTCSETR			U(0x404)
99*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR				U(0x408)
100*54fd6939SJiyong Park #define RCC_MP_IWDGFZSETR			U(0x40C)
101*54fd6939SJiyong Park #define RCC_MP_IWDGFZCLRR			U(0x410)
102*54fd6939SJiyong Park #define RCC_MP_CIER				U(0x414)
103*54fd6939SJiyong Park #define RCC_MP_CIFR				U(0x418)
104*54fd6939SJiyong Park #define RCC_PWRLPDLYCR				U(0x41C)
105*54fd6939SJiyong Park #define RCC_MP_RSTSSETR				U(0x420)
106*54fd6939SJiyong Park #define RCC_MCO1CFGR				U(0x800)
107*54fd6939SJiyong Park #define RCC_MCO2CFGR				U(0x804)
108*54fd6939SJiyong Park #define RCC_OCRDYR				U(0x808)
109*54fd6939SJiyong Park #define RCC_DBGCFGR				U(0x80C)
110*54fd6939SJiyong Park #define RCC_RCK3SELR				U(0x820)
111*54fd6939SJiyong Park #define RCC_RCK4SELR				U(0x824)
112*54fd6939SJiyong Park #define RCC_TIMG1PRER				U(0x828)
113*54fd6939SJiyong Park #define RCC_TIMG2PRER				U(0x82C)
114*54fd6939SJiyong Park #define RCC_MCUDIVR				U(0x830)
115*54fd6939SJiyong Park #define RCC_APB1DIVR				U(0x834)
116*54fd6939SJiyong Park #define RCC_APB2DIVR				U(0x838)
117*54fd6939SJiyong Park #define RCC_APB3DIVR				U(0x83C)
118*54fd6939SJiyong Park #define RCC_PLL3CR				U(0x880)
119*54fd6939SJiyong Park #define RCC_PLL3CFGR1				U(0x884)
120*54fd6939SJiyong Park #define RCC_PLL3CFGR2				U(0x888)
121*54fd6939SJiyong Park #define RCC_PLL3FRACR				U(0x88C)
122*54fd6939SJiyong Park #define RCC_PLL3CSGR				U(0x890)
123*54fd6939SJiyong Park #define RCC_PLL4CR				U(0x894)
124*54fd6939SJiyong Park #define RCC_PLL4CFGR1				U(0x898)
125*54fd6939SJiyong Park #define RCC_PLL4CFGR2				U(0x89C)
126*54fd6939SJiyong Park #define RCC_PLL4FRACR				U(0x8A0)
127*54fd6939SJiyong Park #define RCC_PLL4CSGR				U(0x8A4)
128*54fd6939SJiyong Park #define RCC_I2C12CKSELR				U(0x8C0)
129*54fd6939SJiyong Park #define RCC_I2C35CKSELR				U(0x8C4)
130*54fd6939SJiyong Park #define RCC_SAI1CKSELR				U(0x8C8)
131*54fd6939SJiyong Park #define RCC_SAI2CKSELR				U(0x8CC)
132*54fd6939SJiyong Park #define RCC_SAI3CKSELR				U(0x8D0)
133*54fd6939SJiyong Park #define RCC_SAI4CKSELR				U(0x8D4)
134*54fd6939SJiyong Park #define RCC_SPI2S1CKSELR			U(0x8D8)
135*54fd6939SJiyong Park #define RCC_SPI2S23CKSELR			U(0x8DC)
136*54fd6939SJiyong Park #define RCC_SPI45CKSELR				U(0x8E0)
137*54fd6939SJiyong Park #define RCC_UART6CKSELR				U(0x8E4)
138*54fd6939SJiyong Park #define RCC_UART24CKSELR			U(0x8E8)
139*54fd6939SJiyong Park #define RCC_UART35CKSELR			U(0x8EC)
140*54fd6939SJiyong Park #define RCC_UART78CKSELR			U(0x8F0)
141*54fd6939SJiyong Park #define RCC_SDMMC12CKSELR			U(0x8F4)
142*54fd6939SJiyong Park #define RCC_SDMMC3CKSELR			U(0x8F8)
143*54fd6939SJiyong Park #define RCC_ETHCKSELR				U(0x8FC)
144*54fd6939SJiyong Park #define RCC_QSPICKSELR				U(0x900)
145*54fd6939SJiyong Park #define RCC_FMCCKSELR				U(0x904)
146*54fd6939SJiyong Park #define RCC_FDCANCKSELR				U(0x90C)
147*54fd6939SJiyong Park #define RCC_SPDIFCKSELR				U(0x914)
148*54fd6939SJiyong Park #define RCC_CECCKSELR				U(0x918)
149*54fd6939SJiyong Park #define RCC_USBCKSELR				U(0x91C)
150*54fd6939SJiyong Park #define RCC_RNG2CKSELR				U(0x920)
151*54fd6939SJiyong Park #define RCC_DSICKSELR				U(0x924)
152*54fd6939SJiyong Park #define RCC_ADCCKSELR				U(0x928)
153*54fd6939SJiyong Park #define RCC_LPTIM45CKSELR			U(0x92C)
154*54fd6939SJiyong Park #define RCC_LPTIM23CKSELR			U(0x930)
155*54fd6939SJiyong Park #define RCC_LPTIM1CKSELR			U(0x934)
156*54fd6939SJiyong Park #define RCC_APB1RSTSETR				U(0x980)
157*54fd6939SJiyong Park #define RCC_APB1RSTCLRR				U(0x984)
158*54fd6939SJiyong Park #define RCC_APB2RSTSETR				U(0x988)
159*54fd6939SJiyong Park #define RCC_APB2RSTCLRR				U(0x98C)
160*54fd6939SJiyong Park #define RCC_APB3RSTSETR				U(0x990)
161*54fd6939SJiyong Park #define RCC_APB3RSTCLRR				U(0x994)
162*54fd6939SJiyong Park #define RCC_AHB2RSTSETR				U(0x998)
163*54fd6939SJiyong Park #define RCC_AHB2RSTCLRR				U(0x99C)
164*54fd6939SJiyong Park #define RCC_AHB3RSTSETR				U(0x9A0)
165*54fd6939SJiyong Park #define RCC_AHB3RSTCLRR				U(0x9A4)
166*54fd6939SJiyong Park #define RCC_AHB4RSTSETR				U(0x9A8)
167*54fd6939SJiyong Park #define RCC_AHB4RSTCLRR				U(0x9AC)
168*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR			U(0xA00)
169*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR			U(0xA04)
170*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR			U(0xA08)
171*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR			U(0xA0C)
172*54fd6939SJiyong Park #define RCC_MP_APB3ENSETR			U(0xA10)
173*54fd6939SJiyong Park #define RCC_MP_APB3ENCLRR			U(0xA14)
174*54fd6939SJiyong Park #define RCC_MP_AHB2ENSETR			U(0xA18)
175*54fd6939SJiyong Park #define RCC_MP_AHB2ENCLRR			U(0xA1C)
176*54fd6939SJiyong Park #define RCC_MP_AHB3ENSETR			U(0xA20)
177*54fd6939SJiyong Park #define RCC_MP_AHB3ENCLRR			U(0xA24)
178*54fd6939SJiyong Park #define RCC_MP_AHB4ENSETR			U(0xA28)
179*54fd6939SJiyong Park #define RCC_MP_AHB4ENCLRR			U(0xA2C)
180*54fd6939SJiyong Park #define RCC_MP_MLAHBENSETR			U(0xA38)
181*54fd6939SJiyong Park #define RCC_MP_MLAHBENCLRR			U(0xA3C)
182*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR			U(0xA80)
183*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR			U(0xA84)
184*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR			U(0xA88)
185*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR			U(0xA8C)
186*54fd6939SJiyong Park #define RCC_MC_APB3ENSETR			U(0xA90)
187*54fd6939SJiyong Park #define RCC_MC_APB3ENCLRR			U(0xA94)
188*54fd6939SJiyong Park #define RCC_MC_AHB2ENSETR			U(0xA98)
189*54fd6939SJiyong Park #define RCC_MC_AHB2ENCLRR			U(0xA9C)
190*54fd6939SJiyong Park #define RCC_MC_AHB3ENSETR			U(0xAA0)
191*54fd6939SJiyong Park #define RCC_MC_AHB3ENCLRR			U(0xAA4)
192*54fd6939SJiyong Park #define RCC_MC_AHB4ENSETR			U(0xAA8)
193*54fd6939SJiyong Park #define RCC_MC_AHB4ENCLRR			U(0xAAC)
194*54fd6939SJiyong Park #define RCC_MC_AXIMENSETR			U(0xAB0)
195*54fd6939SJiyong Park #define RCC_MC_AXIMENCLRR			U(0xAB4)
196*54fd6939SJiyong Park #define RCC_MC_MLAHBENSETR			U(0xAB8)
197*54fd6939SJiyong Park #define RCC_MC_MLAHBENCLRR			U(0xABC)
198*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR			U(0xB00)
199*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR			U(0xB04)
200*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR			U(0xB08)
201*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR			U(0xB0C)
202*54fd6939SJiyong Park #define RCC_MP_APB3LPENSETR			U(0xB10)
203*54fd6939SJiyong Park #define RCC_MP_APB3LPENCLRR			U(0xB14)
204*54fd6939SJiyong Park #define RCC_MP_AHB2LPENSETR			U(0xB18)
205*54fd6939SJiyong Park #define RCC_MP_AHB2LPENCLRR			U(0xB1C)
206*54fd6939SJiyong Park #define RCC_MP_AHB3LPENSETR			U(0xB20)
207*54fd6939SJiyong Park #define RCC_MP_AHB3LPENCLRR			U(0xB24)
208*54fd6939SJiyong Park #define RCC_MP_AHB4LPENSETR			U(0xB28)
209*54fd6939SJiyong Park #define RCC_MP_AHB4LPENCLRR			U(0xB2C)
210*54fd6939SJiyong Park #define RCC_MP_AXIMLPENSETR			U(0xB30)
211*54fd6939SJiyong Park #define RCC_MP_AXIMLPENCLRR			U(0xB34)
212*54fd6939SJiyong Park #define RCC_MP_MLAHBLPENSETR			U(0xB38)
213*54fd6939SJiyong Park #define RCC_MP_MLAHBLPENCLRR			U(0xB3C)
214*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR			U(0xB80)
215*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR			U(0xB84)
216*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR			U(0xB88)
217*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR			U(0xB8C)
218*54fd6939SJiyong Park #define RCC_MC_APB3LPENSETR			U(0xB90)
219*54fd6939SJiyong Park #define RCC_MC_APB3LPENCLRR			U(0xB94)
220*54fd6939SJiyong Park #define RCC_MC_AHB2LPENSETR			U(0xB98)
221*54fd6939SJiyong Park #define RCC_MC_AHB2LPENCLRR			U(0xB9C)
222*54fd6939SJiyong Park #define RCC_MC_AHB3LPENSETR			U(0xBA0)
223*54fd6939SJiyong Park #define RCC_MC_AHB3LPENCLRR			U(0xBA4)
224*54fd6939SJiyong Park #define RCC_MC_AHB4LPENSETR			U(0xBA8)
225*54fd6939SJiyong Park #define RCC_MC_AHB4LPENCLRR			U(0xBAC)
226*54fd6939SJiyong Park #define RCC_MC_AXIMLPENSETR			U(0xBB0)
227*54fd6939SJiyong Park #define RCC_MC_AXIMLPENCLRR			U(0xBB4)
228*54fd6939SJiyong Park #define RCC_MC_MLAHBLPENSETR			U(0xBB8)
229*54fd6939SJiyong Park #define RCC_MC_MLAHBLPENCLRR			U(0xBBC)
230*54fd6939SJiyong Park #define RCC_MC_RSTSCLRR				U(0xC00)
231*54fd6939SJiyong Park #define RCC_MC_CIER				U(0xC14)
232*54fd6939SJiyong Park #define RCC_MC_CIFR				U(0xC18)
233*54fd6939SJiyong Park #define RCC_VERR				U(0xFF4)
234*54fd6939SJiyong Park #define RCC_IDR					U(0xFF8)
235*54fd6939SJiyong Park #define RCC_SIDR				U(0xFFC)
236*54fd6939SJiyong Park 
237*54fd6939SJiyong Park /* RCC_TZCR register fields */
238*54fd6939SJiyong Park #define RCC_TZCR_TZEN				BIT(0)
239*54fd6939SJiyong Park #define RCC_TZCR_MCKPROT			BIT(1)
240*54fd6939SJiyong Park 
241*54fd6939SJiyong Park /* RCC_OCENSETR register fields */
242*54fd6939SJiyong Park #define RCC_OCENSETR_HSION			BIT(0)
243*54fd6939SJiyong Park #define RCC_OCENSETR_HSIKERON			BIT(1)
244*54fd6939SJiyong Park #define RCC_OCENSETR_CSION			BIT(4)
245*54fd6939SJiyong Park #define RCC_OCENSETR_CSIKERON			BIT(5)
246*54fd6939SJiyong Park #define RCC_OCENSETR_DIGBYP			BIT(7)
247*54fd6939SJiyong Park #define RCC_OCENSETR_HSEON			BIT(8)
248*54fd6939SJiyong Park #define RCC_OCENSETR_HSEKERON			BIT(9)
249*54fd6939SJiyong Park #define RCC_OCENSETR_HSEBYP			BIT(10)
250*54fd6939SJiyong Park #define RCC_OCENSETR_HSECSSON			BIT(11)
251*54fd6939SJiyong Park 
252*54fd6939SJiyong Park /* RCC_OCENCLRR register fields */
253*54fd6939SJiyong Park #define RCC_OCENCLRR_HSION			BIT(0)
254*54fd6939SJiyong Park #define RCC_OCENCLRR_HSIKERON			BIT(1)
255*54fd6939SJiyong Park #define RCC_OCENCLRR_CSION			BIT(4)
256*54fd6939SJiyong Park #define RCC_OCENCLRR_CSIKERON			BIT(5)
257*54fd6939SJiyong Park #define RCC_OCENCLRR_DIGBYP			BIT(7)
258*54fd6939SJiyong Park #define RCC_OCENCLRR_HSEON			BIT(8)
259*54fd6939SJiyong Park #define RCC_OCENCLRR_HSEKERON			BIT(9)
260*54fd6939SJiyong Park #define RCC_OCENCLRR_HSEBYP			BIT(10)
261*54fd6939SJiyong Park 
262*54fd6939SJiyong Park /* RCC_HSICFGR register fields */
263*54fd6939SJiyong Park #define RCC_HSICFGR_HSIDIV_MASK			GENMASK(1, 0)
264*54fd6939SJiyong Park #define RCC_HSICFGR_HSIDIV_SHIFT		0
265*54fd6939SJiyong Park #define RCC_HSICFGR_HSITRIM_MASK		GENMASK(14, 8)
266*54fd6939SJiyong Park #define RCC_HSICFGR_HSITRIM_SHIFT		8
267*54fd6939SJiyong Park #define RCC_HSICFGR_HSICAL_MASK			GENMASK(24, 16)
268*54fd6939SJiyong Park #define RCC_HSICFGR_HSICAL_SHIFT		16
269*54fd6939SJiyong Park #define RCC_HSICFGR_HSICAL_TEMP_MASK		GENMASK(27, 25)
270*54fd6939SJiyong Park 
271*54fd6939SJiyong Park /* RCC_CSICFGR register fields */
272*54fd6939SJiyong Park #define RCC_CSICFGR_CSITRIM_MASK		GENMASK(12, 8)
273*54fd6939SJiyong Park #define RCC_CSICFGR_CSITRIM_SHIFT		8
274*54fd6939SJiyong Park #define RCC_CSICFGR_CSICAL_MASK			GENMASK(23, 16)
275*54fd6939SJiyong Park #define RCC_CSICFGR_CSICAL_SHIFT		16
276*54fd6939SJiyong Park 
277*54fd6939SJiyong Park /* RCC_MPCKSELR register fields */
278*54fd6939SJiyong Park #define RCC_MPCKSELR_HSI			0x00000000
279*54fd6939SJiyong Park #define RCC_MPCKSELR_HSE			0x00000001
280*54fd6939SJiyong Park #define RCC_MPCKSELR_PLL			0x00000002
281*54fd6939SJiyong Park #define RCC_MPCKSELR_PLL_MPUDIV			0x00000003
282*54fd6939SJiyong Park #define RCC_MPCKSELR_MPUSRC_MASK		GENMASK(1, 0)
283*54fd6939SJiyong Park #define RCC_MPCKSELR_MPUSRC_SHIFT		0
284*54fd6939SJiyong Park #define RCC_MPCKSELR_MPUSRCRDY			BIT(31)
285*54fd6939SJiyong Park 
286*54fd6939SJiyong Park /* RCC_ASSCKSELR register fields */
287*54fd6939SJiyong Park #define RCC_ASSCKSELR_HSI			0x00000000
288*54fd6939SJiyong Park #define RCC_ASSCKSELR_HSE			0x00000001
289*54fd6939SJiyong Park #define RCC_ASSCKSELR_PLL			0x00000002
290*54fd6939SJiyong Park #define RCC_ASSCKSELR_AXISSRC_MASK		GENMASK(2, 0)
291*54fd6939SJiyong Park #define RCC_ASSCKSELR_AXISSRC_SHIFT		0
292*54fd6939SJiyong Park #define RCC_ASSCKSELR_AXISSRCRDY		BIT(31)
293*54fd6939SJiyong Park 
294*54fd6939SJiyong Park /* RCC_RCK12SELR register fields */
295*54fd6939SJiyong Park #define RCC_RCK12SELR_PLL12SRC_MASK		GENMASK(1, 0)
296*54fd6939SJiyong Park #define RCC_RCK12SELR_PLL12SRC_SHIFT		0
297*54fd6939SJiyong Park #define RCC_RCK12SELR_PLL12SRCRDY		BIT(31)
298*54fd6939SJiyong Park 
299*54fd6939SJiyong Park /* RCC_MPCKDIVR register fields */
300*54fd6939SJiyong Park #define RCC_MPCKDIVR_MPUDIV_MASK		GENMASK(2, 0)
301*54fd6939SJiyong Park #define RCC_MPCKDIVR_MPUDIV_SHIFT		0
302*54fd6939SJiyong Park #define RCC_MPCKDIVR_MPUDIVRDY			BIT(31)
303*54fd6939SJiyong Park 
304*54fd6939SJiyong Park /* RCC_AXIDIVR register fields */
305*54fd6939SJiyong Park #define RCC_AXIDIVR_AXIDIV_MASK			GENMASK(2, 0)
306*54fd6939SJiyong Park #define RCC_AXIDIVR_AXIDIV_SHIFT		0
307*54fd6939SJiyong Park #define RCC_AXIDIVR_AXIDIVRDY			BIT(31)
308*54fd6939SJiyong Park 
309*54fd6939SJiyong Park /* RCC_APB4DIVR register fields */
310*54fd6939SJiyong Park #define RCC_APB4DIVR_APB4DIV_MASK		GENMASK(2, 0)
311*54fd6939SJiyong Park #define RCC_APB4DIVR_APB4DIV_SHIFT		0
312*54fd6939SJiyong Park #define RCC_APB4DIVR_APB4DIVRDY			BIT(31)
313*54fd6939SJiyong Park 
314*54fd6939SJiyong Park /* RCC_APB5DIVR register fields */
315*54fd6939SJiyong Park #define RCC_APB5DIVR_APB5DIV_MASK		GENMASK(2, 0)
316*54fd6939SJiyong Park #define RCC_APB5DIVR_APB5DIV_SHIFT		0
317*54fd6939SJiyong Park #define RCC_APB5DIVR_APB5DIVRDY			BIT(31)
318*54fd6939SJiyong Park 
319*54fd6939SJiyong Park /* RCC_RTCDIVR register fields */
320*54fd6939SJiyong Park #define RCC_RTCDIVR_RTCDIV_MASK			GENMASK(5, 0)
321*54fd6939SJiyong Park #define RCC_RTCDIVR_RTCDIV_SHIFT		0
322*54fd6939SJiyong Park 
323*54fd6939SJiyong Park /* RCC_MSSCKSELR register fields */
324*54fd6939SJiyong Park #define RCC_MSSCKSELR_HSI			0x00000000
325*54fd6939SJiyong Park #define RCC_MSSCKSELR_HSE			0x00000001
326*54fd6939SJiyong Park #define RCC_MSSCKSELR_CSI			0x00000002
327*54fd6939SJiyong Park #define RCC_MSSCKSELR_PLL			0x00000003
328*54fd6939SJiyong Park #define RCC_MSSCKSELR_MCUSSRC_MASK		GENMASK(1, 0)
329*54fd6939SJiyong Park #define RCC_MSSCKSELR_MCUSSRC_SHIFT		0
330*54fd6939SJiyong Park #define RCC_MSSCKSELR_MCUSSRCRDY		BIT(31)
331*54fd6939SJiyong Park 
332*54fd6939SJiyong Park /* RCC_PLL1CR register fields */
333*54fd6939SJiyong Park #define RCC_PLL1CR_PLLON			BIT(0)
334*54fd6939SJiyong Park #define RCC_PLL1CR_PLL1RDY			BIT(1)
335*54fd6939SJiyong Park #define RCC_PLL1CR_SSCG_CTRL			BIT(2)
336*54fd6939SJiyong Park #define RCC_PLL1CR_DIVPEN			BIT(4)
337*54fd6939SJiyong Park #define RCC_PLL1CR_DIVQEN			BIT(5)
338*54fd6939SJiyong Park #define RCC_PLL1CR_DIVREN			BIT(6)
339*54fd6939SJiyong Park 
340*54fd6939SJiyong Park /* RCC_PLL1CFGR1 register fields */
341*54fd6939SJiyong Park #define RCC_PLL1CFGR1_DIVN_MASK			GENMASK(8, 0)
342*54fd6939SJiyong Park #define RCC_PLL1CFGR1_DIVN_SHIFT		0
343*54fd6939SJiyong Park #define RCC_PLL1CFGR1_DIVM1_MASK		GENMASK(21, 16)
344*54fd6939SJiyong Park #define RCC_PLL1CFGR1_DIVM1_SHIFT		16
345*54fd6939SJiyong Park 
346*54fd6939SJiyong Park /* RCC_PLL1CFGR2 register fields */
347*54fd6939SJiyong Park #define RCC_PLL1CFGR2_DIVP_MASK			GENMASK(6, 0)
348*54fd6939SJiyong Park #define RCC_PLL1CFGR2_DIVP_SHIFT		0
349*54fd6939SJiyong Park #define RCC_PLL1CFGR2_DIVQ_MASK			GENMASK(14, 8)
350*54fd6939SJiyong Park #define RCC_PLL1CFGR2_DIVQ_SHIFT		8
351*54fd6939SJiyong Park #define RCC_PLL1CFGR2_DIVR_MASK			GENMASK(22, 16)
352*54fd6939SJiyong Park #define RCC_PLL1CFGR2_DIVR_SHIFT		16
353*54fd6939SJiyong Park 
354*54fd6939SJiyong Park /* RCC_PLL1FRACR register fields */
355*54fd6939SJiyong Park #define RCC_PLL1FRACR_FRACV_MASK		GENMASK(15, 3)
356*54fd6939SJiyong Park #define RCC_PLL1FRACR_FRACV_SHIFT		3
357*54fd6939SJiyong Park #define RCC_PLL1FRACR_FRACLE			BIT(16)
358*54fd6939SJiyong Park 
359*54fd6939SJiyong Park /* RCC_PLL1CSGR register fields */
360*54fd6939SJiyong Park #define RCC_PLL1CSGR_MOD_PER_MASK		GENMASK(12, 0)
361*54fd6939SJiyong Park #define RCC_PLL1CSGR_MOD_PER_SHIFT		0
362*54fd6939SJiyong Park #define RCC_PLL1CSGR_TPDFN_DIS			BIT(13)
363*54fd6939SJiyong Park #define RCC_PLL1CSGR_RPDFN_DIS			BIT(14)
364*54fd6939SJiyong Park #define RCC_PLL1CSGR_SSCG_MODE			BIT(15)
365*54fd6939SJiyong Park #define RCC_PLL1CSGR_INC_STEP_MASK		GENMASK(30, 16)
366*54fd6939SJiyong Park #define RCC_PLL1CSGR_INC_STEP_SHIFT		16
367*54fd6939SJiyong Park 
368*54fd6939SJiyong Park /* RCC_PLL2CR register fields */
369*54fd6939SJiyong Park #define RCC_PLL2CR_PLLON			BIT(0)
370*54fd6939SJiyong Park #define RCC_PLL2CR_PLL2RDY			BIT(1)
371*54fd6939SJiyong Park #define RCC_PLL2CR_SSCG_CTRL			BIT(2)
372*54fd6939SJiyong Park #define RCC_PLL2CR_DIVPEN			BIT(4)
373*54fd6939SJiyong Park #define RCC_PLL2CR_DIVQEN			BIT(5)
374*54fd6939SJiyong Park #define RCC_PLL2CR_DIVREN			BIT(6)
375*54fd6939SJiyong Park 
376*54fd6939SJiyong Park /* RCC_PLL2CFGR1 register fields */
377*54fd6939SJiyong Park #define RCC_PLL2CFGR1_DIVN_MASK			GENMASK(8, 0)
378*54fd6939SJiyong Park #define RCC_PLL2CFGR1_DIVN_SHIFT		0
379*54fd6939SJiyong Park #define RCC_PLL2CFGR1_DIVM2_MASK		GENMASK(21, 16)
380*54fd6939SJiyong Park #define RCC_PLL2CFGR1_DIVM2_SHIFT		16
381*54fd6939SJiyong Park 
382*54fd6939SJiyong Park /* RCC_PLL2CFGR2 register fields */
383*54fd6939SJiyong Park #define RCC_PLL2CFGR2_DIVP_MASK			GENMASK(6, 0)
384*54fd6939SJiyong Park #define RCC_PLL2CFGR2_DIVP_SHIFT		0
385*54fd6939SJiyong Park #define RCC_PLL2CFGR2_DIVQ_MASK			GENMASK(14, 8)
386*54fd6939SJiyong Park #define RCC_PLL2CFGR2_DIVQ_SHIFT		8
387*54fd6939SJiyong Park #define RCC_PLL2CFGR2_DIVR_MASK			GENMASK(22, 16)
388*54fd6939SJiyong Park #define RCC_PLL2CFGR2_DIVR_SHIFT		16
389*54fd6939SJiyong Park 
390*54fd6939SJiyong Park /* RCC_PLL2FRACR register fields */
391*54fd6939SJiyong Park #define RCC_PLL2FRACR_FRACV_MASK		GENMASK(15, 3)
392*54fd6939SJiyong Park #define RCC_PLL2FRACR_FRACV_SHIFT		3
393*54fd6939SJiyong Park #define RCC_PLL2FRACR_FRACLE			BIT(16)
394*54fd6939SJiyong Park 
395*54fd6939SJiyong Park /* RCC_PLL2CSGR register fields */
396*54fd6939SJiyong Park #define RCC_PLL2CSGR_MOD_PER_MASK		GENMASK(12, 0)
397*54fd6939SJiyong Park #define RCC_PLL2CSGR_MOD_PER_SHIFT		0
398*54fd6939SJiyong Park #define RCC_PLL2CSGR_TPDFN_DIS			BIT(13)
399*54fd6939SJiyong Park #define RCC_PLL2CSGR_RPDFN_DIS			BIT(14)
400*54fd6939SJiyong Park #define RCC_PLL2CSGR_SSCG_MODE			BIT(15)
401*54fd6939SJiyong Park #define RCC_PLL2CSGR_INC_STEP_MASK		GENMASK(30, 16)
402*54fd6939SJiyong Park #define RCC_PLL2CSGR_INC_STEP_SHIFT		16
403*54fd6939SJiyong Park 
404*54fd6939SJiyong Park /* RCC_I2C46CKSELR register fields */
405*54fd6939SJiyong Park #define RCC_I2C46CKSELR_I2C46SRC_MASK		GENMASK(2, 0)
406*54fd6939SJiyong Park #define RCC_I2C46CKSELR_I2C46SRC_SHIFT		0
407*54fd6939SJiyong Park 
408*54fd6939SJiyong Park /* RCC_SPI6CKSELR register fields */
409*54fd6939SJiyong Park #define RCC_SPI6CKSELR_SPI6SRC_MASK		GENMASK(2, 0)
410*54fd6939SJiyong Park #define RCC_SPI6CKSELR_SPI6SRC_SHIFT		0
411*54fd6939SJiyong Park 
412*54fd6939SJiyong Park /* RCC_UART1CKSELR register fields */
413*54fd6939SJiyong Park #define RCC_UART1CKSELR_UART1SRC_MASK		GENMASK(2, 0)
414*54fd6939SJiyong Park #define RCC_UART1CKSELR_UART1SRC_SHIFT		0
415*54fd6939SJiyong Park 
416*54fd6939SJiyong Park /* RCC_RNG1CKSELR register fields */
417*54fd6939SJiyong Park #define RCC_RNG1CKSELR_RNG1SRC_MASK		GENMASK(1, 0)
418*54fd6939SJiyong Park #define RCC_RNG1CKSELR_RNG1SRC_SHIFT		0
419*54fd6939SJiyong Park 
420*54fd6939SJiyong Park /* RCC_CPERCKSELR register fields */
421*54fd6939SJiyong Park #define RCC_CPERCKSELR_HSI			0x00000000
422*54fd6939SJiyong Park #define RCC_CPERCKSELR_CSI			0x00000001
423*54fd6939SJiyong Park #define RCC_CPERCKSELR_HSE			0x00000002
424*54fd6939SJiyong Park #define RCC_CPERCKSELR_CKPERSRC_MASK		GENMASK(1, 0)
425*54fd6939SJiyong Park #define RCC_CPERCKSELR_CKPERSRC_SHIFT		0
426*54fd6939SJiyong Park 
427*54fd6939SJiyong Park /* RCC_STGENCKSELR register fields */
428*54fd6939SJiyong Park #define RCC_STGENCKSELR_STGENSRC_MASK		GENMASK(1, 0)
429*54fd6939SJiyong Park #define RCC_STGENCKSELR_STGENSRC_SHIFT		0
430*54fd6939SJiyong Park 
431*54fd6939SJiyong Park /* RCC_DDRITFCR register fields */
432*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRC1EN			BIT(0)
433*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRC1LPEN			BIT(1)
434*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRC2EN			BIT(2)
435*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRC2LPEN			BIT(3)
436*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRPHYCEN			BIT(4)
437*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRPHYCLPEN		BIT(5)
438*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRCAPBEN			BIT(6)
439*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRCAPBLPEN		BIT(7)
440*54fd6939SJiyong Park #define RCC_DDRITFCR_AXIDCGEN			BIT(8)
441*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRPHYCAPBEN		BIT(9)
442*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRPHYCAPBLPEN		BIT(10)
443*54fd6939SJiyong Park #define RCC_DDRITFCR_KERDCG_DLY_MASK		GENMASK(13, 11)
444*54fd6939SJiyong Park #define RCC_DDRITFCR_KERDCG_DLY_SHIFT		11
445*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRCAPBRST			BIT(14)
446*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRCAXIRST			BIT(15)
447*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRCORERST			BIT(16)
448*54fd6939SJiyong Park #define RCC_DDRITFCR_DPHYAPBRST			BIT(17)
449*54fd6939SJiyong Park #define RCC_DDRITFCR_DPHYRST			BIT(18)
450*54fd6939SJiyong Park #define RCC_DDRITFCR_DPHYCTLRST			BIT(19)
451*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRCKMOD_MASK		GENMASK(22, 20)
452*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRCKMOD_SHIFT		20
453*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRCKMOD_SSR		0
454*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRCKMOD_ASR1		BIT(20)
455*54fd6939SJiyong Park #define RCC_DDRITFCR_DDRCKMOD_HSR1		BIT(21)
456*54fd6939SJiyong Park #define RCC_DDRITFCR_GSKPMOD			BIT(23)
457*54fd6939SJiyong Park #define RCC_DDRITFCR_GSKPCTRL			BIT(24)
458*54fd6939SJiyong Park #define RCC_DDRITFCR_DFILP_WIDTH_MASK		GENMASK(27, 25)
459*54fd6939SJiyong Park #define RCC_DDRITFCR_DFILP_WIDTH_SHIFT		25
460*54fd6939SJiyong Park #define RCC_DDRITFCR_GSKP_DUR_MASK		GENMASK(31, 28)
461*54fd6939SJiyong Park #define RCC_DDRITFCR_GSKP_DUR_SHIFT		28
462*54fd6939SJiyong Park 
463*54fd6939SJiyong Park /* RCC_MP_BOOTCR register fields */
464*54fd6939SJiyong Park #define RCC_MP_BOOTCR_MCU_BEN			BIT(0)
465*54fd6939SJiyong Park #define RCC_MP_BOOTCR_MPU_BEN			BIT(1)
466*54fd6939SJiyong Park 
467*54fd6939SJiyong Park /* RCC_MP_SREQSETR register fields */
468*54fd6939SJiyong Park #define RCC_MP_SREQSETR_STPREQ_P0		BIT(0)
469*54fd6939SJiyong Park #define RCC_MP_SREQSETR_STPREQ_P1		BIT(1)
470*54fd6939SJiyong Park 
471*54fd6939SJiyong Park /* RCC_MP_SREQCLRR register fields */
472*54fd6939SJiyong Park #define RCC_MP_SREQCLRR_STPREQ_P0		BIT(0)
473*54fd6939SJiyong Park #define RCC_MP_SREQCLRR_STPREQ_P1		BIT(1)
474*54fd6939SJiyong Park 
475*54fd6939SJiyong Park /* RCC_MP_GCR register fields */
476*54fd6939SJiyong Park #define RCC_MP_GCR_BOOT_MCU			BIT(0)
477*54fd6939SJiyong Park 
478*54fd6939SJiyong Park /* RCC_MP_APRSTCR register fields */
479*54fd6939SJiyong Park #define RCC_MP_APRSTCR_RDCTLEN			BIT(0)
480*54fd6939SJiyong Park #define RCC_MP_APRSTCR_RSTTO_MASK		GENMASK(14, 8)
481*54fd6939SJiyong Park #define RCC_MP_APRSTCR_RSTTO_SHIFT		8
482*54fd6939SJiyong Park 
483*54fd6939SJiyong Park /* RCC_MP_APRSTSR register fields */
484*54fd6939SJiyong Park #define RCC_MP_APRSTSR_RSTTOV_MASK		GENMASK(14, 8)
485*54fd6939SJiyong Park #define RCC_MP_APRSTSR_RSTTOV_SHIFT		8
486*54fd6939SJiyong Park 
487*54fd6939SJiyong Park /* RCC_BDCR register fields */
488*54fd6939SJiyong Park #define RCC_BDCR_LSEON				BIT(0)
489*54fd6939SJiyong Park #define RCC_BDCR_LSEBYP				BIT(1)
490*54fd6939SJiyong Park #define RCC_BDCR_LSERDY				BIT(2)
491*54fd6939SJiyong Park #define RCC_BDCR_DIGBYP				BIT(3)
492*54fd6939SJiyong Park #define RCC_BDCR_LSEDRV_MASK			GENMASK(5, 4)
493*54fd6939SJiyong Park #define RCC_BDCR_LSEDRV_SHIFT			4
494*54fd6939SJiyong Park #define RCC_BDCR_LSECSSON			BIT(8)
495*54fd6939SJiyong Park #define RCC_BDCR_LSECSSD			BIT(9)
496*54fd6939SJiyong Park #define RCC_BDCR_RTCSRC_MASK			GENMASK(17, 16)
497*54fd6939SJiyong Park #define RCC_BDCR_RTCSRC_SHIFT			16
498*54fd6939SJiyong Park #define RCC_BDCR_RTCCKEN			BIT(20)
499*54fd6939SJiyong Park #define RCC_BDCR_VSWRST				BIT(31)
500*54fd6939SJiyong Park 
501*54fd6939SJiyong Park /* RCC_RDLSICR register fields */
502*54fd6939SJiyong Park #define RCC_RDLSICR_LSION			BIT(0)
503*54fd6939SJiyong Park #define RCC_RDLSICR_LSIRDY			BIT(1)
504*54fd6939SJiyong Park #define RCC_RDLSICR_MRD_MASK			GENMASK(20, 16)
505*54fd6939SJiyong Park #define RCC_RDLSICR_MRD_SHIFT			16
506*54fd6939SJiyong Park #define RCC_RDLSICR_EADLY_MASK			GENMASK(26, 24)
507*54fd6939SJiyong Park #define RCC_RDLSICR_EADLY_SHIFT			24
508*54fd6939SJiyong Park #define RCC_RDLSICR_SPARE_MASK			GENMASK(31, 27)
509*54fd6939SJiyong Park #define RCC_RDLSICR_SPARE_SHIFT			27
510*54fd6939SJiyong Park 
511*54fd6939SJiyong Park /* RCC_APB4RSTSETR register fields */
512*54fd6939SJiyong Park #define RCC_APB4RSTSETR_LTDCRST			BIT(0)
513*54fd6939SJiyong Park #define RCC_APB4RSTSETR_DSIRST			BIT(4)
514*54fd6939SJiyong Park #define RCC_APB4RSTSETR_DDRPERFMRST		BIT(8)
515*54fd6939SJiyong Park #define RCC_APB4RSTSETR_USBPHYRST		BIT(16)
516*54fd6939SJiyong Park 
517*54fd6939SJiyong Park /* RCC_APB4RSTCLRR register fields */
518*54fd6939SJiyong Park #define RCC_APB4RSTCLRR_LTDCRST			BIT(0)
519*54fd6939SJiyong Park #define RCC_APB4RSTCLRR_DSIRST			BIT(4)
520*54fd6939SJiyong Park #define RCC_APB4RSTCLRR_DDRPERFMRST		BIT(8)
521*54fd6939SJiyong Park #define RCC_APB4RSTCLRR_USBPHYRST		BIT(16)
522*54fd6939SJiyong Park 
523*54fd6939SJiyong Park /* RCC_APB5RSTSETR register fields */
524*54fd6939SJiyong Park #define RCC_APB5RSTSETR_SPI6RST			BIT(0)
525*54fd6939SJiyong Park #define RCC_APB5RSTSETR_I2C4RST			BIT(2)
526*54fd6939SJiyong Park #define RCC_APB5RSTSETR_I2C6RST			BIT(3)
527*54fd6939SJiyong Park #define RCC_APB5RSTSETR_USART1RST		BIT(4)
528*54fd6939SJiyong Park #define RCC_APB5RSTSETR_STGENRST		BIT(20)
529*54fd6939SJiyong Park 
530*54fd6939SJiyong Park /* RCC_APB5RSTCLRR register fields */
531*54fd6939SJiyong Park #define RCC_APB5RSTCLRR_SPI6RST			BIT(0)
532*54fd6939SJiyong Park #define RCC_APB5RSTCLRR_I2C4RST			BIT(2)
533*54fd6939SJiyong Park #define RCC_APB5RSTCLRR_I2C6RST			BIT(3)
534*54fd6939SJiyong Park #define RCC_APB5RSTCLRR_USART1RST		BIT(4)
535*54fd6939SJiyong Park #define RCC_APB5RSTCLRR_STGENRST		BIT(20)
536*54fd6939SJiyong Park 
537*54fd6939SJiyong Park /* RCC_AHB5RSTSETR register fields */
538*54fd6939SJiyong Park #define RCC_AHB5RSTSETR_GPIOZRST		BIT(0)
539*54fd6939SJiyong Park #define RCC_AHB5RSTSETR_CRYP1RST		BIT(4)
540*54fd6939SJiyong Park #define RCC_AHB5RSTSETR_HASH1RST		BIT(5)
541*54fd6939SJiyong Park #define RCC_AHB5RSTSETR_RNG1RST			BIT(6)
542*54fd6939SJiyong Park #define RCC_AHB5RSTSETR_AXIMCRST		BIT(16)
543*54fd6939SJiyong Park 
544*54fd6939SJiyong Park /* RCC_AHB5RSTCLRR register fields */
545*54fd6939SJiyong Park #define RCC_AHB5RSTCLRR_GPIOZRST		BIT(0)
546*54fd6939SJiyong Park #define RCC_AHB5RSTCLRR_CRYP1RST		BIT(4)
547*54fd6939SJiyong Park #define RCC_AHB5RSTCLRR_HASH1RST		BIT(5)
548*54fd6939SJiyong Park #define RCC_AHB5RSTCLRR_RNG1RST			BIT(6)
549*54fd6939SJiyong Park #define RCC_AHB5RSTCLRR_AXIMCRST		BIT(16)
550*54fd6939SJiyong Park 
551*54fd6939SJiyong Park /* RCC_AHB6RSTSETR register fields */
552*54fd6939SJiyong Park #define RCC_AHB6RSTSETR_GPURST			BIT(5)
553*54fd6939SJiyong Park #define RCC_AHB6RSTSETR_ETHMACRST		BIT(10)
554*54fd6939SJiyong Park #define RCC_AHB6RSTSETR_FMCRST			BIT(12)
555*54fd6939SJiyong Park #define RCC_AHB6RSTSETR_QSPIRST			BIT(14)
556*54fd6939SJiyong Park #define RCC_AHB6RSTSETR_SDMMC1RST		BIT(16)
557*54fd6939SJiyong Park #define RCC_AHB6RSTSETR_SDMMC2RST		BIT(17)
558*54fd6939SJiyong Park #define RCC_AHB6RSTSETR_CRC1RST			BIT(20)
559*54fd6939SJiyong Park #define RCC_AHB6RSTSETR_USBHRST			BIT(24)
560*54fd6939SJiyong Park 
561*54fd6939SJiyong Park /* RCC_AHB6RSTCLRR register fields */
562*54fd6939SJiyong Park #define RCC_AHB6RSTCLRR_ETHMACRST		BIT(10)
563*54fd6939SJiyong Park #define RCC_AHB6RSTCLRR_FMCRST			BIT(12)
564*54fd6939SJiyong Park #define RCC_AHB6RSTCLRR_QSPIRST			BIT(14)
565*54fd6939SJiyong Park #define RCC_AHB6RSTCLRR_SDMMC1RST		BIT(16)
566*54fd6939SJiyong Park #define RCC_AHB6RSTCLRR_SDMMC2RST		BIT(17)
567*54fd6939SJiyong Park #define RCC_AHB6RSTCLRR_CRC1RST			BIT(20)
568*54fd6939SJiyong Park #define RCC_AHB6RSTCLRR_USBHRST			BIT(24)
569*54fd6939SJiyong Park 
570*54fd6939SJiyong Park /* RCC_TZAHB6RSTSETR register fields */
571*54fd6939SJiyong Park #define RCC_TZAHB6RSTSETR_MDMARST		BIT(0)
572*54fd6939SJiyong Park 
573*54fd6939SJiyong Park /* RCC_TZAHB6RSTCLRR register fields */
574*54fd6939SJiyong Park #define RCC_TZAHB6RSTCLRR_MDMARST		BIT(0)
575*54fd6939SJiyong Park 
576*54fd6939SJiyong Park /* RCC_MP_APB4ENSETR register fields */
577*54fd6939SJiyong Park #define RCC_MP_APB4ENSETR_LTDCEN		BIT(0)
578*54fd6939SJiyong Park #define RCC_MP_APB4ENSETR_DSIEN			BIT(4)
579*54fd6939SJiyong Park #define RCC_MP_APB4ENSETR_DDRPERFMEN		BIT(8)
580*54fd6939SJiyong Park #define RCC_MP_APB4ENSETR_IWDG2APBEN		BIT(15)
581*54fd6939SJiyong Park #define RCC_MP_APB4ENSETR_USBPHYEN		BIT(16)
582*54fd6939SJiyong Park #define RCC_MP_APB4ENSETR_STGENROEN		BIT(20)
583*54fd6939SJiyong Park 
584*54fd6939SJiyong Park /* RCC_MP_APB4ENCLRR register fields */
585*54fd6939SJiyong Park #define RCC_MP_APB4ENCLRR_LTDCEN		BIT(0)
586*54fd6939SJiyong Park #define RCC_MP_APB4ENCLRR_DSIEN			BIT(4)
587*54fd6939SJiyong Park #define RCC_MP_APB4ENCLRR_DDRPERFMEN		BIT(8)
588*54fd6939SJiyong Park #define RCC_MP_APB4ENCLRR_IWDG2APBEN		BIT(15)
589*54fd6939SJiyong Park #define RCC_MP_APB4ENCLRR_USBPHYEN		BIT(16)
590*54fd6939SJiyong Park #define RCC_MP_APB4ENCLRR_STGENROEN		BIT(20)
591*54fd6939SJiyong Park 
592*54fd6939SJiyong Park /* RCC_MP_APB5ENSETR register fields */
593*54fd6939SJiyong Park #define RCC_MP_APB5ENSETR_SPI6EN		BIT(0)
594*54fd6939SJiyong Park #define RCC_MP_APB5ENSETR_I2C4EN		BIT(2)
595*54fd6939SJiyong Park #define RCC_MP_APB5ENSETR_I2C6EN		BIT(3)
596*54fd6939SJiyong Park #define RCC_MP_APB5ENSETR_USART1EN		BIT(4)
597*54fd6939SJiyong Park #define RCC_MP_APB5ENSETR_RTCAPBEN		BIT(8)
598*54fd6939SJiyong Park #define RCC_MP_APB5ENSETR_TZC1EN		BIT(11)
599*54fd6939SJiyong Park #define RCC_MP_APB5ENSETR_TZC2EN		BIT(12)
600*54fd6939SJiyong Park #define RCC_MP_APB5ENSETR_TZPCEN		BIT(13)
601*54fd6939SJiyong Park #define RCC_MP_APB5ENSETR_IWDG1APBEN		BIT(15)
602*54fd6939SJiyong Park #define RCC_MP_APB5ENSETR_BSECEN		BIT(16)
603*54fd6939SJiyong Park #define RCC_MP_APB5ENSETR_STGENEN		BIT(20)
604*54fd6939SJiyong Park 
605*54fd6939SJiyong Park /* RCC_MP_APB5ENCLRR register fields */
606*54fd6939SJiyong Park #define RCC_MP_APB5ENCLRR_SPI6EN		BIT(0)
607*54fd6939SJiyong Park #define RCC_MP_APB5ENCLRR_I2C4EN		BIT(2)
608*54fd6939SJiyong Park #define RCC_MP_APB5ENCLRR_I2C6EN		BIT(3)
609*54fd6939SJiyong Park #define RCC_MP_APB5ENCLRR_USART1EN		BIT(4)
610*54fd6939SJiyong Park #define RCC_MP_APB5ENCLRR_RTCAPBEN		BIT(8)
611*54fd6939SJiyong Park #define RCC_MP_APB5ENCLRR_TZC1EN		BIT(11)
612*54fd6939SJiyong Park #define RCC_MP_APB5ENCLRR_TZC2EN		BIT(12)
613*54fd6939SJiyong Park #define RCC_MP_APB5ENCLRR_TZPCEN		BIT(13)
614*54fd6939SJiyong Park #define RCC_MP_APB5ENCLRR_IWDG1APBEN		BIT(15)
615*54fd6939SJiyong Park #define RCC_MP_APB5ENCLRR_BSECEN		BIT(16)
616*54fd6939SJiyong Park #define RCC_MP_APB5ENCLRR_STGENEN		BIT(20)
617*54fd6939SJiyong Park 
618*54fd6939SJiyong Park /* RCC_MP_AHB5ENSETR register fields */
619*54fd6939SJiyong Park #define RCC_MP_AHB5ENSETR_GPIOZEN		BIT(0)
620*54fd6939SJiyong Park #define RCC_MP_AHB5ENSETR_CRYP1EN		BIT(4)
621*54fd6939SJiyong Park #define RCC_MP_AHB5ENSETR_HASH1EN		BIT(5)
622*54fd6939SJiyong Park #define RCC_MP_AHB5ENSETR_RNG1EN		BIT(6)
623*54fd6939SJiyong Park #define RCC_MP_AHB5ENSETR_BKPSRAMEN		BIT(8)
624*54fd6939SJiyong Park #define RCC_MP_AHB5ENSETR_AXIMCEN		BIT(16)
625*54fd6939SJiyong Park 
626*54fd6939SJiyong Park /* RCC_MP_AHB5ENCLRR register fields */
627*54fd6939SJiyong Park #define RCC_MP_AHB5ENCLRR_GPIOZEN		BIT(0)
628*54fd6939SJiyong Park #define RCC_MP_AHB5ENCLRR_CRYP1EN		BIT(4)
629*54fd6939SJiyong Park #define RCC_MP_AHB5ENCLRR_HASH1EN		BIT(5)
630*54fd6939SJiyong Park #define RCC_MP_AHB5ENCLRR_RNG1EN		BIT(6)
631*54fd6939SJiyong Park #define RCC_MP_AHB5ENCLRR_BKPSRAMEN		BIT(8)
632*54fd6939SJiyong Park #define RCC_MP_AHB5ENCLRR_AXIMCEN		BIT(16)
633*54fd6939SJiyong Park 
634*54fd6939SJiyong Park /* RCC_MP_AHB6ENSETR register fields */
635*54fd6939SJiyong Park #define RCC_MP_AHB6ENSETR_MDMAEN		BIT(0)
636*54fd6939SJiyong Park #define RCC_MP_AHB6ENSETR_GPUEN			BIT(5)
637*54fd6939SJiyong Park #define RCC_MP_AHB6ENSETR_ETHCKEN		BIT(7)
638*54fd6939SJiyong Park #define RCC_MP_AHB6ENSETR_ETHTXEN		BIT(8)
639*54fd6939SJiyong Park #define RCC_MP_AHB6ENSETR_ETHRXEN		BIT(9)
640*54fd6939SJiyong Park #define RCC_MP_AHB6ENSETR_ETHMACEN		BIT(10)
641*54fd6939SJiyong Park #define RCC_MP_AHB6ENSETR_FMCEN			BIT(12)
642*54fd6939SJiyong Park #define RCC_MP_AHB6ENSETR_QSPIEN		BIT(14)
643*54fd6939SJiyong Park #define RCC_MP_AHB6ENSETR_SDMMC1EN		BIT(16)
644*54fd6939SJiyong Park #define RCC_MP_AHB6ENSETR_SDMMC2EN		BIT(17)
645*54fd6939SJiyong Park #define RCC_MP_AHB6ENSETR_CRC1EN		BIT(20)
646*54fd6939SJiyong Park #define RCC_MP_AHB6ENSETR_USBHEN		BIT(24)
647*54fd6939SJiyong Park 
648*54fd6939SJiyong Park /* RCC_MP_AHB6ENCLRR register fields */
649*54fd6939SJiyong Park #define RCC_MP_AHB6ENCLRR_MDMAEN		BIT(0)
650*54fd6939SJiyong Park #define RCC_MP_AHB6ENCLRR_GPUEN			BIT(5)
651*54fd6939SJiyong Park #define RCC_MP_AHB6ENCLRR_ETHCKEN		BIT(7)
652*54fd6939SJiyong Park #define RCC_MP_AHB6ENCLRR_ETHTXEN		BIT(8)
653*54fd6939SJiyong Park #define RCC_MP_AHB6ENCLRR_ETHRXEN		BIT(9)
654*54fd6939SJiyong Park #define RCC_MP_AHB6ENCLRR_ETHMACEN		BIT(10)
655*54fd6939SJiyong Park #define RCC_MP_AHB6ENCLRR_FMCEN			BIT(12)
656*54fd6939SJiyong Park #define RCC_MP_AHB6ENCLRR_QSPIEN		BIT(14)
657*54fd6939SJiyong Park #define RCC_MP_AHB6ENCLRR_SDMMC1EN		BIT(16)
658*54fd6939SJiyong Park #define RCC_MP_AHB6ENCLRR_SDMMC2EN		BIT(17)
659*54fd6939SJiyong Park #define RCC_MP_AHB6ENCLRR_CRC1EN		BIT(20)
660*54fd6939SJiyong Park #define RCC_MP_AHB6ENCLRR_USBHEN		BIT(24)
661*54fd6939SJiyong Park 
662*54fd6939SJiyong Park /* RCC_MP_TZAHB6ENSETR register fields */
663*54fd6939SJiyong Park #define RCC_MP_TZAHB6ENSETR_MDMAEN		BIT(0)
664*54fd6939SJiyong Park 
665*54fd6939SJiyong Park /* RCC_MP_TZAHB6ENCLRR register fields */
666*54fd6939SJiyong Park #define RCC_MP_TZAHB6ENCLRR_MDMAEN		BIT(0)
667*54fd6939SJiyong Park 
668*54fd6939SJiyong Park /* RCC_MC_APB4ENSETR register fields */
669*54fd6939SJiyong Park #define RCC_MC_APB4ENSETR_LTDCEN		BIT(0)
670*54fd6939SJiyong Park #define RCC_MC_APB4ENSETR_DSIEN			BIT(4)
671*54fd6939SJiyong Park #define RCC_MC_APB4ENSETR_DDRPERFMEN		BIT(8)
672*54fd6939SJiyong Park #define RCC_MC_APB4ENSETR_USBPHYEN		BIT(16)
673*54fd6939SJiyong Park #define RCC_MC_APB4ENSETR_STGENROEN		BIT(20)
674*54fd6939SJiyong Park 
675*54fd6939SJiyong Park /* RCC_MC_APB4ENCLRR register fields */
676*54fd6939SJiyong Park #define RCC_MC_APB4ENCLRR_LTDCEN		BIT(0)
677*54fd6939SJiyong Park #define RCC_MC_APB4ENCLRR_DSIEN			BIT(4)
678*54fd6939SJiyong Park #define RCC_MC_APB4ENCLRR_DDRPERFMEN		BIT(8)
679*54fd6939SJiyong Park #define RCC_MC_APB4ENCLRR_USBPHYEN		BIT(16)
680*54fd6939SJiyong Park #define RCC_MC_APB4ENCLRR_STGENROEN		BIT(20)
681*54fd6939SJiyong Park 
682*54fd6939SJiyong Park /* RCC_MC_APB5ENSETR register fields */
683*54fd6939SJiyong Park #define RCC_MC_APB5ENSETR_SPI6EN		BIT(0)
684*54fd6939SJiyong Park #define RCC_MC_APB5ENSETR_I2C4EN		BIT(2)
685*54fd6939SJiyong Park #define RCC_MC_APB5ENSETR_I2C6EN		BIT(3)
686*54fd6939SJiyong Park #define RCC_MC_APB5ENSETR_USART1EN		BIT(4)
687*54fd6939SJiyong Park #define RCC_MC_APB5ENSETR_RTCAPBEN		BIT(8)
688*54fd6939SJiyong Park #define RCC_MC_APB5ENSETR_TZC1EN		BIT(11)
689*54fd6939SJiyong Park #define RCC_MC_APB5ENSETR_TZC2EN		BIT(12)
690*54fd6939SJiyong Park #define RCC_MC_APB5ENSETR_TZPCEN		BIT(13)
691*54fd6939SJiyong Park #define RCC_MC_APB5ENSETR_BSECEN		BIT(16)
692*54fd6939SJiyong Park #define RCC_MC_APB5ENSETR_STGENEN		BIT(20)
693*54fd6939SJiyong Park 
694*54fd6939SJiyong Park /* RCC_MC_APB5ENCLRR register fields */
695*54fd6939SJiyong Park #define RCC_MC_APB5ENCLRR_SPI6EN		BIT(0)
696*54fd6939SJiyong Park #define RCC_MC_APB5ENCLRR_I2C4EN		BIT(2)
697*54fd6939SJiyong Park #define RCC_MC_APB5ENCLRR_I2C6EN		BIT(3)
698*54fd6939SJiyong Park #define RCC_MC_APB5ENCLRR_USART1EN		BIT(4)
699*54fd6939SJiyong Park #define RCC_MC_APB5ENCLRR_RTCAPBEN		BIT(8)
700*54fd6939SJiyong Park #define RCC_MC_APB5ENCLRR_TZC1EN		BIT(11)
701*54fd6939SJiyong Park #define RCC_MC_APB5ENCLRR_TZC2EN		BIT(12)
702*54fd6939SJiyong Park #define RCC_MC_APB5ENCLRR_TZPCEN		BIT(13)
703*54fd6939SJiyong Park #define RCC_MC_APB5ENCLRR_BSECEN		BIT(16)
704*54fd6939SJiyong Park #define RCC_MC_APB5ENCLRR_STGENEN		BIT(20)
705*54fd6939SJiyong Park 
706*54fd6939SJiyong Park /* RCC_MC_AHB5ENSETR register fields */
707*54fd6939SJiyong Park #define RCC_MC_AHB5ENSETR_GPIOZEN		BIT(0)
708*54fd6939SJiyong Park #define RCC_MC_AHB5ENSETR_CRYP1EN		BIT(4)
709*54fd6939SJiyong Park #define RCC_MC_AHB5ENSETR_HASH1EN		BIT(5)
710*54fd6939SJiyong Park #define RCC_MC_AHB5ENSETR_RNG1EN		BIT(6)
711*54fd6939SJiyong Park #define RCC_MC_AHB5ENSETR_BKPSRAMEN		BIT(8)
712*54fd6939SJiyong Park 
713*54fd6939SJiyong Park /* RCC_MC_AHB5ENCLRR register fields */
714*54fd6939SJiyong Park #define RCC_MC_AHB5ENCLRR_GPIOZEN		BIT(0)
715*54fd6939SJiyong Park #define RCC_MC_AHB5ENCLRR_CRYP1EN		BIT(4)
716*54fd6939SJiyong Park #define RCC_MC_AHB5ENCLRR_HASH1EN		BIT(5)
717*54fd6939SJiyong Park #define RCC_MC_AHB5ENCLRR_RNG1EN		BIT(6)
718*54fd6939SJiyong Park #define RCC_MC_AHB5ENCLRR_BKPSRAMEN		BIT(8)
719*54fd6939SJiyong Park 
720*54fd6939SJiyong Park /* RCC_MC_AHB6ENSETR register fields */
721*54fd6939SJiyong Park #define RCC_MC_AHB6ENSETR_MDMAEN		BIT(0)
722*54fd6939SJiyong Park #define RCC_MC_AHB6ENSETR_GPUEN			BIT(5)
723*54fd6939SJiyong Park #define RCC_MC_AHB6ENSETR_ETHCKEN		BIT(7)
724*54fd6939SJiyong Park #define RCC_MC_AHB6ENSETR_ETHTXEN		BIT(8)
725*54fd6939SJiyong Park #define RCC_MC_AHB6ENSETR_ETHRXEN		BIT(9)
726*54fd6939SJiyong Park #define RCC_MC_AHB6ENSETR_ETHMACEN		BIT(10)
727*54fd6939SJiyong Park #define RCC_MC_AHB6ENSETR_FMCEN			BIT(12)
728*54fd6939SJiyong Park #define RCC_MC_AHB6ENSETR_QSPIEN		BIT(14)
729*54fd6939SJiyong Park #define RCC_MC_AHB6ENSETR_SDMMC1EN		BIT(16)
730*54fd6939SJiyong Park #define RCC_MC_AHB6ENSETR_SDMMC2EN		BIT(17)
731*54fd6939SJiyong Park #define RCC_MC_AHB6ENSETR_CRC1EN		BIT(20)
732*54fd6939SJiyong Park #define RCC_MC_AHB6ENSETR_USBHEN		BIT(24)
733*54fd6939SJiyong Park 
734*54fd6939SJiyong Park /* RCC_MC_AHB6ENCLRR register fields */
735*54fd6939SJiyong Park #define RCC_MC_AHB6ENCLRR_MDMAEN		BIT(0)
736*54fd6939SJiyong Park #define RCC_MC_AHB6ENCLRR_GPUEN			BIT(5)
737*54fd6939SJiyong Park #define RCC_MC_AHB6ENCLRR_ETHCKEN		BIT(7)
738*54fd6939SJiyong Park #define RCC_MC_AHB6ENCLRR_ETHTXEN		BIT(8)
739*54fd6939SJiyong Park #define RCC_MC_AHB6ENCLRR_ETHRXEN		BIT(9)
740*54fd6939SJiyong Park #define RCC_MC_AHB6ENCLRR_ETHMACEN		BIT(10)
741*54fd6939SJiyong Park #define RCC_MC_AHB6ENCLRR_FMCEN			BIT(12)
742*54fd6939SJiyong Park #define RCC_MC_AHB6ENCLRR_QSPIEN		BIT(14)
743*54fd6939SJiyong Park #define RCC_MC_AHB6ENCLRR_SDMMC1EN		BIT(16)
744*54fd6939SJiyong Park #define RCC_MC_AHB6ENCLRR_SDMMC2EN		BIT(17)
745*54fd6939SJiyong Park #define RCC_MC_AHB6ENCLRR_CRC1EN		BIT(20)
746*54fd6939SJiyong Park #define RCC_MC_AHB6ENCLRR_USBHEN		BIT(24)
747*54fd6939SJiyong Park 
748*54fd6939SJiyong Park /* RCC_MP_APB4LPENSETR register fields */
749*54fd6939SJiyong Park #define RCC_MP_APB4LPENSETR_LTDCLPEN		BIT(0)
750*54fd6939SJiyong Park #define RCC_MP_APB4LPENSETR_DSILPEN		BIT(4)
751*54fd6939SJiyong Park #define RCC_MP_APB4LPENSETR_DDRPERFMLPEN	BIT(8)
752*54fd6939SJiyong Park #define RCC_MP_APB4LPENSETR_IWDG2APBLPEN	BIT(15)
753*54fd6939SJiyong Park #define RCC_MP_APB4LPENSETR_USBPHYLPEN		BIT(16)
754*54fd6939SJiyong Park #define RCC_MP_APB4LPENSETR_STGENROLPEN		BIT(20)
755*54fd6939SJiyong Park #define RCC_MP_APB4LPENSETR_STGENROSTPEN	BIT(21)
756*54fd6939SJiyong Park 
757*54fd6939SJiyong Park /* RCC_MP_APB4LPENCLRR register fields */
758*54fd6939SJiyong Park #define RCC_MP_APB4LPENCLRR_LTDCLPEN		BIT(0)
759*54fd6939SJiyong Park #define RCC_MP_APB4LPENCLRR_DSILPEN		BIT(4)
760*54fd6939SJiyong Park #define RCC_MP_APB4LPENCLRR_DDRPERFMLPEN	BIT(8)
761*54fd6939SJiyong Park #define RCC_MP_APB4LPENCLRR_IWDG2APBLPEN	BIT(15)
762*54fd6939SJiyong Park #define RCC_MP_APB4LPENCLRR_USBPHYLPEN		BIT(16)
763*54fd6939SJiyong Park #define RCC_MP_APB4LPENCLRR_STGENROLPEN		BIT(20)
764*54fd6939SJiyong Park #define RCC_MP_APB4LPENCLRR_STGENROSTPEN	BIT(21)
765*54fd6939SJiyong Park 
766*54fd6939SJiyong Park /* RCC_MP_APB5LPENSETR register fields */
767*54fd6939SJiyong Park #define RCC_MP_APB5LPENSETR_SPI6LPEN		BIT(0)
768*54fd6939SJiyong Park #define RCC_MP_APB5LPENSETR_I2C4LPEN		BIT(2)
769*54fd6939SJiyong Park #define RCC_MP_APB5LPENSETR_I2C6LPEN		BIT(3)
770*54fd6939SJiyong Park #define RCC_MP_APB5LPENSETR_USART1LPEN		BIT(4)
771*54fd6939SJiyong Park #define RCC_MP_APB5LPENSETR_RTCAPBLPEN		BIT(8)
772*54fd6939SJiyong Park #define RCC_MP_APB5LPENSETR_TZC1LPEN		BIT(11)
773*54fd6939SJiyong Park #define RCC_MP_APB5LPENSETR_TZC2LPEN		BIT(12)
774*54fd6939SJiyong Park #define RCC_MP_APB5LPENSETR_TZPCLPEN		BIT(13)
775*54fd6939SJiyong Park #define RCC_MP_APB5LPENSETR_IWDG1APBLPEN	BIT(15)
776*54fd6939SJiyong Park #define RCC_MP_APB5LPENSETR_BSECLPEN		BIT(16)
777*54fd6939SJiyong Park #define RCC_MP_APB5LPENSETR_STGENLPEN		BIT(20)
778*54fd6939SJiyong Park #define RCC_MP_APB5LPENSETR_STGENSTPEN		BIT(21)
779*54fd6939SJiyong Park 
780*54fd6939SJiyong Park /* RCC_MP_APB5LPENCLRR register fields */
781*54fd6939SJiyong Park #define RCC_MP_APB5LPENCLRR_SPI6LPEN		BIT(0)
782*54fd6939SJiyong Park #define RCC_MP_APB5LPENCLRR_I2C4LPEN		BIT(2)
783*54fd6939SJiyong Park #define RCC_MP_APB5LPENCLRR_I2C6LPEN		BIT(3)
784*54fd6939SJiyong Park #define RCC_MP_APB5LPENCLRR_USART1LPEN		BIT(4)
785*54fd6939SJiyong Park #define RCC_MP_APB5LPENCLRR_RTCAPBLPEN		BIT(8)
786*54fd6939SJiyong Park #define RCC_MP_APB5LPENCLRR_TZC1LPEN		BIT(11)
787*54fd6939SJiyong Park #define RCC_MP_APB5LPENCLRR_TZC2LPEN		BIT(12)
788*54fd6939SJiyong Park #define RCC_MP_APB5LPENCLRR_TZPCLPEN		BIT(13)
789*54fd6939SJiyong Park #define RCC_MP_APB5LPENCLRR_IWDG1APBLPEN	BIT(15)
790*54fd6939SJiyong Park #define RCC_MP_APB5LPENCLRR_BSECLPEN		BIT(16)
791*54fd6939SJiyong Park #define RCC_MP_APB5LPENCLRR_STGENLPEN		BIT(20)
792*54fd6939SJiyong Park #define RCC_MP_APB5LPENCLRR_STGENSTPEN		BIT(21)
793*54fd6939SJiyong Park 
794*54fd6939SJiyong Park /* RCC_MP_AHB5LPENSETR register fields */
795*54fd6939SJiyong Park #define RCC_MP_AHB5LPENSETR_GPIOZLPEN		BIT(0)
796*54fd6939SJiyong Park #define RCC_MP_AHB5LPENSETR_CRYP1LPEN		BIT(4)
797*54fd6939SJiyong Park #define RCC_MP_AHB5LPENSETR_HASH1LPEN		BIT(5)
798*54fd6939SJiyong Park #define RCC_MP_AHB5LPENSETR_RNG1LPEN		BIT(6)
799*54fd6939SJiyong Park #define RCC_MP_AHB5LPENSETR_BKPSRAMLPEN		BIT(8)
800*54fd6939SJiyong Park 
801*54fd6939SJiyong Park /* RCC_MP_AHB5LPENCLRR register fields */
802*54fd6939SJiyong Park #define RCC_MP_AHB5LPENCLRR_GPIOZLPEN		BIT(0)
803*54fd6939SJiyong Park #define RCC_MP_AHB5LPENCLRR_CRYP1LPEN		BIT(4)
804*54fd6939SJiyong Park #define RCC_MP_AHB5LPENCLRR_HASH1LPEN		BIT(5)
805*54fd6939SJiyong Park #define RCC_MP_AHB5LPENCLRR_RNG1LPEN		BIT(6)
806*54fd6939SJiyong Park #define RCC_MP_AHB5LPENCLRR_BKPSRAMLPEN		BIT(8)
807*54fd6939SJiyong Park 
808*54fd6939SJiyong Park /* RCC_MP_AHB6LPENSETR register fields */
809*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR_MDMALPEN		BIT(0)
810*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR_GPULPEN		BIT(5)
811*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR_ETHCKLPEN		BIT(7)
812*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR_ETHTXLPEN		BIT(8)
813*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR_ETHRXLPEN		BIT(9)
814*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR_ETHMACLPEN		BIT(10)
815*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR_ETHSTPEN		BIT(11)
816*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR_FMCLPEN		BIT(12)
817*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR_QSPILPEN		BIT(14)
818*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR_SDMMC1LPEN		BIT(16)
819*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR_SDMMC2LPEN		BIT(17)
820*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR_CRC1LPEN		BIT(20)
821*54fd6939SJiyong Park #define RCC_MP_AHB6LPENSETR_USBHLPEN		BIT(24)
822*54fd6939SJiyong Park 
823*54fd6939SJiyong Park /* RCC_MP_AHB6LPENCLRR register fields */
824*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR_MDMALPEN		BIT(0)
825*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR_GPULPEN		BIT(5)
826*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR_ETHCKLPEN		BIT(7)
827*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR_ETHTXLPEN		BIT(8)
828*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR_ETHRXLPEN		BIT(9)
829*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR_ETHMACLPEN		BIT(10)
830*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR_ETHSTPEN		BIT(11)
831*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR_FMCLPEN		BIT(12)
832*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR_QSPILPEN		BIT(14)
833*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR_SDMMC1LPEN		BIT(16)
834*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR_SDMMC2LPEN		BIT(17)
835*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR_CRC1LPEN		BIT(20)
836*54fd6939SJiyong Park #define RCC_MP_AHB6LPENCLRR_USBHLPEN		BIT(24)
837*54fd6939SJiyong Park 
838*54fd6939SJiyong Park /* RCC_MP_TZAHB6LPENSETR register fields */
839*54fd6939SJiyong Park #define RCC_MP_TZAHB6LPENSETR_MDMALPEN		BIT(0)
840*54fd6939SJiyong Park 
841*54fd6939SJiyong Park /* RCC_MP_TZAHB6LPENCLRR register fields */
842*54fd6939SJiyong Park #define RCC_MP_TZAHB6LPENCLRR_MDMALPEN		BIT(0)
843*54fd6939SJiyong Park 
844*54fd6939SJiyong Park /* RCC_MC_APB4LPENSETR register fields */
845*54fd6939SJiyong Park #define RCC_MC_APB4LPENSETR_LTDCLPEN		BIT(0)
846*54fd6939SJiyong Park #define RCC_MC_APB4LPENSETR_DSILPEN		BIT(4)
847*54fd6939SJiyong Park #define RCC_MC_APB4LPENSETR_DDRPERFMLPEN	BIT(8)
848*54fd6939SJiyong Park #define RCC_MC_APB4LPENSETR_USBPHYLPEN		BIT(16)
849*54fd6939SJiyong Park #define RCC_MC_APB4LPENSETR_STGENROLPEN		BIT(20)
850*54fd6939SJiyong Park #define RCC_MC_APB4LPENSETR_STGENROSTPEN	BIT(21)
851*54fd6939SJiyong Park 
852*54fd6939SJiyong Park /* RCC_MC_APB4LPENCLRR register fields */
853*54fd6939SJiyong Park #define RCC_MC_APB4LPENCLRR_LTDCLPEN		BIT(0)
854*54fd6939SJiyong Park #define RCC_MC_APB4LPENCLRR_DSILPEN		BIT(4)
855*54fd6939SJiyong Park #define RCC_MC_APB4LPENCLRR_DDRPERFMLPEN	BIT(8)
856*54fd6939SJiyong Park #define RCC_MC_APB4LPENCLRR_USBPHYLPEN		BIT(16)
857*54fd6939SJiyong Park #define RCC_MC_APB4LPENCLRR_STGENROLPEN		BIT(20)
858*54fd6939SJiyong Park #define RCC_MC_APB4LPENCLRR_STGENROSTPEN	BIT(21)
859*54fd6939SJiyong Park 
860*54fd6939SJiyong Park /* RCC_MC_APB5LPENSETR register fields */
861*54fd6939SJiyong Park #define RCC_MC_APB5LPENSETR_SPI6LPEN		BIT(0)
862*54fd6939SJiyong Park #define RCC_MC_APB5LPENSETR_I2C4LPEN		BIT(2)
863*54fd6939SJiyong Park #define RCC_MC_APB5LPENSETR_I2C6LPEN		BIT(3)
864*54fd6939SJiyong Park #define RCC_MC_APB5LPENSETR_USART1LPEN		BIT(4)
865*54fd6939SJiyong Park #define RCC_MC_APB5LPENSETR_RTCAPBLPEN		BIT(8)
866*54fd6939SJiyong Park #define RCC_MC_APB5LPENSETR_TZC1LPEN		BIT(11)
867*54fd6939SJiyong Park #define RCC_MC_APB5LPENSETR_TZC2LPEN		BIT(12)
868*54fd6939SJiyong Park #define RCC_MC_APB5LPENSETR_TZPCLPEN		BIT(13)
869*54fd6939SJiyong Park #define RCC_MC_APB5LPENSETR_BSECLPEN		BIT(16)
870*54fd6939SJiyong Park #define RCC_MC_APB5LPENSETR_STGENLPEN		BIT(20)
871*54fd6939SJiyong Park #define RCC_MC_APB5LPENSETR_STGENSTPEN		BIT(21)
872*54fd6939SJiyong Park 
873*54fd6939SJiyong Park /* RCC_MC_APB5LPENCLRR register fields */
874*54fd6939SJiyong Park #define RCC_MC_APB5LPENCLRR_SPI6LPEN		BIT(0)
875*54fd6939SJiyong Park #define RCC_MC_APB5LPENCLRR_I2C4LPEN		BIT(2)
876*54fd6939SJiyong Park #define RCC_MC_APB5LPENCLRR_I2C6LPEN		BIT(3)
877*54fd6939SJiyong Park #define RCC_MC_APB5LPENCLRR_USART1LPEN		BIT(4)
878*54fd6939SJiyong Park #define RCC_MC_APB5LPENCLRR_RTCAPBLPEN		BIT(8)
879*54fd6939SJiyong Park #define RCC_MC_APB5LPENCLRR_TZC1LPEN		BIT(11)
880*54fd6939SJiyong Park #define RCC_MC_APB5LPENCLRR_TZC2LPEN		BIT(12)
881*54fd6939SJiyong Park #define RCC_MC_APB5LPENCLRR_TZPCLPEN		BIT(13)
882*54fd6939SJiyong Park #define RCC_MC_APB5LPENCLRR_BSECLPEN		BIT(16)
883*54fd6939SJiyong Park #define RCC_MC_APB5LPENCLRR_STGENLPEN		BIT(20)
884*54fd6939SJiyong Park #define RCC_MC_APB5LPENCLRR_STGENSTPEN		BIT(21)
885*54fd6939SJiyong Park 
886*54fd6939SJiyong Park /* RCC_MC_AHB5LPENSETR register fields */
887*54fd6939SJiyong Park #define RCC_MC_AHB5LPENSETR_GPIOZLPEN		BIT(0)
888*54fd6939SJiyong Park #define RCC_MC_AHB5LPENSETR_CRYP1LPEN		BIT(4)
889*54fd6939SJiyong Park #define RCC_MC_AHB5LPENSETR_HASH1LPEN		BIT(5)
890*54fd6939SJiyong Park #define RCC_MC_AHB5LPENSETR_RNG1LPEN		BIT(6)
891*54fd6939SJiyong Park #define RCC_MC_AHB5LPENSETR_BKPSRAMLPEN		BIT(8)
892*54fd6939SJiyong Park 
893*54fd6939SJiyong Park /* RCC_MC_AHB5LPENCLRR register fields */
894*54fd6939SJiyong Park #define RCC_MC_AHB5LPENCLRR_GPIOZLPEN		BIT(0)
895*54fd6939SJiyong Park #define RCC_MC_AHB5LPENCLRR_CRYP1LPEN		BIT(4)
896*54fd6939SJiyong Park #define RCC_MC_AHB5LPENCLRR_HASH1LPEN		BIT(5)
897*54fd6939SJiyong Park #define RCC_MC_AHB5LPENCLRR_RNG1LPEN		BIT(6)
898*54fd6939SJiyong Park #define RCC_MC_AHB5LPENCLRR_BKPSRAMLPEN		BIT(8)
899*54fd6939SJiyong Park 
900*54fd6939SJiyong Park /* RCC_MC_AHB6LPENSETR register fields */
901*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR_MDMALPEN		BIT(0)
902*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR_GPULPEN		BIT(5)
903*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR_ETHCKLPEN		BIT(7)
904*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR_ETHTXLPEN		BIT(8)
905*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR_ETHRXLPEN		BIT(9)
906*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR_ETHMACLPEN		BIT(10)
907*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR_ETHSTPEN		BIT(11)
908*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR_FMCLPEN		BIT(12)
909*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR_QSPILPEN		BIT(14)
910*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR_SDMMC1LPEN		BIT(16)
911*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR_SDMMC2LPEN		BIT(17)
912*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR_CRC1LPEN		BIT(20)
913*54fd6939SJiyong Park #define RCC_MC_AHB6LPENSETR_USBHLPEN		BIT(24)
914*54fd6939SJiyong Park 
915*54fd6939SJiyong Park /* RCC_MC_AHB6LPENCLRR register fields */
916*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR_MDMALPEN		BIT(0)
917*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR_GPULPEN		BIT(5)
918*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR_ETHCKLPEN		BIT(7)
919*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR_ETHTXLPEN		BIT(8)
920*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR_ETHRXLPEN		BIT(9)
921*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR_ETHMACLPEN		BIT(10)
922*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR_ETHSTPEN		BIT(11)
923*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR_FMCLPEN		BIT(12)
924*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR_QSPILPEN		BIT(14)
925*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR_SDMMC1LPEN		BIT(16)
926*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR_SDMMC2LPEN		BIT(17)
927*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR_CRC1LPEN		BIT(20)
928*54fd6939SJiyong Park #define RCC_MC_AHB6LPENCLRR_USBHLPEN		BIT(24)
929*54fd6939SJiyong Park 
930*54fd6939SJiyong Park /* RCC_BR_RSTSCLRR register fields */
931*54fd6939SJiyong Park #define RCC_BR_RSTSCLRR_PORRSTF			BIT(0)
932*54fd6939SJiyong Park #define RCC_BR_RSTSCLRR_BORRSTF			BIT(1)
933*54fd6939SJiyong Park #define RCC_BR_RSTSCLRR_PADRSTF			BIT(2)
934*54fd6939SJiyong Park #define RCC_BR_RSTSCLRR_HCSSRSTF		BIT(3)
935*54fd6939SJiyong Park #define RCC_BR_RSTSCLRR_VCORERSTF		BIT(4)
936*54fd6939SJiyong Park #define RCC_BR_RSTSCLRR_MPSYSRSTF		BIT(6)
937*54fd6939SJiyong Park #define RCC_BR_RSTSCLRR_MCSYSRSTF		BIT(7)
938*54fd6939SJiyong Park #define RCC_BR_RSTSCLRR_IWDG1RSTF		BIT(8)
939*54fd6939SJiyong Park #define RCC_BR_RSTSCLRR_IWDG2RSTF		BIT(9)
940*54fd6939SJiyong Park #define RCC_BR_RSTSCLRR_MPUP0RSTF		BIT(13)
941*54fd6939SJiyong Park #define RCC_BR_RSTSCLRR_MPUP1RSTF		BIT(14)
942*54fd6939SJiyong Park 
943*54fd6939SJiyong Park /* RCC_MP_GRSTCSETR register fields */
944*54fd6939SJiyong Park #define RCC_MP_GRSTCSETR_MPSYSRST		BIT(0)
945*54fd6939SJiyong Park #define RCC_MP_GRSTCSETR_MCURST			BIT(1)
946*54fd6939SJiyong Park #define RCC_MP_GRSTCSETR_MPUP0RST		BIT(4)
947*54fd6939SJiyong Park #define RCC_MP_GRSTCSETR_MPUP1RST		BIT(5)
948*54fd6939SJiyong Park 
949*54fd6939SJiyong Park /* RCC_MP_RSTSCLRR register fields */
950*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_PORRSTF			BIT(0)
951*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_BORRSTF			BIT(1)
952*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_PADRSTF			BIT(2)
953*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_HCSSRSTF		BIT(3)
954*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_VCORERSTF		BIT(4)
955*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_MPSYSRSTF		BIT(6)
956*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_MCSYSRSTF		BIT(7)
957*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_IWDG1RSTF		BIT(8)
958*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_IWDG2RSTF		BIT(9)
959*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_STDBYRSTF		BIT(11)
960*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_CSTDBYRSTF		BIT(12)
961*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_MPUP0RSTF		BIT(13)
962*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_MPUP1RSTF		BIT(14)
963*54fd6939SJiyong Park #define RCC_MP_RSTSCLRR_SPARE			BIT(15)
964*54fd6939SJiyong Park 
965*54fd6939SJiyong Park /* RCC_MP_IWDGFZSETR register fields */
966*54fd6939SJiyong Park #define RCC_MP_IWDGFZSETR_FZ_IWDG1		BIT(0)
967*54fd6939SJiyong Park #define RCC_MP_IWDGFZSETR_FZ_IWDG2		BIT(1)
968*54fd6939SJiyong Park 
969*54fd6939SJiyong Park /* RCC_MP_IWDGFZCLRR register fields */
970*54fd6939SJiyong Park #define RCC_MP_IWDGFZCLRR_FZ_IWDG1		BIT(0)
971*54fd6939SJiyong Park #define RCC_MP_IWDGFZCLRR_FZ_IWDG2		BIT(1)
972*54fd6939SJiyong Park 
973*54fd6939SJiyong Park /* RCC_MP_CIER register fields */
974*54fd6939SJiyong Park #define RCC_MP_CIER_LSIRDYIE			BIT(0)
975*54fd6939SJiyong Park #define RCC_MP_CIER_LSERDYIE			BIT(1)
976*54fd6939SJiyong Park #define RCC_MP_CIER_HSIRDYIE			BIT(2)
977*54fd6939SJiyong Park #define RCC_MP_CIER_HSERDYIE			BIT(3)
978*54fd6939SJiyong Park #define RCC_MP_CIER_CSIRDYIE			BIT(4)
979*54fd6939SJiyong Park #define RCC_MP_CIER_PLL1DYIE			BIT(8)
980*54fd6939SJiyong Park #define RCC_MP_CIER_PLL2DYIE			BIT(9)
981*54fd6939SJiyong Park #define RCC_MP_CIER_PLL3DYIE			BIT(10)
982*54fd6939SJiyong Park #define RCC_MP_CIER_PLL4DYIE			BIT(11)
983*54fd6939SJiyong Park #define RCC_MP_CIER_LSECSSIE			BIT(16)
984*54fd6939SJiyong Park #define RCC_MP_CIER_WKUPIE			BIT(20)
985*54fd6939SJiyong Park 
986*54fd6939SJiyong Park /* RCC_MP_CIFR register fields */
987*54fd6939SJiyong Park #define RCC_MP_CIFR_MASK			U(0x110F1F)
988*54fd6939SJiyong Park #define RCC_MP_CIFR_LSIRDYF			BIT(0)
989*54fd6939SJiyong Park #define RCC_MP_CIFR_LSERDYF			BIT(1)
990*54fd6939SJiyong Park #define RCC_MP_CIFR_HSIRDYF			BIT(2)
991*54fd6939SJiyong Park #define RCC_MP_CIFR_HSERDYF			BIT(3)
992*54fd6939SJiyong Park #define RCC_MP_CIFR_CSIRDYF			BIT(4)
993*54fd6939SJiyong Park #define RCC_MP_CIFR_PLL1DYF			BIT(8)
994*54fd6939SJiyong Park #define RCC_MP_CIFR_PLL2DYF			BIT(9)
995*54fd6939SJiyong Park #define RCC_MP_CIFR_PLL3DYF			BIT(10)
996*54fd6939SJiyong Park #define RCC_MP_CIFR_PLL4DYF			BIT(11)
997*54fd6939SJiyong Park #define RCC_MP_CIFR_LSECSSF			BIT(16)
998*54fd6939SJiyong Park #define RCC_MP_CIFR_WKUPF			BIT(20)
999*54fd6939SJiyong Park 
1000*54fd6939SJiyong Park /* RCC_PWRLPDLYCR register fields */
1001*54fd6939SJiyong Park #define RCC_PWRLPDLYCR_PWRLP_DLY_MASK		GENMASK(21, 0)
1002*54fd6939SJiyong Park #define RCC_PWRLPDLYCR_PWRLP_DLY_SHIFT		0
1003*54fd6939SJiyong Park #define RCC_PWRLPDLYCR_MCTMPSKP			BIT(24)
1004*54fd6939SJiyong Park 
1005*54fd6939SJiyong Park /* RCC_MP_RSTSSETR register fields */
1006*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_PORRSTF			BIT(0)
1007*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_BORRSTF			BIT(1)
1008*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_PADRSTF			BIT(2)
1009*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_HCSSRSTF		BIT(3)
1010*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_VCORERSTF		BIT(4)
1011*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_MPSYSRSTF		BIT(6)
1012*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_MCSYSRSTF		BIT(7)
1013*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_IWDG1RSTF		BIT(8)
1014*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_IWDG2RSTF		BIT(9)
1015*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_STDBYRSTF		BIT(11)
1016*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_CSTDBYRSTF		BIT(12)
1017*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_MPUP0RSTF		BIT(13)
1018*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_MPUP1RSTF		BIT(14)
1019*54fd6939SJiyong Park #define RCC_MP_RSTSSETR_SPARE			BIT(15)
1020*54fd6939SJiyong Park 
1021*54fd6939SJiyong Park /* RCC_MCO1CFGR register fields */
1022*54fd6939SJiyong Park #define RCC_MCO1CFGR_MCO1SEL_MASK		GENMASK(2, 0)
1023*54fd6939SJiyong Park #define RCC_MCO1CFGR_MCO1SEL_SHIFT		0
1024*54fd6939SJiyong Park #define RCC_MCO1CFGR_MCO1DIV_MASK		GENMASK(7, 4)
1025*54fd6939SJiyong Park #define RCC_MCO1CFGR_MCO1DIV_SHIFT		4
1026*54fd6939SJiyong Park #define RCC_MCO1CFGR_MCO1ON			BIT(12)
1027*54fd6939SJiyong Park 
1028*54fd6939SJiyong Park /* RCC_MCO2CFGR register fields */
1029*54fd6939SJiyong Park #define RCC_MCO2CFGR_MCO2SEL_MASK		GENMASK(2, 0)
1030*54fd6939SJiyong Park #define RCC_MCO2CFGR_MCO2SEL_SHIFT		0
1031*54fd6939SJiyong Park #define RCC_MCO2CFGR_MCO2DIV_MASK		GENMASK(7, 4)
1032*54fd6939SJiyong Park #define RCC_MCO2CFGR_MCO2DIV_SHIFT		4
1033*54fd6939SJiyong Park #define RCC_MCO2CFGR_MCO2ON			BIT(12)
1034*54fd6939SJiyong Park 
1035*54fd6939SJiyong Park /* RCC_OCRDYR register fields */
1036*54fd6939SJiyong Park #define RCC_OCRDYR_HSIRDY			BIT(0)
1037*54fd6939SJiyong Park #define RCC_OCRDYR_HSIDIVRDY			BIT(2)
1038*54fd6939SJiyong Park #define RCC_OCRDYR_CSIRDY			BIT(4)
1039*54fd6939SJiyong Park #define RCC_OCRDYR_HSERDY			BIT(8)
1040*54fd6939SJiyong Park #define RCC_OCRDYR_MPUCKRDY			BIT(23)
1041*54fd6939SJiyong Park #define RCC_OCRDYR_AXICKRDY			BIT(24)
1042*54fd6939SJiyong Park #define RCC_OCRDYR_CKREST			BIT(25)
1043*54fd6939SJiyong Park 
1044*54fd6939SJiyong Park /* RCC_DBGCFGR register fields */
1045*54fd6939SJiyong Park #define RCC_DBGCFGR_TRACEDIV_MASK		GENMASK(2, 0)
1046*54fd6939SJiyong Park #define RCC_DBGCFGR_TRACEDIV_SHIFT		0
1047*54fd6939SJiyong Park #define RCC_DBGCFGR_DBGCKEN			BIT(8)
1048*54fd6939SJiyong Park #define RCC_DBGCFGR_TRACECKEN			BIT(9)
1049*54fd6939SJiyong Park #define RCC_DBGCFGR_DBGRST			BIT(12)
1050*54fd6939SJiyong Park 
1051*54fd6939SJiyong Park /* RCC_RCK3SELR register fields */
1052*54fd6939SJiyong Park #define RCC_RCK3SELR_PLL3SRC_MASK		GENMASK(1, 0)
1053*54fd6939SJiyong Park #define RCC_RCK3SELR_PLL3SRC_SHIFT		0
1054*54fd6939SJiyong Park #define RCC_RCK3SELR_PLL3SRCRDY			BIT(31)
1055*54fd6939SJiyong Park 
1056*54fd6939SJiyong Park /* RCC_RCK4SELR register fields */
1057*54fd6939SJiyong Park #define RCC_RCK4SELR_PLL4SRC_MASK		GENMASK(1, 0)
1058*54fd6939SJiyong Park #define RCC_RCK4SELR_PLL4SRC_SHIFT		0
1059*54fd6939SJiyong Park #define RCC_RCK4SELR_PLL4SRCRDY			BIT(31)
1060*54fd6939SJiyong Park 
1061*54fd6939SJiyong Park /* RCC_TIMG1PRER register fields */
1062*54fd6939SJiyong Park #define RCC_TIMG1PRER_TIMG1PRE			BIT(0)
1063*54fd6939SJiyong Park #define RCC_TIMG1PRER_TIMG1PRERDY		BIT(31)
1064*54fd6939SJiyong Park 
1065*54fd6939SJiyong Park /* RCC_TIMG2PRER register fields */
1066*54fd6939SJiyong Park #define RCC_TIMG2PRER_TIMG2PRE			BIT(0)
1067*54fd6939SJiyong Park #define RCC_TIMG2PRER_TIMG2PRERDY		BIT(31)
1068*54fd6939SJiyong Park 
1069*54fd6939SJiyong Park /* RCC_MCUDIVR register fields */
1070*54fd6939SJiyong Park #define RCC_MCUDIVR_MCUDIV_MASK			GENMASK(3, 0)
1071*54fd6939SJiyong Park #define RCC_MCUDIVR_MCUDIV_SHIFT		0
1072*54fd6939SJiyong Park #define RCC_MCUDIVR_MCUDIVRDY			BIT(31)
1073*54fd6939SJiyong Park 
1074*54fd6939SJiyong Park /* RCC_APB1DIVR register fields */
1075*54fd6939SJiyong Park #define RCC_APB1DIVR_APB1DIV_MASK		GENMASK(2, 0)
1076*54fd6939SJiyong Park #define RCC_APB1DIVR_APB1DIV_SHIFT		0
1077*54fd6939SJiyong Park #define RCC_APB1DIVR_APB1DIVRDY			BIT(31)
1078*54fd6939SJiyong Park 
1079*54fd6939SJiyong Park /* RCC_APB2DIVR register fields */
1080*54fd6939SJiyong Park #define RCC_APB2DIVR_APB2DIV_MASK		GENMASK(2, 0)
1081*54fd6939SJiyong Park #define RCC_APB2DIVR_APB2DIV_SHIFT		0
1082*54fd6939SJiyong Park #define RCC_APB2DIVR_APB2DIVRDY			BIT(31)
1083*54fd6939SJiyong Park 
1084*54fd6939SJiyong Park /* RCC_APB3DIVR register fields */
1085*54fd6939SJiyong Park #define RCC_APB3DIVR_APB3DIV_MASK		GENMASK(2, 0)
1086*54fd6939SJiyong Park #define RCC_APB3DIVR_APB3DIV_SHIFT		0
1087*54fd6939SJiyong Park #define RCC_APB3DIVR_APB3DIVRDY			BIT(31)
1088*54fd6939SJiyong Park 
1089*54fd6939SJiyong Park /* RCC_PLL3CR register fields */
1090*54fd6939SJiyong Park #define RCC_PLL3CR_PLLON			BIT(0)
1091*54fd6939SJiyong Park #define RCC_PLL3CR_PLL3RDY			BIT(1)
1092*54fd6939SJiyong Park #define RCC_PLL3CR_SSCG_CTRL			BIT(2)
1093*54fd6939SJiyong Park #define RCC_PLL3CR_DIVPEN			BIT(4)
1094*54fd6939SJiyong Park #define RCC_PLL3CR_DIVQEN			BIT(5)
1095*54fd6939SJiyong Park #define RCC_PLL3CR_DIVREN			BIT(6)
1096*54fd6939SJiyong Park 
1097*54fd6939SJiyong Park /* RCC_PLL3CFGR1 register fields */
1098*54fd6939SJiyong Park #define RCC_PLL3CFGR1_DIVN_MASK			GENMASK(8, 0)
1099*54fd6939SJiyong Park #define RCC_PLL3CFGR1_DIVN_SHIFT		0
1100*54fd6939SJiyong Park #define RCC_PLL3CFGR1_DIVM3_MASK		GENMASK(21, 16)
1101*54fd6939SJiyong Park #define RCC_PLL3CFGR1_DIVM3_SHIFT		16
1102*54fd6939SJiyong Park #define RCC_PLL3CFGR1_IFRGE_MASK		GENMASK(25, 24)
1103*54fd6939SJiyong Park #define RCC_PLL3CFGR1_IFRGE_SHIFT		24
1104*54fd6939SJiyong Park 
1105*54fd6939SJiyong Park /* RCC_PLL3CFGR2 register fields */
1106*54fd6939SJiyong Park #define RCC_PLL3CFGR2_DIVP_MASK			GENMASK(6, 0)
1107*54fd6939SJiyong Park #define RCC_PLL3CFGR2_DIVP_SHIFT		0
1108*54fd6939SJiyong Park #define RCC_PLL3CFGR2_DIVQ_MASK			GENMASK(14, 8)
1109*54fd6939SJiyong Park #define RCC_PLL3CFGR2_DIVQ_SHIFT		8
1110*54fd6939SJiyong Park #define RCC_PLL3CFGR2_DIVR_MASK			GENMASK(22, 16)
1111*54fd6939SJiyong Park #define RCC_PLL3CFGR2_DIVR_SHIFT		16
1112*54fd6939SJiyong Park 
1113*54fd6939SJiyong Park /* RCC_PLL3FRACR register fields */
1114*54fd6939SJiyong Park #define RCC_PLL3FRACR_FRACV_MASK		GENMASK(15, 3)
1115*54fd6939SJiyong Park #define RCC_PLL3FRACR_FRACV_SHIFT		3
1116*54fd6939SJiyong Park #define RCC_PLL3FRACR_FRACLE			BIT(16)
1117*54fd6939SJiyong Park 
1118*54fd6939SJiyong Park /* RCC_PLL3CSGR register fields */
1119*54fd6939SJiyong Park #define RCC_PLL3CSGR_MOD_PER_MASK		GENMASK(12, 0)
1120*54fd6939SJiyong Park #define RCC_PLL3CSGR_MOD_PER_SHIFT		0
1121*54fd6939SJiyong Park #define RCC_PLL3CSGR_TPDFN_DIS			BIT(13)
1122*54fd6939SJiyong Park #define RCC_PLL3CSGR_RPDFN_DIS			BIT(14)
1123*54fd6939SJiyong Park #define RCC_PLL3CSGR_SSCG_MODE			BIT(15)
1124*54fd6939SJiyong Park #define RCC_PLL3CSGR_INC_STEP_MASK		GENMASK(30, 16)
1125*54fd6939SJiyong Park #define RCC_PLL3CSGR_INC_STEP_SHIFT		16
1126*54fd6939SJiyong Park 
1127*54fd6939SJiyong Park /* RCC_PLL4CR register fields */
1128*54fd6939SJiyong Park #define RCC_PLL4CR_PLLON			BIT(0)
1129*54fd6939SJiyong Park #define RCC_PLL4CR_PLL4RDY			BIT(1)
1130*54fd6939SJiyong Park #define RCC_PLL4CR_SSCG_CTRL			BIT(2)
1131*54fd6939SJiyong Park #define RCC_PLL4CR_DIVPEN			BIT(4)
1132*54fd6939SJiyong Park #define RCC_PLL4CR_DIVQEN			BIT(5)
1133*54fd6939SJiyong Park #define RCC_PLL4CR_DIVREN			BIT(6)
1134*54fd6939SJiyong Park 
1135*54fd6939SJiyong Park /* RCC_PLL4CFGR1 register fields */
1136*54fd6939SJiyong Park #define RCC_PLL4CFGR1_DIVN_MASK			GENMASK(8, 0)
1137*54fd6939SJiyong Park #define RCC_PLL4CFGR1_DIVN_SHIFT		0
1138*54fd6939SJiyong Park #define RCC_PLL4CFGR1_DIVM4_MASK		GENMASK(21, 16)
1139*54fd6939SJiyong Park #define RCC_PLL4CFGR1_DIVM4_SHIFT		16
1140*54fd6939SJiyong Park #define RCC_PLL4CFGR1_IFRGE_MASK		GENMASK(25, 24)
1141*54fd6939SJiyong Park #define RCC_PLL4CFGR1_IFRGE_SHIFT		24
1142*54fd6939SJiyong Park 
1143*54fd6939SJiyong Park /* RCC_PLL4CFGR2 register fields */
1144*54fd6939SJiyong Park #define RCC_PLL4CFGR2_DIVP_MASK			GENMASK(6, 0)
1145*54fd6939SJiyong Park #define RCC_PLL4CFGR2_DIVP_SHIFT		0
1146*54fd6939SJiyong Park #define RCC_PLL4CFGR2_DIVQ_MASK			GENMASK(14, 8)
1147*54fd6939SJiyong Park #define RCC_PLL4CFGR2_DIVQ_SHIFT		8
1148*54fd6939SJiyong Park #define RCC_PLL4CFGR2_DIVR_MASK			GENMASK(22, 16)
1149*54fd6939SJiyong Park #define RCC_PLL4CFGR2_DIVR_SHIFT		16
1150*54fd6939SJiyong Park 
1151*54fd6939SJiyong Park /* RCC_PLL4FRACR register fields */
1152*54fd6939SJiyong Park #define RCC_PLL4FRACR_FRACV_MASK		GENMASK(15, 3)
1153*54fd6939SJiyong Park #define RCC_PLL4FRACR_FRACV_SHIFT		3
1154*54fd6939SJiyong Park #define RCC_PLL4FRACR_FRACLE			BIT(16)
1155*54fd6939SJiyong Park 
1156*54fd6939SJiyong Park /* RCC_PLL4CSGR register fields */
1157*54fd6939SJiyong Park #define RCC_PLL4CSGR_MOD_PER_MASK		GENMASK(12, 0)
1158*54fd6939SJiyong Park #define RCC_PLL4CSGR_MOD_PER_SHIFT		0
1159*54fd6939SJiyong Park #define RCC_PLL4CSGR_TPDFN_DIS			BIT(13)
1160*54fd6939SJiyong Park #define RCC_PLL4CSGR_RPDFN_DIS			BIT(14)
1161*54fd6939SJiyong Park #define RCC_PLL4CSGR_SSCG_MODE			BIT(15)
1162*54fd6939SJiyong Park #define RCC_PLL4CSGR_INC_STEP_MASK		GENMASK(30, 16)
1163*54fd6939SJiyong Park #define RCC_PLL4CSGR_INC_STEP_SHIFT		16
1164*54fd6939SJiyong Park 
1165*54fd6939SJiyong Park /* RCC_I2C12CKSELR register fields */
1166*54fd6939SJiyong Park #define RCC_I2C12CKSELR_I2C12SRC_MASK		GENMASK(2, 0)
1167*54fd6939SJiyong Park #define RCC_I2C12CKSELR_I2C12SRC_SHIFT		0
1168*54fd6939SJiyong Park 
1169*54fd6939SJiyong Park /* RCC_I2C35CKSELR register fields */
1170*54fd6939SJiyong Park #define RCC_I2C35CKSELR_I2C35SRC_MASK		GENMASK(2, 0)
1171*54fd6939SJiyong Park #define RCC_I2C35CKSELR_I2C35SRC_SHIFT		0
1172*54fd6939SJiyong Park 
1173*54fd6939SJiyong Park /* RCC_SAI1CKSELR register fields */
1174*54fd6939SJiyong Park #define RCC_SAI1CKSELR_SAI1SRC_MASK		GENMASK(2, 0)
1175*54fd6939SJiyong Park #define RCC_SAI1CKSELR_SAI1SRC_SHIFT		0
1176*54fd6939SJiyong Park 
1177*54fd6939SJiyong Park /* RCC_SAI2CKSELR register fields */
1178*54fd6939SJiyong Park #define RCC_SAI2CKSELR_SAI2SRC_MASK		GENMASK(2, 0)
1179*54fd6939SJiyong Park #define RCC_SAI2CKSELR_SAI2SRC_SHIFT		0
1180*54fd6939SJiyong Park 
1181*54fd6939SJiyong Park /* RCC_SAI3CKSELR register fields */
1182*54fd6939SJiyong Park #define RCC_SAI3CKSELR_SAI3SRC_MASK		GENMASK(2, 0)
1183*54fd6939SJiyong Park #define RCC_SAI3CKSELR_SAI3SRC_SHIFT		0
1184*54fd6939SJiyong Park 
1185*54fd6939SJiyong Park /* RCC_SAI4CKSELR register fields */
1186*54fd6939SJiyong Park #define RCC_SAI4CKSELR_SAI4SRC_MASK		GENMASK(2, 0)
1187*54fd6939SJiyong Park #define RCC_SAI4CKSELR_SAI4SRC_SHIFT		0
1188*54fd6939SJiyong Park 
1189*54fd6939SJiyong Park /* RCC_SPI2S1CKSELR register fields */
1190*54fd6939SJiyong Park #define RCC_SPI2S1CKSELR_SPI1SRC_MASK		GENMASK(2, 0)
1191*54fd6939SJiyong Park #define RCC_SPI2S1CKSELR_SPI1SRC_SHIFT		0
1192*54fd6939SJiyong Park 
1193*54fd6939SJiyong Park /* RCC_SPI2S23CKSELR register fields */
1194*54fd6939SJiyong Park #define RCC_SPI2S23CKSELR_SPI23SRC_MASK		GENMASK(2, 0)
1195*54fd6939SJiyong Park #define RCC_SPI2S23CKSELR_SPI23SRC_SHIFT	0
1196*54fd6939SJiyong Park 
1197*54fd6939SJiyong Park /* RCC_SPI45CKSELR register fields */
1198*54fd6939SJiyong Park #define RCC_SPI45CKSELR_SPI45SRC_MASK		GENMASK(2, 0)
1199*54fd6939SJiyong Park #define RCC_SPI45CKSELR_SPI45SRC_SHIFT		0
1200*54fd6939SJiyong Park 
1201*54fd6939SJiyong Park /* RCC_UART6CKSELR register fields */
1202*54fd6939SJiyong Park #define RCC_UART6CKSELR_UART6SRC_MASK		GENMASK(2, 0)
1203*54fd6939SJiyong Park #define RCC_UART6CKSELR_UART6SRC_SHIFT		0
1204*54fd6939SJiyong Park 
1205*54fd6939SJiyong Park /* RCC_UART24CKSELR register fields */
1206*54fd6939SJiyong Park #define RCC_UART24CKSELR_HSI			0x00000002
1207*54fd6939SJiyong Park #define RCC_UART24CKSELR_UART24SRC_MASK		GENMASK(2, 0)
1208*54fd6939SJiyong Park #define RCC_UART24CKSELR_UART24SRC_SHIFT	0
1209*54fd6939SJiyong Park 
1210*54fd6939SJiyong Park /* RCC_UART35CKSELR register fields */
1211*54fd6939SJiyong Park #define RCC_UART35CKSELR_UART35SRC_MASK		GENMASK(2, 0)
1212*54fd6939SJiyong Park #define RCC_UART35CKSELR_UART35SRC_SHIFT	0
1213*54fd6939SJiyong Park 
1214*54fd6939SJiyong Park /* RCC_UART78CKSELR register fields */
1215*54fd6939SJiyong Park #define RCC_UART78CKSELR_UART78SRC_MASK		GENMASK(2, 0)
1216*54fd6939SJiyong Park #define RCC_UART78CKSELR_UART78SRC_SHIFT	0
1217*54fd6939SJiyong Park 
1218*54fd6939SJiyong Park /* RCC_SDMMC12CKSELR register fields */
1219*54fd6939SJiyong Park #define RCC_SDMMC12CKSELR_SDMMC12SRC_MASK	GENMASK(2, 0)
1220*54fd6939SJiyong Park #define RCC_SDMMC12CKSELR_SDMMC12SRC_SHIFT	0
1221*54fd6939SJiyong Park 
1222*54fd6939SJiyong Park /* RCC_SDMMC3CKSELR register fields */
1223*54fd6939SJiyong Park #define RCC_SDMMC3CKSELR_SDMMC3SRC_MASK		GENMASK(2, 0)
1224*54fd6939SJiyong Park #define RCC_SDMMC3CKSELR_SDMMC3SRC_SHIFT	0
1225*54fd6939SJiyong Park 
1226*54fd6939SJiyong Park /* RCC_ETHCKSELR register fields */
1227*54fd6939SJiyong Park #define RCC_ETHCKSELR_ETHSRC_MASK		GENMASK(1, 0)
1228*54fd6939SJiyong Park #define RCC_ETHCKSELR_ETHSRC_SHIFT		0
1229*54fd6939SJiyong Park #define RCC_ETHCKSELR_ETHPTPDIV_MASK		GENMASK(7, 4)
1230*54fd6939SJiyong Park #define RCC_ETHCKSELR_ETHPTPDIV_SHIFT		4
1231*54fd6939SJiyong Park 
1232*54fd6939SJiyong Park /* RCC_QSPICKSELR register fields */
1233*54fd6939SJiyong Park #define RCC_QSPICKSELR_QSPISRC_MASK		GENMASK(1, 0)
1234*54fd6939SJiyong Park #define RCC_QSPICKSELR_QSPISRC_SHIFT		0
1235*54fd6939SJiyong Park 
1236*54fd6939SJiyong Park /* RCC_FMCCKSELR register fields */
1237*54fd6939SJiyong Park #define RCC_FMCCKSELR_FMCSRC_MASK		GENMASK(1, 0)
1238*54fd6939SJiyong Park #define RCC_FMCCKSELR_FMCSRC_SHIFT		0
1239*54fd6939SJiyong Park 
1240*54fd6939SJiyong Park /* RCC_FDCANCKSELR register fields */
1241*54fd6939SJiyong Park #define RCC_FDCANCKSELR_FDCANSRC_MASK		GENMASK(1, 0)
1242*54fd6939SJiyong Park #define RCC_FDCANCKSELR_FDCANSRC_SHIFT		0
1243*54fd6939SJiyong Park 
1244*54fd6939SJiyong Park /* RCC_SPDIFCKSELR register fields */
1245*54fd6939SJiyong Park #define RCC_SPDIFCKSELR_SPDIFSRC_MASK		GENMASK(1, 0)
1246*54fd6939SJiyong Park #define RCC_SPDIFCKSELR_SPDIFSRC_SHIFT		0
1247*54fd6939SJiyong Park 
1248*54fd6939SJiyong Park /* RCC_CECCKSELR register fields */
1249*54fd6939SJiyong Park #define RCC_CECCKSELR_CECSRC_MASK		GENMASK(1, 0)
1250*54fd6939SJiyong Park #define RCC_CECCKSELR_CECSRC_SHIFT		0
1251*54fd6939SJiyong Park 
1252*54fd6939SJiyong Park /* RCC_USBCKSELR register fields */
1253*54fd6939SJiyong Park #define RCC_USBCKSELR_USBPHYSRC_MASK		GENMASK(1, 0)
1254*54fd6939SJiyong Park #define RCC_USBCKSELR_USBPHYSRC_SHIFT		0
1255*54fd6939SJiyong Park #define RCC_USBCKSELR_USBOSRC			BIT(4)
1256*54fd6939SJiyong Park #define RCC_USBCKSELR_USBOSRC_MASK		BIT(4)
1257*54fd6939SJiyong Park #define RCC_USBCKSELR_USBOSRC_SHIFT		4
1258*54fd6939SJiyong Park 
1259*54fd6939SJiyong Park /* RCC_RNG2CKSELR register fields */
1260*54fd6939SJiyong Park #define RCC_RNG2CKSELR_RNG2SRC_MASK		GENMASK(1, 0)
1261*54fd6939SJiyong Park #define RCC_RNG2CKSELR_RNG2SRC_SHIFT		0
1262*54fd6939SJiyong Park 
1263*54fd6939SJiyong Park /* RCC_DSICKSELR register fields */
1264*54fd6939SJiyong Park #define RCC_DSICKSELR_DSISRC			BIT(0)
1265*54fd6939SJiyong Park 
1266*54fd6939SJiyong Park /* RCC_ADCCKSELR register fields */
1267*54fd6939SJiyong Park #define RCC_ADCCKSELR_ADCSRC_MASK		GENMASK(1, 0)
1268*54fd6939SJiyong Park #define RCC_ADCCKSELR_ADCSRC_SHIFT		0
1269*54fd6939SJiyong Park 
1270*54fd6939SJiyong Park /* RCC_LPTIM45CKSELR register fields */
1271*54fd6939SJiyong Park #define RCC_LPTIM45CKSELR_LPTIM45SRC_MASK	GENMASK(2, 0)
1272*54fd6939SJiyong Park #define RCC_LPTIM45CKSELR_LPTIM45SRC_SHIFT	0
1273*54fd6939SJiyong Park 
1274*54fd6939SJiyong Park /* RCC_LPTIM23CKSELR register fields */
1275*54fd6939SJiyong Park #define RCC_LPTIM23CKSELR_LPTIM23SRC_MASK	GENMASK(2, 0)
1276*54fd6939SJiyong Park #define RCC_LPTIM23CKSELR_LPTIM23SRC_SHIFT	0
1277*54fd6939SJiyong Park 
1278*54fd6939SJiyong Park /* RCC_LPTIM1CKSELR register fields */
1279*54fd6939SJiyong Park #define RCC_LPTIM1CKSELR_LPTIM1SRC_MASK		GENMASK(2, 0)
1280*54fd6939SJiyong Park #define RCC_LPTIM1CKSELR_LPTIM1SRC_SHIFT	0
1281*54fd6939SJiyong Park 
1282*54fd6939SJiyong Park /* RCC_APB1RSTSETR register fields */
1283*54fd6939SJiyong Park #define RCC_APB1RSTSETR_TIM2RST			BIT(0)
1284*54fd6939SJiyong Park #define RCC_APB1RSTSETR_TIM3RST			BIT(1)
1285*54fd6939SJiyong Park #define RCC_APB1RSTSETR_TIM4RST			BIT(2)
1286*54fd6939SJiyong Park #define RCC_APB1RSTSETR_TIM5RST			BIT(3)
1287*54fd6939SJiyong Park #define RCC_APB1RSTSETR_TIM6RST			BIT(4)
1288*54fd6939SJiyong Park #define RCC_APB1RSTSETR_TIM7RST			BIT(5)
1289*54fd6939SJiyong Park #define RCC_APB1RSTSETR_TIM12RST		BIT(6)
1290*54fd6939SJiyong Park #define RCC_APB1RSTSETR_TIM13RST		BIT(7)
1291*54fd6939SJiyong Park #define RCC_APB1RSTSETR_TIM14RST		BIT(8)
1292*54fd6939SJiyong Park #define RCC_APB1RSTSETR_LPTIM1RST		BIT(9)
1293*54fd6939SJiyong Park #define RCC_APB1RSTSETR_SPI2RST			BIT(11)
1294*54fd6939SJiyong Park #define RCC_APB1RSTSETR_SPI3RST			BIT(12)
1295*54fd6939SJiyong Park #define RCC_APB1RSTSETR_USART2RST		BIT(14)
1296*54fd6939SJiyong Park #define RCC_APB1RSTSETR_USART3RST		BIT(15)
1297*54fd6939SJiyong Park #define RCC_APB1RSTSETR_UART4RST		BIT(16)
1298*54fd6939SJiyong Park #define RCC_APB1RSTSETR_UART5RST		BIT(17)
1299*54fd6939SJiyong Park #define RCC_APB1RSTSETR_UART7RST		BIT(18)
1300*54fd6939SJiyong Park #define RCC_APB1RSTSETR_UART8RST		BIT(19)
1301*54fd6939SJiyong Park #define RCC_APB1RSTSETR_I2C1RST			BIT(21)
1302*54fd6939SJiyong Park #define RCC_APB1RSTSETR_I2C2RST			BIT(22)
1303*54fd6939SJiyong Park #define RCC_APB1RSTSETR_I2C3RST			BIT(23)
1304*54fd6939SJiyong Park #define RCC_APB1RSTSETR_I2C5RST			BIT(24)
1305*54fd6939SJiyong Park #define RCC_APB1RSTSETR_SPDIFRST		BIT(26)
1306*54fd6939SJiyong Park #define RCC_APB1RSTSETR_CECRST			BIT(27)
1307*54fd6939SJiyong Park #define RCC_APB1RSTSETR_DAC12RST		BIT(29)
1308*54fd6939SJiyong Park #define RCC_APB1RSTSETR_MDIOSRST		BIT(31)
1309*54fd6939SJiyong Park 
1310*54fd6939SJiyong Park /* RCC_APB1RSTCLRR register fields */
1311*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_TIM2RST			BIT(0)
1312*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_TIM3RST			BIT(1)
1313*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_TIM4RST			BIT(2)
1314*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_TIM5RST			BIT(3)
1315*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_TIM6RST			BIT(4)
1316*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_TIM7RST			BIT(5)
1317*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_TIM12RST		BIT(6)
1318*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_TIM13RST		BIT(7)
1319*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_TIM14RST		BIT(8)
1320*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_LPTIM1RST		BIT(9)
1321*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_SPI2RST			BIT(11)
1322*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_SPI3RST			BIT(12)
1323*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_USART2RST		BIT(14)
1324*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_USART3RST		BIT(15)
1325*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_UART4RST		BIT(16)
1326*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_UART5RST		BIT(17)
1327*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_UART7RST		BIT(18)
1328*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_UART8RST		BIT(19)
1329*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_I2C1RST			BIT(21)
1330*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_I2C2RST			BIT(22)
1331*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_I2C3RST			BIT(23)
1332*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_I2C5RST			BIT(24)
1333*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_SPDIFRST		BIT(26)
1334*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_CECRST			BIT(27)
1335*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_DAC12RST		BIT(29)
1336*54fd6939SJiyong Park #define RCC_APB1RSTCLRR_MDIOSRST		BIT(31)
1337*54fd6939SJiyong Park 
1338*54fd6939SJiyong Park /* RCC_APB2RSTSETR register fields */
1339*54fd6939SJiyong Park #define RCC_APB2RSTSETR_TIM1RST			BIT(0)
1340*54fd6939SJiyong Park #define RCC_APB2RSTSETR_TIM8RST			BIT(1)
1341*54fd6939SJiyong Park #define RCC_APB2RSTSETR_TIM15RST		BIT(2)
1342*54fd6939SJiyong Park #define RCC_APB2RSTSETR_TIM16RST		BIT(3)
1343*54fd6939SJiyong Park #define RCC_APB2RSTSETR_TIM17RST		BIT(4)
1344*54fd6939SJiyong Park #define RCC_APB2RSTSETR_SPI1RST			BIT(8)
1345*54fd6939SJiyong Park #define RCC_APB2RSTSETR_SPI4RST			BIT(9)
1346*54fd6939SJiyong Park #define RCC_APB2RSTSETR_SPI5RST			BIT(10)
1347*54fd6939SJiyong Park #define RCC_APB2RSTSETR_USART6RST		BIT(13)
1348*54fd6939SJiyong Park #define RCC_APB2RSTSETR_SAI1RST			BIT(16)
1349*54fd6939SJiyong Park #define RCC_APB2RSTSETR_SAI2RST			BIT(17)
1350*54fd6939SJiyong Park #define RCC_APB2RSTSETR_SAI3RST			BIT(18)
1351*54fd6939SJiyong Park #define RCC_APB2RSTSETR_DFSDMRST		BIT(20)
1352*54fd6939SJiyong Park #define RCC_APB2RSTSETR_FDCANRST		BIT(24)
1353*54fd6939SJiyong Park 
1354*54fd6939SJiyong Park /* RCC_APB2RSTCLRR register fields */
1355*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_TIM1RST			BIT(0)
1356*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_TIM8RST			BIT(1)
1357*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_TIM15RST		BIT(2)
1358*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_TIM16RST		BIT(3)
1359*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_TIM17RST		BIT(4)
1360*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_SPI1RST			BIT(8)
1361*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_SPI4RST			BIT(9)
1362*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_SPI5RST			BIT(10)
1363*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_USART6RST		BIT(13)
1364*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_SAI1RST			BIT(16)
1365*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_SAI2RST			BIT(17)
1366*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_SAI3RST			BIT(18)
1367*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_DFSDMRST		BIT(20)
1368*54fd6939SJiyong Park #define RCC_APB2RSTCLRR_FDCANRST		BIT(24)
1369*54fd6939SJiyong Park 
1370*54fd6939SJiyong Park /* RCC_APB3RSTSETR register fields */
1371*54fd6939SJiyong Park #define RCC_APB3RSTSETR_LPTIM2RST		BIT(0)
1372*54fd6939SJiyong Park #define RCC_APB3RSTSETR_LPTIM3RST		BIT(1)
1373*54fd6939SJiyong Park #define RCC_APB3RSTSETR_LPTIM4RST		BIT(2)
1374*54fd6939SJiyong Park #define RCC_APB3RSTSETR_LPTIM5RST		BIT(3)
1375*54fd6939SJiyong Park #define RCC_APB3RSTSETR_SAI4RST			BIT(8)
1376*54fd6939SJiyong Park #define RCC_APB3RSTSETR_SYSCFGRST		BIT(11)
1377*54fd6939SJiyong Park #define RCC_APB3RSTSETR_VREFRST			BIT(13)
1378*54fd6939SJiyong Park #define RCC_APB3RSTSETR_TMPSENSRST		BIT(16)
1379*54fd6939SJiyong Park #define RCC_APB3RSTSETR_PMBCTRLRST		BIT(17)
1380*54fd6939SJiyong Park 
1381*54fd6939SJiyong Park /* RCC_APB3RSTCLRR register fields */
1382*54fd6939SJiyong Park #define RCC_APB3RSTCLRR_LPTIM2RST		BIT(0)
1383*54fd6939SJiyong Park #define RCC_APB3RSTCLRR_LPTIM3RST		BIT(1)
1384*54fd6939SJiyong Park #define RCC_APB3RSTCLRR_LPTIM4RST		BIT(2)
1385*54fd6939SJiyong Park #define RCC_APB3RSTCLRR_LPTIM5RST		BIT(3)
1386*54fd6939SJiyong Park #define RCC_APB3RSTCLRR_SAI4RST			BIT(8)
1387*54fd6939SJiyong Park #define RCC_APB3RSTCLRR_SYSCFGRST		BIT(11)
1388*54fd6939SJiyong Park #define RCC_APB3RSTCLRR_VREFRST			BIT(13)
1389*54fd6939SJiyong Park #define RCC_APB3RSTCLRR_TMPSENSRST		BIT(16)
1390*54fd6939SJiyong Park #define RCC_APB3RSTCLRR_PMBCTRLRST		BIT(17)
1391*54fd6939SJiyong Park 
1392*54fd6939SJiyong Park /* RCC_AHB2RSTSETR register fields */
1393*54fd6939SJiyong Park #define RCC_AHB2RSTSETR_DMA1RST			BIT(0)
1394*54fd6939SJiyong Park #define RCC_AHB2RSTSETR_DMA2RST			BIT(1)
1395*54fd6939SJiyong Park #define RCC_AHB2RSTSETR_DMAMUXRST		BIT(2)
1396*54fd6939SJiyong Park #define RCC_AHB2RSTSETR_ADC12RST		BIT(5)
1397*54fd6939SJiyong Park #define RCC_AHB2RSTSETR_USBORST			BIT(8)
1398*54fd6939SJiyong Park #define RCC_AHB2RSTSETR_SDMMC3RST		BIT(16)
1399*54fd6939SJiyong Park 
1400*54fd6939SJiyong Park /* RCC_AHB2RSTCLRR register fields */
1401*54fd6939SJiyong Park #define RCC_AHB2RSTCLRR_DMA1RST			BIT(0)
1402*54fd6939SJiyong Park #define RCC_AHB2RSTCLRR_DMA2RST			BIT(1)
1403*54fd6939SJiyong Park #define RCC_AHB2RSTCLRR_DMAMUXRST		BIT(2)
1404*54fd6939SJiyong Park #define RCC_AHB2RSTCLRR_ADC12RST		BIT(5)
1405*54fd6939SJiyong Park #define RCC_AHB2RSTCLRR_USBORST			BIT(8)
1406*54fd6939SJiyong Park #define RCC_AHB2RSTCLRR_SDMMC3RST		BIT(16)
1407*54fd6939SJiyong Park 
1408*54fd6939SJiyong Park /* RCC_AHB3RSTSETR register fields */
1409*54fd6939SJiyong Park #define RCC_AHB3RSTSETR_DCMIRST			BIT(0)
1410*54fd6939SJiyong Park #define RCC_AHB3RSTSETR_CRYP2RST		BIT(4)
1411*54fd6939SJiyong Park #define RCC_AHB3RSTSETR_HASH2RST		BIT(5)
1412*54fd6939SJiyong Park #define RCC_AHB3RSTSETR_RNG2RST			BIT(6)
1413*54fd6939SJiyong Park #define RCC_AHB3RSTSETR_CRC2RST			BIT(7)
1414*54fd6939SJiyong Park #define RCC_AHB3RSTSETR_HSEMRST			BIT(11)
1415*54fd6939SJiyong Park #define RCC_AHB3RSTSETR_IPCCRST			BIT(12)
1416*54fd6939SJiyong Park 
1417*54fd6939SJiyong Park /* RCC_AHB3RSTCLRR register fields */
1418*54fd6939SJiyong Park #define RCC_AHB3RSTCLRR_DCMIRST			BIT(0)
1419*54fd6939SJiyong Park #define RCC_AHB3RSTCLRR_CRYP2RST		BIT(4)
1420*54fd6939SJiyong Park #define RCC_AHB3RSTCLRR_HASH2RST		BIT(5)
1421*54fd6939SJiyong Park #define RCC_AHB3RSTCLRR_RNG2RST			BIT(6)
1422*54fd6939SJiyong Park #define RCC_AHB3RSTCLRR_CRC2RST			BIT(7)
1423*54fd6939SJiyong Park #define RCC_AHB3RSTCLRR_HSEMRST			BIT(11)
1424*54fd6939SJiyong Park #define RCC_AHB3RSTCLRR_IPCCRST			BIT(12)
1425*54fd6939SJiyong Park 
1426*54fd6939SJiyong Park /* RCC_AHB4RSTSETR register fields */
1427*54fd6939SJiyong Park #define RCC_AHB4RSTSETR_GPIOARST		BIT(0)
1428*54fd6939SJiyong Park #define RCC_AHB4RSTSETR_GPIOBRST		BIT(1)
1429*54fd6939SJiyong Park #define RCC_AHB4RSTSETR_GPIOCRST		BIT(2)
1430*54fd6939SJiyong Park #define RCC_AHB4RSTSETR_GPIODRST		BIT(3)
1431*54fd6939SJiyong Park #define RCC_AHB4RSTSETR_GPIOERST		BIT(4)
1432*54fd6939SJiyong Park #define RCC_AHB4RSTSETR_GPIOFRST		BIT(5)
1433*54fd6939SJiyong Park #define RCC_AHB4RSTSETR_GPIOGRST		BIT(6)
1434*54fd6939SJiyong Park #define RCC_AHB4RSTSETR_GPIOHRST		BIT(7)
1435*54fd6939SJiyong Park #define RCC_AHB4RSTSETR_GPIOIRST		BIT(8)
1436*54fd6939SJiyong Park #define RCC_AHB4RSTSETR_GPIOJRST		BIT(9)
1437*54fd6939SJiyong Park #define RCC_AHB4RSTSETR_GPIOKRST		BIT(10)
1438*54fd6939SJiyong Park 
1439*54fd6939SJiyong Park /* RCC_AHB4RSTCLRR register fields */
1440*54fd6939SJiyong Park #define RCC_AHB4RSTCLRR_GPIOARST		BIT(0)
1441*54fd6939SJiyong Park #define RCC_AHB4RSTCLRR_GPIOBRST		BIT(1)
1442*54fd6939SJiyong Park #define RCC_AHB4RSTCLRR_GPIOCRST		BIT(2)
1443*54fd6939SJiyong Park #define RCC_AHB4RSTCLRR_GPIODRST		BIT(3)
1444*54fd6939SJiyong Park #define RCC_AHB4RSTCLRR_GPIOERST		BIT(4)
1445*54fd6939SJiyong Park #define RCC_AHB4RSTCLRR_GPIOFRST		BIT(5)
1446*54fd6939SJiyong Park #define RCC_AHB4RSTCLRR_GPIOGRST		BIT(6)
1447*54fd6939SJiyong Park #define RCC_AHB4RSTCLRR_GPIOHRST		BIT(7)
1448*54fd6939SJiyong Park #define RCC_AHB4RSTCLRR_GPIOIRST		BIT(8)
1449*54fd6939SJiyong Park #define RCC_AHB4RSTCLRR_GPIOJRST		BIT(9)
1450*54fd6939SJiyong Park #define RCC_AHB4RSTCLRR_GPIOKRST		BIT(10)
1451*54fd6939SJiyong Park 
1452*54fd6939SJiyong Park /* RCC_MP_APB1ENSETR register fields */
1453*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_TIM2EN		BIT(0)
1454*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_TIM3EN		BIT(1)
1455*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_TIM4EN		BIT(2)
1456*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_TIM5EN		BIT(3)
1457*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_TIM6EN		BIT(4)
1458*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_TIM7EN		BIT(5)
1459*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_TIM12EN		BIT(6)
1460*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_TIM13EN		BIT(7)
1461*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_TIM14EN		BIT(8)
1462*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_LPTIM1EN		BIT(9)
1463*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_SPI2EN		BIT(11)
1464*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_SPI3EN		BIT(12)
1465*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_USART2EN		BIT(14)
1466*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_USART3EN		BIT(15)
1467*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_UART4EN		BIT(16)
1468*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_UART5EN		BIT(17)
1469*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_UART7EN		BIT(18)
1470*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_UART8EN		BIT(19)
1471*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_I2C1EN		BIT(21)
1472*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_I2C2EN		BIT(22)
1473*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_I2C3EN		BIT(23)
1474*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_I2C5EN		BIT(24)
1475*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_SPDIFEN		BIT(26)
1476*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_CECEN			BIT(27)
1477*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_DAC12EN		BIT(29)
1478*54fd6939SJiyong Park #define RCC_MP_APB1ENSETR_MDIOSEN		BIT(31)
1479*54fd6939SJiyong Park 
1480*54fd6939SJiyong Park /* RCC_MP_APB1ENCLRR register fields */
1481*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_TIM2EN		BIT(0)
1482*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_TIM3EN		BIT(1)
1483*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_TIM4EN		BIT(2)
1484*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_TIM5EN		BIT(3)
1485*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_TIM6EN		BIT(4)
1486*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_TIM7EN		BIT(5)
1487*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_TIM12EN		BIT(6)
1488*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_TIM13EN		BIT(7)
1489*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_TIM14EN		BIT(8)
1490*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_LPTIM1EN		BIT(9)
1491*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_SPI2EN		BIT(11)
1492*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_SPI3EN		BIT(12)
1493*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_USART2EN		BIT(14)
1494*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_USART3EN		BIT(15)
1495*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_UART4EN		BIT(16)
1496*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_UART5EN		BIT(17)
1497*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_UART7EN		BIT(18)
1498*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_UART8EN		BIT(19)
1499*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_I2C1EN		BIT(21)
1500*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_I2C2EN		BIT(22)
1501*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_I2C3EN		BIT(23)
1502*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_I2C5EN		BIT(24)
1503*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_SPDIFEN		BIT(26)
1504*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_CECEN			BIT(27)
1505*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_DAC12EN		BIT(29)
1506*54fd6939SJiyong Park #define RCC_MP_APB1ENCLRR_MDIOSEN		BIT(31)
1507*54fd6939SJiyong Park 
1508*54fd6939SJiyong Park /* RCC_MP_APB2ENSETR register fields */
1509*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_TIM1EN		BIT(0)
1510*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_TIM8EN		BIT(1)
1511*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_TIM15EN		BIT(2)
1512*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_TIM16EN		BIT(3)
1513*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_TIM17EN		BIT(4)
1514*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_SPI1EN		BIT(8)
1515*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_SPI4EN		BIT(9)
1516*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_SPI5EN		BIT(10)
1517*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_USART6EN		BIT(13)
1518*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_SAI1EN		BIT(16)
1519*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_SAI2EN		BIT(17)
1520*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_SAI3EN		BIT(18)
1521*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_DFSDMEN		BIT(20)
1522*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_ADFSDMEN		BIT(21)
1523*54fd6939SJiyong Park #define RCC_MP_APB2ENSETR_FDCANEN		BIT(24)
1524*54fd6939SJiyong Park 
1525*54fd6939SJiyong Park /* RCC_MP_APB2ENCLRR register fields */
1526*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_TIM1EN		BIT(0)
1527*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_TIM8EN		BIT(1)
1528*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_TIM15EN		BIT(2)
1529*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_TIM16EN		BIT(3)
1530*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_TIM17EN		BIT(4)
1531*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_SPI1EN		BIT(8)
1532*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_SPI4EN		BIT(9)
1533*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_SPI5EN		BIT(10)
1534*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_USART6EN		BIT(13)
1535*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_SAI1EN		BIT(16)
1536*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_SAI2EN		BIT(17)
1537*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_SAI3EN		BIT(18)
1538*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_DFSDMEN		BIT(20)
1539*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_ADFSDMEN		BIT(21)
1540*54fd6939SJiyong Park #define RCC_MP_APB2ENCLRR_FDCANEN		BIT(24)
1541*54fd6939SJiyong Park 
1542*54fd6939SJiyong Park /* RCC_MP_APB3ENSETR register fields */
1543*54fd6939SJiyong Park #define RCC_MP_APB3ENSETR_LPTIM2EN		BIT(0)
1544*54fd6939SJiyong Park #define RCC_MP_APB3ENSETR_LPTIM3EN		BIT(1)
1545*54fd6939SJiyong Park #define RCC_MP_APB3ENSETR_LPTIM4EN		BIT(2)
1546*54fd6939SJiyong Park #define RCC_MP_APB3ENSETR_LPTIM5EN		BIT(3)
1547*54fd6939SJiyong Park #define RCC_MP_APB3ENSETR_SAI4EN		BIT(8)
1548*54fd6939SJiyong Park #define RCC_MP_APB3ENSETR_SYSCFGEN		BIT(11)
1549*54fd6939SJiyong Park #define RCC_MP_APB3ENSETR_VREFEN		BIT(13)
1550*54fd6939SJiyong Park #define RCC_MP_APB3ENSETR_TMPSENSEN		BIT(16)
1551*54fd6939SJiyong Park #define RCC_MP_APB3ENSETR_PMBCTRLEN		BIT(17)
1552*54fd6939SJiyong Park #define RCC_MP_APB3ENSETR_HDPEN			BIT(20)
1553*54fd6939SJiyong Park 
1554*54fd6939SJiyong Park /* RCC_MP_APB3ENCLRR register fields */
1555*54fd6939SJiyong Park #define RCC_MP_APB3ENCLRR_LPTIM2EN		BIT(0)
1556*54fd6939SJiyong Park #define RCC_MP_APB3ENCLRR_LPTIM3EN		BIT(1)
1557*54fd6939SJiyong Park #define RCC_MP_APB3ENCLRR_LPTIM4EN		BIT(2)
1558*54fd6939SJiyong Park #define RCC_MP_APB3ENCLRR_LPTIM5EN		BIT(3)
1559*54fd6939SJiyong Park #define RCC_MP_APB3ENCLRR_SAI4EN		BIT(8)
1560*54fd6939SJiyong Park #define RCC_MP_APB3ENCLRR_SYSCFGEN		BIT(11)
1561*54fd6939SJiyong Park #define RCC_MP_APB3ENCLRR_VREFEN		BIT(13)
1562*54fd6939SJiyong Park #define RCC_MP_APB3ENCLRR_TMPSENSEN		BIT(16)
1563*54fd6939SJiyong Park #define RCC_MP_APB3ENCLRR_PMBCTRLEN		BIT(17)
1564*54fd6939SJiyong Park #define RCC_MP_APB3ENCLRR_HDPEN			BIT(20)
1565*54fd6939SJiyong Park 
1566*54fd6939SJiyong Park /* RCC_MP_AHB2ENSETR register fields */
1567*54fd6939SJiyong Park #define RCC_MP_AHB2ENSETR_DMA1EN		BIT(0)
1568*54fd6939SJiyong Park #define RCC_MP_AHB2ENSETR_DMA2EN		BIT(1)
1569*54fd6939SJiyong Park #define RCC_MP_AHB2ENSETR_DMAMUXEN		BIT(2)
1570*54fd6939SJiyong Park #define RCC_MP_AHB2ENSETR_ADC12EN		BIT(5)
1571*54fd6939SJiyong Park #define RCC_MP_AHB2ENSETR_USBOEN		BIT(8)
1572*54fd6939SJiyong Park #define RCC_MP_AHB2ENSETR_SDMMC3EN		BIT(16)
1573*54fd6939SJiyong Park 
1574*54fd6939SJiyong Park /* RCC_MP_AHB2ENCLRR register fields */
1575*54fd6939SJiyong Park #define RCC_MP_AHB2ENCLRR_DMA1EN		BIT(0)
1576*54fd6939SJiyong Park #define RCC_MP_AHB2ENCLRR_DMA2EN		BIT(1)
1577*54fd6939SJiyong Park #define RCC_MP_AHB2ENCLRR_DMAMUXEN		BIT(2)
1578*54fd6939SJiyong Park #define RCC_MP_AHB2ENCLRR_ADC12EN		BIT(5)
1579*54fd6939SJiyong Park #define RCC_MP_AHB2ENCLRR_USBOEN		BIT(8)
1580*54fd6939SJiyong Park #define RCC_MP_AHB2ENCLRR_SDMMC3EN		BIT(16)
1581*54fd6939SJiyong Park 
1582*54fd6939SJiyong Park /* RCC_MP_AHB3ENSETR register fields */
1583*54fd6939SJiyong Park #define RCC_MP_AHB3ENSETR_DCMIEN		BIT(0)
1584*54fd6939SJiyong Park #define RCC_MP_AHB3ENSETR_CRYP2EN		BIT(4)
1585*54fd6939SJiyong Park #define RCC_MP_AHB3ENSETR_HASH2EN		BIT(5)
1586*54fd6939SJiyong Park #define RCC_MP_AHB3ENSETR_RNG2EN		BIT(6)
1587*54fd6939SJiyong Park #define RCC_MP_AHB3ENSETR_CRC2EN		BIT(7)
1588*54fd6939SJiyong Park #define RCC_MP_AHB3ENSETR_HSEMEN		BIT(11)
1589*54fd6939SJiyong Park #define RCC_MP_AHB3ENSETR_IPCCEN		BIT(12)
1590*54fd6939SJiyong Park 
1591*54fd6939SJiyong Park /* RCC_MP_AHB3ENCLRR register fields */
1592*54fd6939SJiyong Park #define RCC_MP_AHB3ENCLRR_DCMIEN		BIT(0)
1593*54fd6939SJiyong Park #define RCC_MP_AHB3ENCLRR_CRYP2EN		BIT(4)
1594*54fd6939SJiyong Park #define RCC_MP_AHB3ENCLRR_HASH2EN		BIT(5)
1595*54fd6939SJiyong Park #define RCC_MP_AHB3ENCLRR_RNG2EN		BIT(6)
1596*54fd6939SJiyong Park #define RCC_MP_AHB3ENCLRR_CRC2EN		BIT(7)
1597*54fd6939SJiyong Park #define RCC_MP_AHB3ENCLRR_HSEMEN		BIT(11)
1598*54fd6939SJiyong Park #define RCC_MP_AHB3ENCLRR_IPCCEN		BIT(12)
1599*54fd6939SJiyong Park 
1600*54fd6939SJiyong Park /* RCC_MP_AHB4ENSETR register fields */
1601*54fd6939SJiyong Park #define RCC_MP_AHB4ENSETR_GPIOAEN		BIT(0)
1602*54fd6939SJiyong Park #define RCC_MP_AHB4ENSETR_GPIOBEN		BIT(1)
1603*54fd6939SJiyong Park #define RCC_MP_AHB4ENSETR_GPIOCEN		BIT(2)
1604*54fd6939SJiyong Park #define RCC_MP_AHB4ENSETR_GPIODEN		BIT(3)
1605*54fd6939SJiyong Park #define RCC_MP_AHB4ENSETR_GPIOEEN		BIT(4)
1606*54fd6939SJiyong Park #define RCC_MP_AHB4ENSETR_GPIOFEN		BIT(5)
1607*54fd6939SJiyong Park #define RCC_MP_AHB4ENSETR_GPIOGEN		BIT(6)
1608*54fd6939SJiyong Park #define RCC_MP_AHB4ENSETR_GPIOHEN		BIT(7)
1609*54fd6939SJiyong Park #define RCC_MP_AHB4ENSETR_GPIOIEN		BIT(8)
1610*54fd6939SJiyong Park #define RCC_MP_AHB4ENSETR_GPIOJEN		BIT(9)
1611*54fd6939SJiyong Park #define RCC_MP_AHB4ENSETR_GPIOKEN		BIT(10)
1612*54fd6939SJiyong Park 
1613*54fd6939SJiyong Park /* RCC_MP_AHB4ENCLRR register fields */
1614*54fd6939SJiyong Park #define RCC_MP_AHB4ENCLRR_GPIOAEN		BIT(0)
1615*54fd6939SJiyong Park #define RCC_MP_AHB4ENCLRR_GPIOBEN		BIT(1)
1616*54fd6939SJiyong Park #define RCC_MP_AHB4ENCLRR_GPIOCEN		BIT(2)
1617*54fd6939SJiyong Park #define RCC_MP_AHB4ENCLRR_GPIODEN		BIT(3)
1618*54fd6939SJiyong Park #define RCC_MP_AHB4ENCLRR_GPIOEEN		BIT(4)
1619*54fd6939SJiyong Park #define RCC_MP_AHB4ENCLRR_GPIOFEN		BIT(5)
1620*54fd6939SJiyong Park #define RCC_MP_AHB4ENCLRR_GPIOGEN		BIT(6)
1621*54fd6939SJiyong Park #define RCC_MP_AHB4ENCLRR_GPIOHEN		BIT(7)
1622*54fd6939SJiyong Park #define RCC_MP_AHB4ENCLRR_GPIOIEN		BIT(8)
1623*54fd6939SJiyong Park #define RCC_MP_AHB4ENCLRR_GPIOJEN		BIT(9)
1624*54fd6939SJiyong Park #define RCC_MP_AHB4ENCLRR_GPIOKEN		BIT(10)
1625*54fd6939SJiyong Park 
1626*54fd6939SJiyong Park /* RCC_MP_MLAHBENSETR register fields */
1627*54fd6939SJiyong Park #define RCC_MP_MLAHBENSETR_RETRAMEN		BIT(4)
1628*54fd6939SJiyong Park 
1629*54fd6939SJiyong Park /* RCC_MP_MLAHBENCLRR register fields */
1630*54fd6939SJiyong Park #define RCC_MP_MLAHBENCLRR_RETRAMEN		BIT(4)
1631*54fd6939SJiyong Park 
1632*54fd6939SJiyong Park /* RCC_MC_APB1ENSETR register fields */
1633*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_TIM2EN		BIT(0)
1634*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_TIM3EN		BIT(1)
1635*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_TIM4EN		BIT(2)
1636*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_TIM5EN		BIT(3)
1637*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_TIM6EN		BIT(4)
1638*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_TIM7EN		BIT(5)
1639*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_TIM12EN		BIT(6)
1640*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_TIM13EN		BIT(7)
1641*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_TIM14EN		BIT(8)
1642*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_LPTIM1EN		BIT(9)
1643*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_SPI2EN		BIT(11)
1644*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_SPI3EN		BIT(12)
1645*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_USART2EN		BIT(14)
1646*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_USART3EN		BIT(15)
1647*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_UART4EN		BIT(16)
1648*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_UART5EN		BIT(17)
1649*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_UART7EN		BIT(18)
1650*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_UART8EN		BIT(19)
1651*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_I2C1EN		BIT(21)
1652*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_I2C2EN		BIT(22)
1653*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_I2C3EN		BIT(23)
1654*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_I2C5EN		BIT(24)
1655*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_SPDIFEN		BIT(26)
1656*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_CECEN			BIT(27)
1657*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_WWDG1EN		BIT(28)
1658*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_DAC12EN		BIT(29)
1659*54fd6939SJiyong Park #define RCC_MC_APB1ENSETR_MDIOSEN		BIT(31)
1660*54fd6939SJiyong Park 
1661*54fd6939SJiyong Park /* RCC_MC_APB1ENCLRR register fields */
1662*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_TIM2EN		BIT(0)
1663*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_TIM3EN		BIT(1)
1664*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_TIM4EN		BIT(2)
1665*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_TIM5EN		BIT(3)
1666*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_TIM6EN		BIT(4)
1667*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_TIM7EN		BIT(5)
1668*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_TIM12EN		BIT(6)
1669*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_TIM13EN		BIT(7)
1670*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_TIM14EN		BIT(8)
1671*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_LPTIM1EN		BIT(9)
1672*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_SPI2EN		BIT(11)
1673*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_SPI3EN		BIT(12)
1674*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_USART2EN		BIT(14)
1675*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_USART3EN		BIT(15)
1676*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_UART4EN		BIT(16)
1677*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_UART5EN		BIT(17)
1678*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_UART7EN		BIT(18)
1679*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_UART8EN		BIT(19)
1680*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_I2C1EN		BIT(21)
1681*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_I2C2EN		BIT(22)
1682*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_I2C3EN		BIT(23)
1683*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_I2C5EN		BIT(24)
1684*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_SPDIFEN		BIT(26)
1685*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_CECEN			BIT(27)
1686*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_DAC12EN		BIT(29)
1687*54fd6939SJiyong Park #define RCC_MC_APB1ENCLRR_MDIOSEN		BIT(31)
1688*54fd6939SJiyong Park 
1689*54fd6939SJiyong Park /* RCC_MC_APB2ENSETR register fields */
1690*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_TIM1EN		BIT(0)
1691*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_TIM8EN		BIT(1)
1692*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_TIM15EN		BIT(2)
1693*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_TIM16EN		BIT(3)
1694*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_TIM17EN		BIT(4)
1695*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_SPI1EN		BIT(8)
1696*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_SPI4EN		BIT(9)
1697*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_SPI5EN		BIT(10)
1698*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_USART6EN		BIT(13)
1699*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_SAI1EN		BIT(16)
1700*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_SAI2EN		BIT(17)
1701*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_SAI3EN		BIT(18)
1702*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_DFSDMEN		BIT(20)
1703*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_ADFSDMEN		BIT(21)
1704*54fd6939SJiyong Park #define RCC_MC_APB2ENSETR_FDCANEN		BIT(24)
1705*54fd6939SJiyong Park 
1706*54fd6939SJiyong Park /* RCC_MC_APB2ENCLRR register fields */
1707*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_TIM1EN		BIT(0)
1708*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_TIM8EN		BIT(1)
1709*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_TIM15EN		BIT(2)
1710*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_TIM16EN		BIT(3)
1711*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_TIM17EN		BIT(4)
1712*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_SPI1EN		BIT(8)
1713*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_SPI4EN		BIT(9)
1714*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_SPI5EN		BIT(10)
1715*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_USART6EN		BIT(13)
1716*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_SAI1EN		BIT(16)
1717*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_SAI2EN		BIT(17)
1718*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_SAI3EN		BIT(18)
1719*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_DFSDMEN		BIT(20)
1720*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_ADFSDMEN		BIT(21)
1721*54fd6939SJiyong Park #define RCC_MC_APB2ENCLRR_FDCANEN		BIT(24)
1722*54fd6939SJiyong Park 
1723*54fd6939SJiyong Park /* RCC_MC_APB3ENSETR register fields */
1724*54fd6939SJiyong Park #define RCC_MC_APB3ENSETR_LPTIM2EN		BIT(0)
1725*54fd6939SJiyong Park #define RCC_MC_APB3ENSETR_LPTIM3EN		BIT(1)
1726*54fd6939SJiyong Park #define RCC_MC_APB3ENSETR_LPTIM4EN		BIT(2)
1727*54fd6939SJiyong Park #define RCC_MC_APB3ENSETR_LPTIM5EN		BIT(3)
1728*54fd6939SJiyong Park #define RCC_MC_APB3ENSETR_SAI4EN		BIT(8)
1729*54fd6939SJiyong Park #define RCC_MC_APB3ENSETR_SYSCFGEN		BIT(11)
1730*54fd6939SJiyong Park #define RCC_MC_APB3ENSETR_VREFEN		BIT(13)
1731*54fd6939SJiyong Park #define RCC_MC_APB3ENSETR_TMPSENSEN		BIT(16)
1732*54fd6939SJiyong Park #define RCC_MC_APB3ENSETR_PMBCTRLEN		BIT(17)
1733*54fd6939SJiyong Park #define RCC_MC_APB3ENSETR_HDPEN			BIT(20)
1734*54fd6939SJiyong Park 
1735*54fd6939SJiyong Park /* RCC_MC_APB3ENCLRR register fields */
1736*54fd6939SJiyong Park #define RCC_MC_APB3ENCLRR_LPTIM2EN		BIT(0)
1737*54fd6939SJiyong Park #define RCC_MC_APB3ENCLRR_LPTIM3EN		BIT(1)
1738*54fd6939SJiyong Park #define RCC_MC_APB3ENCLRR_LPTIM4EN		BIT(2)
1739*54fd6939SJiyong Park #define RCC_MC_APB3ENCLRR_LPTIM5EN		BIT(3)
1740*54fd6939SJiyong Park #define RCC_MC_APB3ENCLRR_SAI4EN		BIT(8)
1741*54fd6939SJiyong Park #define RCC_MC_APB3ENCLRR_SYSCFGEN		BIT(11)
1742*54fd6939SJiyong Park #define RCC_MC_APB3ENCLRR_VREFEN		BIT(13)
1743*54fd6939SJiyong Park #define RCC_MC_APB3ENCLRR_TMPSENSEN		BIT(16)
1744*54fd6939SJiyong Park #define RCC_MC_APB3ENCLRR_PMBCTRLEN		BIT(17)
1745*54fd6939SJiyong Park #define RCC_MC_APB3ENCLRR_HDPEN			BIT(20)
1746*54fd6939SJiyong Park 
1747*54fd6939SJiyong Park /* RCC_MC_AHB2ENSETR register fields */
1748*54fd6939SJiyong Park #define RCC_MC_AHB2ENSETR_DMA1EN		BIT(0)
1749*54fd6939SJiyong Park #define RCC_MC_AHB2ENSETR_DMA2EN		BIT(1)
1750*54fd6939SJiyong Park #define RCC_MC_AHB2ENSETR_DMAMUXEN		BIT(2)
1751*54fd6939SJiyong Park #define RCC_MC_AHB2ENSETR_ADC12EN		BIT(5)
1752*54fd6939SJiyong Park #define RCC_MC_AHB2ENSETR_USBOEN		BIT(8)
1753*54fd6939SJiyong Park #define RCC_MC_AHB2ENSETR_SDMMC3EN		BIT(16)
1754*54fd6939SJiyong Park 
1755*54fd6939SJiyong Park /* RCC_MC_AHB2ENCLRR register fields */
1756*54fd6939SJiyong Park #define RCC_MC_AHB2ENCLRR_DMA1EN		BIT(0)
1757*54fd6939SJiyong Park #define RCC_MC_AHB2ENCLRR_DMA2EN		BIT(1)
1758*54fd6939SJiyong Park #define RCC_MC_AHB2ENCLRR_DMAMUXEN		BIT(2)
1759*54fd6939SJiyong Park #define RCC_MC_AHB2ENCLRR_ADC12EN		BIT(5)
1760*54fd6939SJiyong Park #define RCC_MC_AHB2ENCLRR_USBOEN		BIT(8)
1761*54fd6939SJiyong Park #define RCC_MC_AHB2ENCLRR_SDMMC3EN		BIT(16)
1762*54fd6939SJiyong Park 
1763*54fd6939SJiyong Park /* RCC_MC_AHB3ENSETR register fields */
1764*54fd6939SJiyong Park #define RCC_MC_AHB3ENSETR_DCMIEN		BIT(0)
1765*54fd6939SJiyong Park #define RCC_MC_AHB3ENSETR_CRYP2EN		BIT(4)
1766*54fd6939SJiyong Park #define RCC_MC_AHB3ENSETR_HASH2EN		BIT(5)
1767*54fd6939SJiyong Park #define RCC_MC_AHB3ENSETR_RNG2EN		BIT(6)
1768*54fd6939SJiyong Park #define RCC_MC_AHB3ENSETR_CRC2EN		BIT(7)
1769*54fd6939SJiyong Park #define RCC_MC_AHB3ENSETR_HSEMEN		BIT(11)
1770*54fd6939SJiyong Park #define RCC_MC_AHB3ENSETR_IPCCEN		BIT(12)
1771*54fd6939SJiyong Park 
1772*54fd6939SJiyong Park /* RCC_MC_AHB3ENCLRR register fields */
1773*54fd6939SJiyong Park #define RCC_MC_AHB3ENCLRR_DCMIEN		BIT(0)
1774*54fd6939SJiyong Park #define RCC_MC_AHB3ENCLRR_CRYP2EN		BIT(4)
1775*54fd6939SJiyong Park #define RCC_MC_AHB3ENCLRR_HASH2EN		BIT(5)
1776*54fd6939SJiyong Park #define RCC_MC_AHB3ENCLRR_RNG2EN		BIT(6)
1777*54fd6939SJiyong Park #define RCC_MC_AHB3ENCLRR_CRC2EN		BIT(7)
1778*54fd6939SJiyong Park #define RCC_MC_AHB3ENCLRR_HSEMEN		BIT(11)
1779*54fd6939SJiyong Park #define RCC_MC_AHB3ENCLRR_IPCCEN		BIT(12)
1780*54fd6939SJiyong Park 
1781*54fd6939SJiyong Park /* RCC_MC_AHB4ENSETR register fields */
1782*54fd6939SJiyong Park #define RCC_MC_AHB4ENSETR_GPIOAEN		BIT(0)
1783*54fd6939SJiyong Park #define RCC_MC_AHB4ENSETR_GPIOBEN		BIT(1)
1784*54fd6939SJiyong Park #define RCC_MC_AHB4ENSETR_GPIOCEN		BIT(2)
1785*54fd6939SJiyong Park #define RCC_MC_AHB4ENSETR_GPIODEN		BIT(3)
1786*54fd6939SJiyong Park #define RCC_MC_AHB4ENSETR_GPIOEEN		BIT(4)
1787*54fd6939SJiyong Park #define RCC_MC_AHB4ENSETR_GPIOFEN		BIT(5)
1788*54fd6939SJiyong Park #define RCC_MC_AHB4ENSETR_GPIOGEN		BIT(6)
1789*54fd6939SJiyong Park #define RCC_MC_AHB4ENSETR_GPIOHEN		BIT(7)
1790*54fd6939SJiyong Park #define RCC_MC_AHB4ENSETR_GPIOIEN		BIT(8)
1791*54fd6939SJiyong Park #define RCC_MC_AHB4ENSETR_GPIOJEN		BIT(9)
1792*54fd6939SJiyong Park #define RCC_MC_AHB4ENSETR_GPIOKEN		BIT(10)
1793*54fd6939SJiyong Park 
1794*54fd6939SJiyong Park /* RCC_MC_AHB4ENCLRR register fields */
1795*54fd6939SJiyong Park #define RCC_MC_AHB4ENCLRR_GPIOAEN		BIT(0)
1796*54fd6939SJiyong Park #define RCC_MC_AHB4ENCLRR_GPIOBEN		BIT(1)
1797*54fd6939SJiyong Park #define RCC_MC_AHB4ENCLRR_GPIOCEN		BIT(2)
1798*54fd6939SJiyong Park #define RCC_MC_AHB4ENCLRR_GPIODEN		BIT(3)
1799*54fd6939SJiyong Park #define RCC_MC_AHB4ENCLRR_GPIOEEN		BIT(4)
1800*54fd6939SJiyong Park #define RCC_MC_AHB4ENCLRR_GPIOFEN		BIT(5)
1801*54fd6939SJiyong Park #define RCC_MC_AHB4ENCLRR_GPIOGEN		BIT(6)
1802*54fd6939SJiyong Park #define RCC_MC_AHB4ENCLRR_GPIOHEN		BIT(7)
1803*54fd6939SJiyong Park #define RCC_MC_AHB4ENCLRR_GPIOIEN		BIT(8)
1804*54fd6939SJiyong Park #define RCC_MC_AHB4ENCLRR_GPIOJEN		BIT(9)
1805*54fd6939SJiyong Park #define RCC_MC_AHB4ENCLRR_GPIOKEN		BIT(10)
1806*54fd6939SJiyong Park 
1807*54fd6939SJiyong Park /* RCC_MC_AXIMENSETR register fields */
1808*54fd6939SJiyong Park #define RCC_MC_AXIMENSETR_SYSRAMEN		BIT(0)
1809*54fd6939SJiyong Park 
1810*54fd6939SJiyong Park /* RCC_MC_AXIMENCLRR register fields */
1811*54fd6939SJiyong Park #define RCC_MC_AXIMENCLRR_SYSRAMEN		BIT(0)
1812*54fd6939SJiyong Park 
1813*54fd6939SJiyong Park /* RCC_MC_MLAHBENSETR register fields */
1814*54fd6939SJiyong Park #define RCC_MC_MLAHBENSETR_RETRAMEN		BIT(4)
1815*54fd6939SJiyong Park 
1816*54fd6939SJiyong Park /* RCC_MC_MLAHBENCLRR register fields */
1817*54fd6939SJiyong Park #define RCC_MC_MLAHBENCLRR_RETRAMEN		BIT(4)
1818*54fd6939SJiyong Park 
1819*54fd6939SJiyong Park /* RCC_MP_APB1LPENSETR register fields */
1820*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_TIM2LPEN		BIT(0)
1821*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_TIM3LPEN		BIT(1)
1822*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_TIM4LPEN		BIT(2)
1823*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_TIM5LPEN		BIT(3)
1824*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_TIM6LPEN		BIT(4)
1825*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_TIM7LPEN		BIT(5)
1826*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_TIM12LPEN		BIT(6)
1827*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_TIM13LPEN		BIT(7)
1828*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_TIM14LPEN		BIT(8)
1829*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_LPTIM1LPEN		BIT(9)
1830*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_SPI2LPEN		BIT(11)
1831*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_SPI3LPEN		BIT(12)
1832*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_USART2LPEN		BIT(14)
1833*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_USART3LPEN		BIT(15)
1834*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_UART4LPEN		BIT(16)
1835*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_UART5LPEN		BIT(17)
1836*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_UART7LPEN		BIT(18)
1837*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_UART8LPEN		BIT(19)
1838*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_I2C1LPEN		BIT(21)
1839*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_I2C2LPEN		BIT(22)
1840*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_I2C3LPEN		BIT(23)
1841*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_I2C5LPEN		BIT(24)
1842*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_SPDIFLPEN		BIT(26)
1843*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_CECLPEN		BIT(27)
1844*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_DAC12LPEN		BIT(29)
1845*54fd6939SJiyong Park #define RCC_MP_APB1LPENSETR_MDIOSLPEN		BIT(31)
1846*54fd6939SJiyong Park 
1847*54fd6939SJiyong Park /* RCC_MP_APB1LPENCLRR register fields */
1848*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_TIM2LPEN		BIT(0)
1849*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_TIM3LPEN		BIT(1)
1850*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_TIM4LPEN		BIT(2)
1851*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_TIM5LPEN		BIT(3)
1852*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_TIM6LPEN		BIT(4)
1853*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_TIM7LPEN		BIT(5)
1854*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_TIM12LPEN		BIT(6)
1855*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_TIM13LPEN		BIT(7)
1856*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_TIM14LPEN		BIT(8)
1857*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_LPTIM1LPEN		BIT(9)
1858*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_SPI2LPEN		BIT(11)
1859*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_SPI3LPEN		BIT(12)
1860*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_USART2LPEN		BIT(14)
1861*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_USART3LPEN		BIT(15)
1862*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_UART4LPEN		BIT(16)
1863*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_UART5LPEN		BIT(17)
1864*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_UART7LPEN		BIT(18)
1865*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_UART8LPEN		BIT(19)
1866*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_I2C1LPEN		BIT(21)
1867*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_I2C2LPEN		BIT(22)
1868*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_I2C3LPEN		BIT(23)
1869*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_I2C5LPEN		BIT(24)
1870*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_SPDIFLPEN		BIT(26)
1871*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_CECLPEN		BIT(27)
1872*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_DAC12LPEN		BIT(29)
1873*54fd6939SJiyong Park #define RCC_MP_APB1LPENCLRR_MDIOSLPEN		BIT(31)
1874*54fd6939SJiyong Park 
1875*54fd6939SJiyong Park /* RCC_MP_APB2LPENSETR register fields */
1876*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_TIM1LPEN		BIT(0)
1877*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_TIM8LPEN		BIT(1)
1878*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_TIM15LPEN		BIT(2)
1879*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_TIM16LPEN		BIT(3)
1880*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_TIM17LPEN		BIT(4)
1881*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_SPI1LPEN		BIT(8)
1882*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_SPI4LPEN		BIT(9)
1883*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_SPI5LPEN		BIT(10)
1884*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_USART6LPEN		BIT(13)
1885*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_SAI1LPEN		BIT(16)
1886*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_SAI2LPEN		BIT(17)
1887*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_SAI3LPEN		BIT(18)
1888*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_DFSDMLPEN		BIT(20)
1889*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_ADFSDMLPEN		BIT(21)
1890*54fd6939SJiyong Park #define RCC_MP_APB2LPENSETR_FDCANLPEN		BIT(24)
1891*54fd6939SJiyong Park 
1892*54fd6939SJiyong Park /* RCC_MP_APB2LPENCLRR register fields */
1893*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_TIM1LPEN		BIT(0)
1894*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_TIM8LPEN		BIT(1)
1895*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_TIM15LPEN		BIT(2)
1896*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_TIM16LPEN		BIT(3)
1897*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_TIM17LPEN		BIT(4)
1898*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_SPI1LPEN		BIT(8)
1899*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_SPI4LPEN		BIT(9)
1900*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_SPI5LPEN		BIT(10)
1901*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_USART6LPEN		BIT(13)
1902*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_SAI1LPEN		BIT(16)
1903*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_SAI2LPEN		BIT(17)
1904*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_SAI3LPEN		BIT(18)
1905*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_DFSDMLPEN		BIT(20)
1906*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_ADFSDMLPEN		BIT(21)
1907*54fd6939SJiyong Park #define RCC_MP_APB2LPENCLRR_FDCANLPEN		BIT(24)
1908*54fd6939SJiyong Park 
1909*54fd6939SJiyong Park /* RCC_MP_APB3LPENSETR register fields */
1910*54fd6939SJiyong Park #define RCC_MP_APB3LPENSETR_LPTIM2LPEN		BIT(0)
1911*54fd6939SJiyong Park #define RCC_MP_APB3LPENSETR_LPTIM3LPEN		BIT(1)
1912*54fd6939SJiyong Park #define RCC_MP_APB3LPENSETR_LPTIM4LPEN		BIT(2)
1913*54fd6939SJiyong Park #define RCC_MP_APB3LPENSETR_LPTIM5LPEN		BIT(3)
1914*54fd6939SJiyong Park #define RCC_MP_APB3LPENSETR_SAI4LPEN		BIT(8)
1915*54fd6939SJiyong Park #define RCC_MP_APB3LPENSETR_SYSCFGLPEN		BIT(11)
1916*54fd6939SJiyong Park #define RCC_MP_APB3LPENSETR_VREFLPEN		BIT(13)
1917*54fd6939SJiyong Park #define RCC_MP_APB3LPENSETR_TMPSENSLPEN		BIT(16)
1918*54fd6939SJiyong Park #define RCC_MP_APB3LPENSETR_PMBCTRLLPEN		BIT(17)
1919*54fd6939SJiyong Park 
1920*54fd6939SJiyong Park /* RCC_MP_APB3LPENCLRR register fields */
1921*54fd6939SJiyong Park #define RCC_MP_APB3LPENCLRR_LPTIM2LPEN		BIT(0)
1922*54fd6939SJiyong Park #define RCC_MP_APB3LPENCLRR_LPTIM3LPEN		BIT(1)
1923*54fd6939SJiyong Park #define RCC_MP_APB3LPENCLRR_LPTIM4LPEN		BIT(2)
1924*54fd6939SJiyong Park #define RCC_MP_APB3LPENCLRR_LPTIM5LPEN		BIT(3)
1925*54fd6939SJiyong Park #define RCC_MP_APB3LPENCLRR_SAI4LPEN		BIT(8)
1926*54fd6939SJiyong Park #define RCC_MP_APB3LPENCLRR_SYSCFGLPEN		BIT(11)
1927*54fd6939SJiyong Park #define RCC_MP_APB3LPENCLRR_VREFLPEN		BIT(13)
1928*54fd6939SJiyong Park #define RCC_MP_APB3LPENCLRR_TMPSENSLPEN		BIT(16)
1929*54fd6939SJiyong Park #define RCC_MP_APB3LPENCLRR_PMBCTRLLPEN		BIT(17)
1930*54fd6939SJiyong Park 
1931*54fd6939SJiyong Park /* RCC_MP_AHB2LPENSETR register fields */
1932*54fd6939SJiyong Park #define RCC_MP_AHB2LPENSETR_DMA1LPEN		BIT(0)
1933*54fd6939SJiyong Park #define RCC_MP_AHB2LPENSETR_DMA2LPEN		BIT(1)
1934*54fd6939SJiyong Park #define RCC_MP_AHB2LPENSETR_DMAMUXLPEN		BIT(2)
1935*54fd6939SJiyong Park #define RCC_MP_AHB2LPENSETR_ADC12LPEN		BIT(5)
1936*54fd6939SJiyong Park #define RCC_MP_AHB2LPENSETR_USBOLPEN		BIT(8)
1937*54fd6939SJiyong Park #define RCC_MP_AHB2LPENSETR_SDMMC3LPEN		BIT(16)
1938*54fd6939SJiyong Park 
1939*54fd6939SJiyong Park /* RCC_MP_AHB2LPENCLRR register fields */
1940*54fd6939SJiyong Park #define RCC_MP_AHB2LPENCLRR_DMA1LPEN		BIT(0)
1941*54fd6939SJiyong Park #define RCC_MP_AHB2LPENCLRR_DMA2LPEN		BIT(1)
1942*54fd6939SJiyong Park #define RCC_MP_AHB2LPENCLRR_DMAMUXLPEN		BIT(2)
1943*54fd6939SJiyong Park #define RCC_MP_AHB2LPENCLRR_ADC12LPEN		BIT(5)
1944*54fd6939SJiyong Park #define RCC_MP_AHB2LPENCLRR_USBOLPEN		BIT(8)
1945*54fd6939SJiyong Park #define RCC_MP_AHB2LPENCLRR_SDMMC3LPEN		BIT(16)
1946*54fd6939SJiyong Park 
1947*54fd6939SJiyong Park /* RCC_MP_AHB3LPENSETR register fields */
1948*54fd6939SJiyong Park #define RCC_MP_AHB3LPENSETR_DCMILPEN		BIT(0)
1949*54fd6939SJiyong Park #define RCC_MP_AHB3LPENSETR_CRYP2LPEN		BIT(4)
1950*54fd6939SJiyong Park #define RCC_MP_AHB3LPENSETR_HASH2LPEN		BIT(5)
1951*54fd6939SJiyong Park #define RCC_MP_AHB3LPENSETR_RNG2LPEN		BIT(6)
1952*54fd6939SJiyong Park #define RCC_MP_AHB3LPENSETR_CRC2LPEN		BIT(7)
1953*54fd6939SJiyong Park #define RCC_MP_AHB3LPENSETR_HSEMLPEN		BIT(11)
1954*54fd6939SJiyong Park #define RCC_MP_AHB3LPENSETR_IPCCLPEN		BIT(12)
1955*54fd6939SJiyong Park 
1956*54fd6939SJiyong Park /* RCC_MP_AHB3LPENCLRR register fields */
1957*54fd6939SJiyong Park #define RCC_MP_AHB3LPENCLRR_DCMILPEN		BIT(0)
1958*54fd6939SJiyong Park #define RCC_MP_AHB3LPENCLRR_CRYP2LPEN		BIT(4)
1959*54fd6939SJiyong Park #define RCC_MP_AHB3LPENCLRR_HASH2LPEN		BIT(5)
1960*54fd6939SJiyong Park #define RCC_MP_AHB3LPENCLRR_RNG2LPEN		BIT(6)
1961*54fd6939SJiyong Park #define RCC_MP_AHB3LPENCLRR_CRC2LPEN		BIT(7)
1962*54fd6939SJiyong Park #define RCC_MP_AHB3LPENCLRR_HSEMLPEN		BIT(11)
1963*54fd6939SJiyong Park #define RCC_MP_AHB3LPENCLRR_IPCCLPEN		BIT(12)
1964*54fd6939SJiyong Park 
1965*54fd6939SJiyong Park /* RCC_MP_AHB4LPENSETR register fields */
1966*54fd6939SJiyong Park #define RCC_MP_AHB4LPENSETR_GPIOALPEN		BIT(0)
1967*54fd6939SJiyong Park #define RCC_MP_AHB4LPENSETR_GPIOBLPEN		BIT(1)
1968*54fd6939SJiyong Park #define RCC_MP_AHB4LPENSETR_GPIOCLPEN		BIT(2)
1969*54fd6939SJiyong Park #define RCC_MP_AHB4LPENSETR_GPIODLPEN		BIT(3)
1970*54fd6939SJiyong Park #define RCC_MP_AHB4LPENSETR_GPIOELPEN		BIT(4)
1971*54fd6939SJiyong Park #define RCC_MP_AHB4LPENSETR_GPIOFLPEN		BIT(5)
1972*54fd6939SJiyong Park #define RCC_MP_AHB4LPENSETR_GPIOGLPEN		BIT(6)
1973*54fd6939SJiyong Park #define RCC_MP_AHB4LPENSETR_GPIOHLPEN		BIT(7)
1974*54fd6939SJiyong Park #define RCC_MP_AHB4LPENSETR_GPIOILPEN		BIT(8)
1975*54fd6939SJiyong Park #define RCC_MP_AHB4LPENSETR_GPIOJLPEN		BIT(9)
1976*54fd6939SJiyong Park #define RCC_MP_AHB4LPENSETR_GPIOKLPEN		BIT(10)
1977*54fd6939SJiyong Park 
1978*54fd6939SJiyong Park /* RCC_MP_AHB4LPENCLRR register fields */
1979*54fd6939SJiyong Park #define RCC_MP_AHB4LPENCLRR_GPIOALPEN		BIT(0)
1980*54fd6939SJiyong Park #define RCC_MP_AHB4LPENCLRR_GPIOBLPEN		BIT(1)
1981*54fd6939SJiyong Park #define RCC_MP_AHB4LPENCLRR_GPIOCLPEN		BIT(2)
1982*54fd6939SJiyong Park #define RCC_MP_AHB4LPENCLRR_GPIODLPEN		BIT(3)
1983*54fd6939SJiyong Park #define RCC_MP_AHB4LPENCLRR_GPIOELPEN		BIT(4)
1984*54fd6939SJiyong Park #define RCC_MP_AHB4LPENCLRR_GPIOFLPEN		BIT(5)
1985*54fd6939SJiyong Park #define RCC_MP_AHB4LPENCLRR_GPIOGLPEN		BIT(6)
1986*54fd6939SJiyong Park #define RCC_MP_AHB4LPENCLRR_GPIOHLPEN		BIT(7)
1987*54fd6939SJiyong Park #define RCC_MP_AHB4LPENCLRR_GPIOILPEN		BIT(8)
1988*54fd6939SJiyong Park #define RCC_MP_AHB4LPENCLRR_GPIOJLPEN		BIT(9)
1989*54fd6939SJiyong Park #define RCC_MP_AHB4LPENCLRR_GPIOKLPEN		BIT(10)
1990*54fd6939SJiyong Park 
1991*54fd6939SJiyong Park /* RCC_MP_AXIMLPENSETR register fields */
1992*54fd6939SJiyong Park #define RCC_MP_AXIMLPENSETR_SYSRAMLPEN		BIT(0)
1993*54fd6939SJiyong Park 
1994*54fd6939SJiyong Park /* RCC_MP_AXIMLPENCLRR register fields */
1995*54fd6939SJiyong Park #define RCC_MP_AXIMLPENCLRR_SYSRAMLPEN		BIT(0)
1996*54fd6939SJiyong Park 
1997*54fd6939SJiyong Park /* RCC_MP_MLAHBLPENSETR register fields */
1998*54fd6939SJiyong Park #define RCC_MP_MLAHBLPENSETR_SRAM1LPEN		BIT(0)
1999*54fd6939SJiyong Park #define RCC_MP_MLAHBLPENSETR_SRAM2LPEN		BIT(1)
2000*54fd6939SJiyong Park #define RCC_MP_MLAHBLPENSETR_SRAM34LPEN		BIT(2)
2001*54fd6939SJiyong Park #define RCC_MP_MLAHBLPENSETR_RETRAMLPEN		BIT(4)
2002*54fd6939SJiyong Park 
2003*54fd6939SJiyong Park /* RCC_MP_MLAHBLPENCLRR register fields */
2004*54fd6939SJiyong Park #define RCC_MP_MLAHBLPENCLRR_SRAM1LPEN		BIT(0)
2005*54fd6939SJiyong Park #define RCC_MP_MLAHBLPENCLRR_SRAM2LPEN		BIT(1)
2006*54fd6939SJiyong Park #define RCC_MP_MLAHBLPENCLRR_SRAM34LPEN		BIT(2)
2007*54fd6939SJiyong Park #define RCC_MP_MLAHBLPENCLRR_RETRAMLPEN		BIT(4)
2008*54fd6939SJiyong Park 
2009*54fd6939SJiyong Park /* RCC_MC_APB1LPENSETR register fields */
2010*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_TIM2LPEN		BIT(0)
2011*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_TIM3LPEN		BIT(1)
2012*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_TIM4LPEN		BIT(2)
2013*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_TIM5LPEN		BIT(3)
2014*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_TIM6LPEN		BIT(4)
2015*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_TIM7LPEN		BIT(5)
2016*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_TIM12LPEN		BIT(6)
2017*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_TIM13LPEN		BIT(7)
2018*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_TIM14LPEN		BIT(8)
2019*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_LPTIM1LPEN		BIT(9)
2020*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_SPI2LPEN		BIT(11)
2021*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_SPI3LPEN		BIT(12)
2022*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_USART2LPEN		BIT(14)
2023*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_USART3LPEN		BIT(15)
2024*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_UART4LPEN		BIT(16)
2025*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_UART5LPEN		BIT(17)
2026*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_UART7LPEN		BIT(18)
2027*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_UART8LPEN		BIT(19)
2028*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_I2C1LPEN		BIT(21)
2029*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_I2C2LPEN		BIT(22)
2030*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_I2C3LPEN		BIT(23)
2031*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_I2C5LPEN		BIT(24)
2032*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_SPDIFLPEN		BIT(26)
2033*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_CECLPEN		BIT(27)
2034*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_WWDG1LPEN		BIT(28)
2035*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_DAC12LPEN		BIT(29)
2036*54fd6939SJiyong Park #define RCC_MC_APB1LPENSETR_MDIOSLPEN		BIT(31)
2037*54fd6939SJiyong Park 
2038*54fd6939SJiyong Park /* RCC_MC_APB1LPENCLRR register fields */
2039*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_TIM2LPEN		BIT(0)
2040*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_TIM3LPEN		BIT(1)
2041*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_TIM4LPEN		BIT(2)
2042*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_TIM5LPEN		BIT(3)
2043*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_TIM6LPEN		BIT(4)
2044*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_TIM7LPEN		BIT(5)
2045*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_TIM12LPEN		BIT(6)
2046*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_TIM13LPEN		BIT(7)
2047*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_TIM14LPEN		BIT(8)
2048*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_LPTIM1LPEN		BIT(9)
2049*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_SPI2LPEN		BIT(11)
2050*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_SPI3LPEN		BIT(12)
2051*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_USART2LPEN		BIT(14)
2052*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_USART3LPEN		BIT(15)
2053*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_UART4LPEN		BIT(16)
2054*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_UART5LPEN		BIT(17)
2055*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_UART7LPEN		BIT(18)
2056*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_UART8LPEN		BIT(19)
2057*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_I2C1LPEN		BIT(21)
2058*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_I2C2LPEN		BIT(22)
2059*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_I2C3LPEN		BIT(23)
2060*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_I2C5LPEN		BIT(24)
2061*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_SPDIFLPEN		BIT(26)
2062*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_CECLPEN		BIT(27)
2063*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_WWDG1LPEN		BIT(28)
2064*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_DAC12LPEN		BIT(29)
2065*54fd6939SJiyong Park #define RCC_MC_APB1LPENCLRR_MDIOSLPEN		BIT(31)
2066*54fd6939SJiyong Park 
2067*54fd6939SJiyong Park /* RCC_MC_APB2LPENSETR register fields */
2068*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_TIM1LPEN		BIT(0)
2069*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_TIM8LPEN		BIT(1)
2070*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_TIM15LPEN		BIT(2)
2071*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_TIM16LPEN		BIT(3)
2072*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_TIM17LPEN		BIT(4)
2073*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_SPI1LPEN		BIT(8)
2074*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_SPI4LPEN		BIT(9)
2075*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_SPI5LPEN		BIT(10)
2076*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_USART6LPEN		BIT(13)
2077*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_SAI1LPEN		BIT(16)
2078*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_SAI2LPEN		BIT(17)
2079*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_SAI3LPEN		BIT(18)
2080*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_DFSDMLPEN		BIT(20)
2081*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_ADFSDMLPEN		BIT(21)
2082*54fd6939SJiyong Park #define RCC_MC_APB2LPENSETR_FDCANLPEN		BIT(24)
2083*54fd6939SJiyong Park 
2084*54fd6939SJiyong Park /* RCC_MC_APB2LPENCLRR register fields */
2085*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_TIM1LPEN		BIT(0)
2086*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_TIM8LPEN		BIT(1)
2087*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_TIM15LPEN		BIT(2)
2088*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_TIM16LPEN		BIT(3)
2089*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_TIM17LPEN		BIT(4)
2090*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_SPI1LPEN		BIT(8)
2091*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_SPI4LPEN		BIT(9)
2092*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_SPI5LPEN		BIT(10)
2093*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_USART6LPEN		BIT(13)
2094*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_SAI1LPEN		BIT(16)
2095*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_SAI2LPEN		BIT(17)
2096*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_SAI3LPEN		BIT(18)
2097*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_DFSDMLPEN		BIT(20)
2098*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_ADFSDMLPEN		BIT(21)
2099*54fd6939SJiyong Park #define RCC_MC_APB2LPENCLRR_FDCANLPEN		BIT(24)
2100*54fd6939SJiyong Park 
2101*54fd6939SJiyong Park /* RCC_MC_APB3LPENSETR register fields */
2102*54fd6939SJiyong Park #define RCC_MC_APB3LPENSETR_LPTIM2LPEN		BIT(0)
2103*54fd6939SJiyong Park #define RCC_MC_APB3LPENSETR_LPTIM3LPEN		BIT(1)
2104*54fd6939SJiyong Park #define RCC_MC_APB3LPENSETR_LPTIM4LPEN		BIT(2)
2105*54fd6939SJiyong Park #define RCC_MC_APB3LPENSETR_LPTIM5LPEN		BIT(3)
2106*54fd6939SJiyong Park #define RCC_MC_APB3LPENSETR_SAI4LPEN		BIT(8)
2107*54fd6939SJiyong Park #define RCC_MC_APB3LPENSETR_SYSCFGLPEN		BIT(11)
2108*54fd6939SJiyong Park #define RCC_MC_APB3LPENSETR_VREFLPEN		BIT(13)
2109*54fd6939SJiyong Park #define RCC_MC_APB3LPENSETR_TMPSENSLPEN		BIT(16)
2110*54fd6939SJiyong Park #define RCC_MC_APB3LPENSETR_PMBCTRLLPEN		BIT(17)
2111*54fd6939SJiyong Park 
2112*54fd6939SJiyong Park /* RCC_MC_APB3LPENCLRR register fields */
2113*54fd6939SJiyong Park #define RCC_MC_APB3LPENCLRR_LPTIM2LPEN		BIT(0)
2114*54fd6939SJiyong Park #define RCC_MC_APB3LPENCLRR_LPTIM3LPEN		BIT(1)
2115*54fd6939SJiyong Park #define RCC_MC_APB3LPENCLRR_LPTIM4LPEN		BIT(2)
2116*54fd6939SJiyong Park #define RCC_MC_APB3LPENCLRR_LPTIM5LPEN		BIT(3)
2117*54fd6939SJiyong Park #define RCC_MC_APB3LPENCLRR_SAI4LPEN		BIT(8)
2118*54fd6939SJiyong Park #define RCC_MC_APB3LPENCLRR_SYSCFGLPEN		BIT(11)
2119*54fd6939SJiyong Park #define RCC_MC_APB3LPENCLRR_VREFLPEN		BIT(13)
2120*54fd6939SJiyong Park #define RCC_MC_APB3LPENCLRR_TMPSENSLPEN		BIT(16)
2121*54fd6939SJiyong Park #define RCC_MC_APB3LPENCLRR_PMBCTRLLPEN		BIT(17)
2122*54fd6939SJiyong Park 
2123*54fd6939SJiyong Park /* RCC_MC_AHB2LPENSETR register fields */
2124*54fd6939SJiyong Park #define RCC_MC_AHB2LPENSETR_DMA1LPEN		BIT(0)
2125*54fd6939SJiyong Park #define RCC_MC_AHB2LPENSETR_DMA2LPEN		BIT(1)
2126*54fd6939SJiyong Park #define RCC_MC_AHB2LPENSETR_DMAMUXLPEN		BIT(2)
2127*54fd6939SJiyong Park #define RCC_MC_AHB2LPENSETR_ADC12LPEN		BIT(5)
2128*54fd6939SJiyong Park #define RCC_MC_AHB2LPENSETR_USBOLPEN		BIT(8)
2129*54fd6939SJiyong Park #define RCC_MC_AHB2LPENSETR_SDMMC3LPEN		BIT(16)
2130*54fd6939SJiyong Park 
2131*54fd6939SJiyong Park /* RCC_MC_AHB2LPENCLRR register fields */
2132*54fd6939SJiyong Park #define RCC_MC_AHB2LPENCLRR_DMA1LPEN		BIT(0)
2133*54fd6939SJiyong Park #define RCC_MC_AHB2LPENCLRR_DMA2LPEN		BIT(1)
2134*54fd6939SJiyong Park #define RCC_MC_AHB2LPENCLRR_DMAMUXLPEN		BIT(2)
2135*54fd6939SJiyong Park #define RCC_MC_AHB2LPENCLRR_ADC12LPEN		BIT(5)
2136*54fd6939SJiyong Park #define RCC_MC_AHB2LPENCLRR_USBOLPEN		BIT(8)
2137*54fd6939SJiyong Park #define RCC_MC_AHB2LPENCLRR_SDMMC3LPEN		BIT(16)
2138*54fd6939SJiyong Park 
2139*54fd6939SJiyong Park /* RCC_MC_AHB3LPENSETR register fields */
2140*54fd6939SJiyong Park #define RCC_MC_AHB3LPENSETR_DCMILPEN		BIT(0)
2141*54fd6939SJiyong Park #define RCC_MC_AHB3LPENSETR_CRYP2LPEN		BIT(4)
2142*54fd6939SJiyong Park #define RCC_MC_AHB3LPENSETR_HASH2LPEN		BIT(5)
2143*54fd6939SJiyong Park #define RCC_MC_AHB3LPENSETR_RNG2LPEN		BIT(6)
2144*54fd6939SJiyong Park #define RCC_MC_AHB3LPENSETR_CRC2LPEN		BIT(7)
2145*54fd6939SJiyong Park #define RCC_MC_AHB3LPENSETR_HSEMLPEN		BIT(11)
2146*54fd6939SJiyong Park #define RCC_MC_AHB3LPENSETR_IPCCLPEN		BIT(12)
2147*54fd6939SJiyong Park 
2148*54fd6939SJiyong Park /* RCC_MC_AHB3LPENCLRR register fields */
2149*54fd6939SJiyong Park #define RCC_MC_AHB3LPENCLRR_DCMILPEN		BIT(0)
2150*54fd6939SJiyong Park #define RCC_MC_AHB3LPENCLRR_CRYP2LPEN		BIT(4)
2151*54fd6939SJiyong Park #define RCC_MC_AHB3LPENCLRR_HASH2LPEN		BIT(5)
2152*54fd6939SJiyong Park #define RCC_MC_AHB3LPENCLRR_RNG2LPEN		BIT(6)
2153*54fd6939SJiyong Park #define RCC_MC_AHB3LPENCLRR_CRC2LPEN		BIT(7)
2154*54fd6939SJiyong Park #define RCC_MC_AHB3LPENCLRR_HSEMLPEN		BIT(11)
2155*54fd6939SJiyong Park #define RCC_MC_AHB3LPENCLRR_IPCCLPEN		BIT(12)
2156*54fd6939SJiyong Park 
2157*54fd6939SJiyong Park /* RCC_MC_AHB4LPENSETR register fields */
2158*54fd6939SJiyong Park #define RCC_MC_AHB4LPENSETR_GPIOALPEN		BIT(0)
2159*54fd6939SJiyong Park #define RCC_MC_AHB4LPENSETR_GPIOBLPEN		BIT(1)
2160*54fd6939SJiyong Park #define RCC_MC_AHB4LPENSETR_GPIOCLPEN		BIT(2)
2161*54fd6939SJiyong Park #define RCC_MC_AHB4LPENSETR_GPIODLPEN		BIT(3)
2162*54fd6939SJiyong Park #define RCC_MC_AHB4LPENSETR_GPIOELPEN		BIT(4)
2163*54fd6939SJiyong Park #define RCC_MC_AHB4LPENSETR_GPIOFLPEN		BIT(5)
2164*54fd6939SJiyong Park #define RCC_MC_AHB4LPENSETR_GPIOGLPEN		BIT(6)
2165*54fd6939SJiyong Park #define RCC_MC_AHB4LPENSETR_GPIOHLPEN		BIT(7)
2166*54fd6939SJiyong Park #define RCC_MC_AHB4LPENSETR_GPIOILPEN		BIT(8)
2167*54fd6939SJiyong Park #define RCC_MC_AHB4LPENSETR_GPIOJLPEN		BIT(9)
2168*54fd6939SJiyong Park #define RCC_MC_AHB4LPENSETR_GPIOKLPEN		BIT(10)
2169*54fd6939SJiyong Park 
2170*54fd6939SJiyong Park /* RCC_MC_AHB4LPENCLRR register fields */
2171*54fd6939SJiyong Park #define RCC_MC_AHB4LPENCLRR_GPIOALPEN		BIT(0)
2172*54fd6939SJiyong Park #define RCC_MC_AHB4LPENCLRR_GPIOBLPEN		BIT(1)
2173*54fd6939SJiyong Park #define RCC_MC_AHB4LPENCLRR_GPIOCLPEN		BIT(2)
2174*54fd6939SJiyong Park #define RCC_MC_AHB4LPENCLRR_GPIODLPEN		BIT(3)
2175*54fd6939SJiyong Park #define RCC_MC_AHB4LPENCLRR_GPIOELPEN		BIT(4)
2176*54fd6939SJiyong Park #define RCC_MC_AHB4LPENCLRR_GPIOFLPEN		BIT(5)
2177*54fd6939SJiyong Park #define RCC_MC_AHB4LPENCLRR_GPIOGLPEN		BIT(6)
2178*54fd6939SJiyong Park #define RCC_MC_AHB4LPENCLRR_GPIOHLPEN		BIT(7)
2179*54fd6939SJiyong Park #define RCC_MC_AHB4LPENCLRR_GPIOILPEN		BIT(8)
2180*54fd6939SJiyong Park #define RCC_MC_AHB4LPENCLRR_GPIOJLPEN		BIT(9)
2181*54fd6939SJiyong Park #define RCC_MC_AHB4LPENCLRR_GPIOKLPEN		BIT(10)
2182*54fd6939SJiyong Park 
2183*54fd6939SJiyong Park /* RCC_MC_AXIMLPENSETR register fields */
2184*54fd6939SJiyong Park #define RCC_MC_AXIMLPENSETR_SYSRAMLPEN		BIT(0)
2185*54fd6939SJiyong Park 
2186*54fd6939SJiyong Park /* RCC_MC_AXIMLPENCLRR register fields */
2187*54fd6939SJiyong Park #define RCC_MC_AXIMLPENCLRR_SYSRAMLPEN		BIT(0)
2188*54fd6939SJiyong Park 
2189*54fd6939SJiyong Park /* RCC_MC_MLAHBLPENSETR register fields */
2190*54fd6939SJiyong Park #define RCC_MC_MLAHBLPENSETR_SRAM1LPEN		BIT(0)
2191*54fd6939SJiyong Park #define RCC_MC_MLAHBLPENSETR_SRAM2LPEN		BIT(1)
2192*54fd6939SJiyong Park #define RCC_MC_MLAHBLPENSETR_SRAM34LPEN		BIT(2)
2193*54fd6939SJiyong Park #define RCC_MC_MLAHBLPENSETR_RETRAMLPEN		BIT(4)
2194*54fd6939SJiyong Park 
2195*54fd6939SJiyong Park /* RCC_MC_MLAHBLPENCLRR register fields */
2196*54fd6939SJiyong Park #define RCC_MC_MLAHBLPENCLRR_SRAM1LPEN		BIT(0)
2197*54fd6939SJiyong Park #define RCC_MC_MLAHBLPENCLRR_SRAM2LPEN		BIT(1)
2198*54fd6939SJiyong Park #define RCC_MC_MLAHBLPENCLRR_SRAM34LPEN		BIT(2)
2199*54fd6939SJiyong Park #define RCC_MC_MLAHBLPENCLRR_RETRAMLPEN		BIT(4)
2200*54fd6939SJiyong Park 
2201*54fd6939SJiyong Park /* RCC_MC_RSTSCLRR register fields */
2202*54fd6939SJiyong Park #define RCC_MC_RSTSCLRR_PORRSTF			BIT(0)
2203*54fd6939SJiyong Park #define RCC_MC_RSTSCLRR_BORRSTF			BIT(1)
2204*54fd6939SJiyong Park #define RCC_MC_RSTSCLRR_PADRSTF			BIT(2)
2205*54fd6939SJiyong Park #define RCC_MC_RSTSCLRR_HCSSRSTF		BIT(3)
2206*54fd6939SJiyong Park #define RCC_MC_RSTSCLRR_VCORERSTF		BIT(4)
2207*54fd6939SJiyong Park #define RCC_MC_RSTSCLRR_MCURSTF			BIT(5)
2208*54fd6939SJiyong Park #define RCC_MC_RSTSCLRR_MPSYSRSTF		BIT(6)
2209*54fd6939SJiyong Park #define RCC_MC_RSTSCLRR_MCSYSRSTF		BIT(7)
2210*54fd6939SJiyong Park #define RCC_MC_RSTSCLRR_IWDG1RSTF		BIT(8)
2211*54fd6939SJiyong Park #define RCC_MC_RSTSCLRR_IWDG2RSTF		BIT(9)
2212*54fd6939SJiyong Park #define RCC_MC_RSTSCLRR_WWDG1RSTF		BIT(10)
2213*54fd6939SJiyong Park 
2214*54fd6939SJiyong Park /* RCC_MC_CIER register fields */
2215*54fd6939SJiyong Park #define RCC_MC_CIER_LSIRDYIE			BIT(0)
2216*54fd6939SJiyong Park #define RCC_MC_CIER_LSERDYIE			BIT(1)
2217*54fd6939SJiyong Park #define RCC_MC_CIER_HSIRDYIE			BIT(2)
2218*54fd6939SJiyong Park #define RCC_MC_CIER_HSERDYIE			BIT(3)
2219*54fd6939SJiyong Park #define RCC_MC_CIER_CSIRDYIE			BIT(4)
2220*54fd6939SJiyong Park #define RCC_MC_CIER_PLL1DYIE			BIT(8)
2221*54fd6939SJiyong Park #define RCC_MC_CIER_PLL2DYIE			BIT(9)
2222*54fd6939SJiyong Park #define RCC_MC_CIER_PLL3DYIE			BIT(10)
2223*54fd6939SJiyong Park #define RCC_MC_CIER_PLL4DYIE			BIT(11)
2224*54fd6939SJiyong Park #define RCC_MC_CIER_LSECSSIE			BIT(16)
2225*54fd6939SJiyong Park #define RCC_MC_CIER_WKUPIE			BIT(20)
2226*54fd6939SJiyong Park 
2227*54fd6939SJiyong Park /* RCC_MC_CIFR register fields */
2228*54fd6939SJiyong Park #define RCC_MC_CIFR_LSIRDYF			BIT(0)
2229*54fd6939SJiyong Park #define RCC_MC_CIFR_LSERDYF			BIT(1)
2230*54fd6939SJiyong Park #define RCC_MC_CIFR_HSIRDYF			BIT(2)
2231*54fd6939SJiyong Park #define RCC_MC_CIFR_HSERDYF			BIT(3)
2232*54fd6939SJiyong Park #define RCC_MC_CIFR_CSIRDYF			BIT(4)
2233*54fd6939SJiyong Park #define RCC_MC_CIFR_PLL1DYF			BIT(8)
2234*54fd6939SJiyong Park #define RCC_MC_CIFR_PLL2DYF			BIT(9)
2235*54fd6939SJiyong Park #define RCC_MC_CIFR_PLL3DYF			BIT(10)
2236*54fd6939SJiyong Park #define RCC_MC_CIFR_PLL4DYF			BIT(11)
2237*54fd6939SJiyong Park #define RCC_MC_CIFR_LSECSSF			BIT(16)
2238*54fd6939SJiyong Park #define RCC_MC_CIFR_WKUPF			BIT(20)
2239*54fd6939SJiyong Park 
2240*54fd6939SJiyong Park /* RCC_VERR register fields */
2241*54fd6939SJiyong Park #define RCC_VERR_MINREV_MASK			GENMASK(3, 0)
2242*54fd6939SJiyong Park #define RCC_VERR_MINREV_SHIFT			0
2243*54fd6939SJiyong Park #define RCC_VERR_MAJREV_MASK			GENMASK(7, 4)
2244*54fd6939SJiyong Park #define RCC_VERR_MAJREV_SHIFT			4
2245*54fd6939SJiyong Park 
2246*54fd6939SJiyong Park /* Used for RCC_OCENSETR and RCC_OCENCLRR registers */
2247*54fd6939SJiyong Park #define RCC_OCENR_HSION				BIT(0)
2248*54fd6939SJiyong Park #define RCC_OCENR_HSIKERON			BIT(1)
2249*54fd6939SJiyong Park #define RCC_OCENR_CSION				BIT(4)
2250*54fd6939SJiyong Park #define RCC_OCENR_CSIKERON			BIT(5)
2251*54fd6939SJiyong Park #define RCC_OCENR_DIGBYP			BIT(7)
2252*54fd6939SJiyong Park #define RCC_OCENR_HSEON				BIT(8)
2253*54fd6939SJiyong Park #define RCC_OCENR_HSEKERON			BIT(9)
2254*54fd6939SJiyong Park #define RCC_OCENR_HSEBYP			BIT(10)
2255*54fd6939SJiyong Park #define RCC_OCENR_HSECSSON			BIT(11)
2256*54fd6939SJiyong Park 
2257*54fd6939SJiyong Park /* Offset between RCC_MP_xxxENSETR and RCC_MP_xxxENCLRR registers */
2258*54fd6939SJiyong Park #define RCC_MP_ENCLRR_OFFSET			U(4)
2259*54fd6939SJiyong Park 
2260*54fd6939SJiyong Park /* Offset between RCC_xxxRSTSETR and RCC_xxxRSTCLRR registers */
2261*54fd6939SJiyong Park #define RCC_RSTCLRR_OFFSET			U(4)
2262*54fd6939SJiyong Park 
2263*54fd6939SJiyong Park /* Used for most of DIVR register: max div for RTC */
2264*54fd6939SJiyong Park #define RCC_DIVR_DIV_MASK			GENMASK(5, 0)
2265*54fd6939SJiyong Park #define RCC_DIVR_DIVRDY				BIT(31)
2266*54fd6939SJiyong Park 
2267*54fd6939SJiyong Park /* Masks for specific DIVR registers */
2268*54fd6939SJiyong Park #define RCC_APBXDIV_MASK			GENMASK(2, 0)
2269*54fd6939SJiyong Park #define RCC_MPUDIV_MASK				GENMASK(2, 0)
2270*54fd6939SJiyong Park #define RCC_AXIDIV_MASK				GENMASK(2, 0)
2271*54fd6939SJiyong Park #define RCC_MCUDIV_MASK				GENMASK(3, 0)
2272*54fd6939SJiyong Park 
2273*54fd6939SJiyong Park /* Used for most of RCC_<x>SELR registers */
2274*54fd6939SJiyong Park #define RCC_SELR_SRC_MASK			GENMASK(2, 0)
2275*54fd6939SJiyong Park #define RCC_SELR_REFCLK_SRC_MASK		GENMASK(1, 0)
2276*54fd6939SJiyong Park #define RCC_SELR_SRCRDY				BIT(31)
2277*54fd6939SJiyong Park 
2278*54fd6939SJiyong Park /* Used for all RCC_PLL<n>CR registers */
2279*54fd6939SJiyong Park #define RCC_PLLNCR_PLLON			BIT(0)
2280*54fd6939SJiyong Park #define RCC_PLLNCR_PLLRDY			BIT(1)
2281*54fd6939SJiyong Park #define RCC_PLLNCR_SSCG_CTRL			BIT(2)
2282*54fd6939SJiyong Park #define RCC_PLLNCR_DIVPEN			BIT(4)
2283*54fd6939SJiyong Park #define RCC_PLLNCR_DIVQEN			BIT(5)
2284*54fd6939SJiyong Park #define RCC_PLLNCR_DIVREN			BIT(6)
2285*54fd6939SJiyong Park #define RCC_PLLNCR_DIVEN_SHIFT			4
2286*54fd6939SJiyong Park 
2287*54fd6939SJiyong Park /* Used for all RCC_PLL<n>CFGR1 registers */
2288*54fd6939SJiyong Park #define RCC_PLLNCFGR1_DIVM_MASK			GENMASK(21, 16)
2289*54fd6939SJiyong Park #define RCC_PLLNCFGR1_DIVM_SHIFT		16
2290*54fd6939SJiyong Park #define RCC_PLLNCFGR1_DIVN_MASK			GENMASK(8, 0)
2291*54fd6939SJiyong Park #define RCC_PLLNCFGR1_DIVN_SHIFT		0
2292*54fd6939SJiyong Park 
2293*54fd6939SJiyong Park /* Only for PLL3 and PLL4 */
2294*54fd6939SJiyong Park #define RCC_PLLNCFGR1_IFRGE_MASK		GENMASK(25, 24)
2295*54fd6939SJiyong Park #define RCC_PLLNCFGR1_IFRGE_SHIFT		24
2296*54fd6939SJiyong Park 
2297*54fd6939SJiyong Park /* Used for all RCC_PLL<n>CFGR2 registers */
2298*54fd6939SJiyong Park #define RCC_PLLNCFGR2_DIVX_MASK			GENMASK(6, 0)
2299*54fd6939SJiyong Park #define RCC_PLLNCFGR2_DIVP_MASK			GENMASK(6, 0)
2300*54fd6939SJiyong Park #define RCC_PLLNCFGR2_DIVP_SHIFT		0
2301*54fd6939SJiyong Park #define RCC_PLLNCFGR2_DIVQ_MASK			GENMASK(14, 8)
2302*54fd6939SJiyong Park #define RCC_PLLNCFGR2_DIVQ_SHIFT		8
2303*54fd6939SJiyong Park #define RCC_PLLNCFGR2_DIVR_MASK			GENMASK(22, 16)
2304*54fd6939SJiyong Park #define RCC_PLLNCFGR2_DIVR_SHIFT		16
2305*54fd6939SJiyong Park 
2306*54fd6939SJiyong Park /* Used for all RCC_PLL<n>FRACR registers */
2307*54fd6939SJiyong Park #define RCC_PLLNFRACR_FRACV_SHIFT		3
2308*54fd6939SJiyong Park #define RCC_PLLNFRACR_FRACV_MASK		GENMASK(15, 3)
2309*54fd6939SJiyong Park #define RCC_PLLNFRACR_FRACLE			BIT(16)
2310*54fd6939SJiyong Park 
2311*54fd6939SJiyong Park /* Used for all RCC_PLL<n>CSGR registers */
2312*54fd6939SJiyong Park #define RCC_PLLNCSGR_INC_STEP_SHIFT		16
2313*54fd6939SJiyong Park #define RCC_PLLNCSGR_INC_STEP_MASK		GENMASK(30, 16)
2314*54fd6939SJiyong Park #define RCC_PLLNCSGR_MOD_PER_SHIFT		0
2315*54fd6939SJiyong Park #define RCC_PLLNCSGR_MOD_PER_MASK		GENMASK(12, 0)
2316*54fd6939SJiyong Park #define RCC_PLLNCSGR_SSCG_MODE_SHIFT		15
2317*54fd6939SJiyong Park #define RCC_PLLNCSGR_SSCG_MODE_MASK		BIT(15)
2318*54fd6939SJiyong Park 
2319*54fd6939SJiyong Park /* Used for TIMER Prescaler */
2320*54fd6939SJiyong Park #define RCC_TIMGXPRER_TIMGXPRE			BIT(0)
2321*54fd6939SJiyong Park 
2322*54fd6939SJiyong Park /* Used for RCC_MCO related operations */
2323*54fd6939SJiyong Park #define RCC_MCOCFG_MCOON			BIT(12)
2324*54fd6939SJiyong Park #define RCC_MCOCFG_MCODIV_MASK			GENMASK(7, 4)
2325*54fd6939SJiyong Park #define RCC_MCOCFG_MCODIV_SHIFT			4
2326*54fd6939SJiyong Park #define RCC_MCOCFG_MCOSRC_MASK			GENMASK(2, 0)
2327*54fd6939SJiyong Park 
2328*54fd6939SJiyong Park #endif /* STM32MP1_RCC_H */
2329