1*54fd6939SJiyong Park /* 2*54fd6939SJiyong Park * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3*54fd6939SJiyong Park * 4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause 5*54fd6939SJiyong Park */ 6*54fd6939SJiyong Park 7*54fd6939SJiyong Park #ifndef DW_UFS_H 8*54fd6939SJiyong Park #define DW_UFS_H 9*54fd6939SJiyong Park 10*54fd6939SJiyong Park #include <stdint.h> 11*54fd6939SJiyong Park 12*54fd6939SJiyong Park /* Bus Throtting */ 13*54fd6939SJiyong Park #define BUSTHRTL 0xC0 14*54fd6939SJiyong Park /* Outstanding OCP Requests */ 15*54fd6939SJiyong Park #define OOCPR 0xC4 16*54fd6939SJiyong Park /* Fatal Error Interrupt Enable */ 17*54fd6939SJiyong Park #define FEIE 0xC8 18*54fd6939SJiyong Park /* C-Port Direct Access Configuration register */ 19*54fd6939SJiyong Park #define CDACFG 0xD0 20*54fd6939SJiyong Park /* C-Port Direct Access Transmit 1 register */ 21*54fd6939SJiyong Park #define CDATX1 0xD4 22*54fd6939SJiyong Park /* C-Port Direct Access Transmit 2 register */ 23*54fd6939SJiyong Park #define CDATX2 0xD8 24*54fd6939SJiyong Park /* C-Port Direct Access Receive 1 register */ 25*54fd6939SJiyong Park #define CDARX1 0xDC 26*54fd6939SJiyong Park /* C-Port Direct Access Receive 2 register */ 27*54fd6939SJiyong Park #define CDARX2 0xE0 28*54fd6939SJiyong Park /* C-Port Direct Access Status register */ 29*54fd6939SJiyong Park #define CDASTA 0xE4 30*54fd6939SJiyong Park /* UPIU Loopback Configuration register */ 31*54fd6939SJiyong Park #define LBMCFG 0xF0 32*54fd6939SJiyong Park /* UPIU Loopback Status */ 33*54fd6939SJiyong Park #define LBMSTA 0xF4 34*54fd6939SJiyong Park /* Debug register */ 35*54fd6939SJiyong Park #define DBG 0xF8 36*54fd6939SJiyong Park /* HClk Divider register */ 37*54fd6939SJiyong Park #define HCLKDIV 0xFC 38*54fd6939SJiyong Park 39*54fd6939SJiyong Park #define TX_HIBERN8TIME_CAP_OFFSET 0x000F 40*54fd6939SJiyong Park #define TX_FSM_STATE_OFFSET 0x0041 41*54fd6939SJiyong Park #define TX_FSM_STATE_LINE_RESET 7 42*54fd6939SJiyong Park #define TX_FSM_STATE_LINE_CFG 6 43*54fd6939SJiyong Park #define TX_FSM_STATE_HS_BURST 5 44*54fd6939SJiyong Park #define TX_FSM_STATE_LS_BURST 4 45*54fd6939SJiyong Park #define TX_FSM_STATE_STALL 3 46*54fd6939SJiyong Park #define TX_FSM_STATE_SLEEP 2 47*54fd6939SJiyong Park #define TX_FSM_STATE_HIBERN8 1 48*54fd6939SJiyong Park #define TX_FSM_STATE_DISABLE 0 49*54fd6939SJiyong Park 50*54fd6939SJiyong Park #define RX_MIN_ACTIVATETIME_CAP_OFFSET 0x008F 51*54fd6939SJiyong Park #define RX_HS_G2_SYNC_LENGTH_CAP_OFFSET 0x0094 52*54fd6939SJiyong Park #define RX_HS_G3_SYNC_LENGTH_CAP_OFFSET 0x0095 53*54fd6939SJiyong Park 54*54fd6939SJiyong Park #define PA_AVAIL_TX_DATA_LANES_OFFSET 0x1520 55*54fd6939SJiyong Park #define PA_TX_SKIP_OFFSET 0x155C 56*54fd6939SJiyong Park #define PA_TX_SKIP_PERIOD_OFFSET 0x155D 57*54fd6939SJiyong Park #define PA_LOCAL_TX_LCC_ENABLE_OFFSET 0x155E 58*54fd6939SJiyong Park #define PA_ACTIVE_TX_DATA_LANES_OFFSET 0x1560 59*54fd6939SJiyong Park #define PA_CONNECTED_TX_DATA_LANES_OFFSET 0x1561 60*54fd6939SJiyong Park #define PA_TX_TRAILING_CLOCKS_OFFSET 0x1564 61*54fd6939SJiyong Park #define PA_TX_GEAR_OFFSET 0x1568 62*54fd6939SJiyong Park #define PA_TX_TERMINATION_OFFSET 0x1569 63*54fd6939SJiyong Park #define PA_HS_SERIES_OFFSET 0x156A 64*54fd6939SJiyong Park #define PA_PWR_MODE_OFFSET 0x1571 65*54fd6939SJiyong Park #define PA_ACTIVE_RX_DATA_LANES_OFFSET 0x1580 66*54fd6939SJiyong Park #define PA_CONNECTED_RX_DATA_LANES_OFFSET 0x1581 67*54fd6939SJiyong Park #define PA_RX_PWR_STATUS_OFFSET 0x1582 68*54fd6939SJiyong Park #define PA_RX_GEAR_OFFSET 0x1583 69*54fd6939SJiyong Park #define PA_RX_TERMINATION_OFFSET 0x1584 70*54fd6939SJiyong Park #define PA_SCRAMBLING_OFFSET 0x1585 71*54fd6939SJiyong Park #define PA_MAX_RX_PWM_GEAR_OFFSET 0x1586 72*54fd6939SJiyong Park #define PA_MAX_RX_HS_GEAR_OFFSET 0x1587 73*54fd6939SJiyong Park #define PA_PACP_REQ_TIMEOUT_OFFSET 0x1590 74*54fd6939SJiyong Park #define PA_PACP_REQ_EOB_TIMEOUT_OFFSET 0x1591 75*54fd6939SJiyong Park #define PA_REMOTE_VER_INFO_OFFSET 0x15A0 76*54fd6939SJiyong Park #define PA_LOGICAL_LANE_MAP_OFFSET 0x15A1 77*54fd6939SJiyong Park #define PA_TACTIVATE_OFFSET 0x15A8 78*54fd6939SJiyong Park #define PA_PWR_MODE_USER_DATA0_OFFSET 0x15B0 79*54fd6939SJiyong Park #define PA_PWR_MODE_USER_DATA1_OFFSET 0x15B1 80*54fd6939SJiyong Park #define PA_PWR_MODE_USER_DATA2_OFFSET 0x15B2 81*54fd6939SJiyong Park #define PA_PWR_MODE_USER_DATA3_OFFSET 0x15B3 82*54fd6939SJiyong Park #define PA_PWR_MODE_USER_DATA4_OFFSET 0x15B4 83*54fd6939SJiyong Park #define PA_PWR_MODE_USER_DATA5_OFFSET 0x15B5 84*54fd6939SJiyong Park 85*54fd6939SJiyong Park #define DL_TC0_TX_FC_THRESHOLD_OFFSET 0x2040 86*54fd6939SJiyong Park #define DL_AFC0_CREDIT_THRESHOLD_OFFSET 0x2044 87*54fd6939SJiyong Park #define DL_TC0_OUT_ACK_THRESHOLD_OFFSET 0x2045 88*54fd6939SJiyong Park 89*54fd6939SJiyong Park #define DME_FC0_PROTECTION_TIMEOUT_OFFSET 0xD041 90*54fd6939SJiyong Park #define DME_TC0_REPLAY_TIMEOUT_OFFSET 0xD042 91*54fd6939SJiyong Park #define DME_AFC0_REQ_TIMEOUT_OFFSET 0xD043 92*54fd6939SJiyong Park #define DME_FC1_PROTECTION_TIMEOUT_OFFSET 0xD044 93*54fd6939SJiyong Park #define DME_TC1_REPLAY_TIMEOUT_OFFSET 0xD045 94*54fd6939SJiyong Park #define DME_AFC1_REQ_TIMEOUT_OFFSET 0xD046 95*54fd6939SJiyong Park 96*54fd6939SJiyong Park #define VS_MPHY_CFG_UPDT_OFFSET 0xD085 97*54fd6939SJiyong Park #define VS_MK2_EXTN_SUPPORT_OFFSET 0xD0AB 98*54fd6939SJiyong Park #define VS_MPHY_DISABLE_OFFSET 0xD0C1 99*54fd6939SJiyong Park #define VS_MPHY_DISABLE_MPHYDIS (1 << 0) 100*54fd6939SJiyong Park 101*54fd6939SJiyong Park typedef struct dw_ufs_params { 102*54fd6939SJiyong Park uintptr_t reg_base; 103*54fd6939SJiyong Park uintptr_t desc_base; 104*54fd6939SJiyong Park size_t desc_size; 105*54fd6939SJiyong Park unsigned long flags; 106*54fd6939SJiyong Park } dw_ufs_params_t; 107*54fd6939SJiyong Park 108*54fd6939SJiyong Park int dw_ufs_init(dw_ufs_params_t *params); 109*54fd6939SJiyong Park 110*54fd6939SJiyong Park #endif /* DW_UFS_H */ 111