xref: /aosp_15_r20/external/arm-trusted-firmware/include/drivers/arm/tzc380.h (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #ifndef TZC380_H
8*54fd6939SJiyong Park #define TZC380_H
9*54fd6939SJiyong Park 
10*54fd6939SJiyong Park #include <drivers/arm/tzc_common.h>
11*54fd6939SJiyong Park #include <lib/utils_def.h>
12*54fd6939SJiyong Park 
13*54fd6939SJiyong Park #define TZC380_CONFIGURATION_OFF	U(0x000)
14*54fd6939SJiyong Park #define ACTION_OFF			U(0x004)
15*54fd6939SJiyong Park #define LOCKDOWN_RANGE_OFF		U(0x008)
16*54fd6939SJiyong Park #define LOCKDOWN_SELECT_OFF		U(0x00C)
17*54fd6939SJiyong Park #define INT_STATUS			U(0x010)
18*54fd6939SJiyong Park #define INT_CLEAR			U(0x014)
19*54fd6939SJiyong Park 
20*54fd6939SJiyong Park #define FAIL_ADDRESS_LOW_OFF		U(0x020)
21*54fd6939SJiyong Park #define FAIL_ADDRESS_HIGH_OFF		U(0x024)
22*54fd6939SJiyong Park #define FAIL_CONTROL_OFF		U(0x028)
23*54fd6939SJiyong Park #define FAIL_ID				U(0x02c)
24*54fd6939SJiyong Park 
25*54fd6939SJiyong Park #define SPECULATION_CTRL_OFF		U(0x030)
26*54fd6939SJiyong Park #define SECURITY_INV_EN_OFF		U(0x034)
27*54fd6939SJiyong Park 
28*54fd6939SJiyong Park #define REGION_SETUP_LOW_OFF(n)		U(0x100 + (n) * 0x10)
29*54fd6939SJiyong Park #define REGION_SETUP_HIGH_OFF(n)	U(0x104 + (n) * 0x10)
30*54fd6939SJiyong Park #define REGION_ATTRIBUTES_OFF(n)	U(0x108 + (n) * 0x10)
31*54fd6939SJiyong Park 
32*54fd6939SJiyong Park #define BUILD_CONFIG_AW_SHIFT		8
33*54fd6939SJiyong Park #define BUILD_CONFIG_AW_MASK		U(0x3f)
34*54fd6939SJiyong Park #define BUILD_CONFIG_NR_SHIFT		0
35*54fd6939SJiyong Park #define BUILD_CONFIG_NR_MASK		U(0xf)
36*54fd6939SJiyong Park 
37*54fd6939SJiyong Park #define ACTION_RV_SHIFT			0
38*54fd6939SJiyong Park #define ACTION_RV_MASK			U(0x3)
39*54fd6939SJiyong Park #define ACTION_RV_LOWOK			U(0x0)
40*54fd6939SJiyong Park #define ACTION_RV_LOWERR		U(0x1)
41*54fd6939SJiyong Park #define ACTION_RV_HIGHOK		U(0x2)
42*54fd6939SJiyong Park #define ACTION_RV_HIGHERR		U(0x3)
43*54fd6939SJiyong Park 
44*54fd6939SJiyong Park /* Speculation is enabled by default. */
45*54fd6939SJiyong Park #define SPECULATION_CTRL_WRITE_DISABLE	BIT_32(1)
46*54fd6939SJiyong Park #define SPECULATION_CTRL_READ_DISABLE	BIT_32(0)
47*54fd6939SJiyong Park 
48*54fd6939SJiyong Park #define INT_STATUS_OVERRUN_SHIFT	1
49*54fd6939SJiyong Park #define INT_STATUS_OVERRUN_MASK		U(0x1)
50*54fd6939SJiyong Park #define INT_STATUS_STATUS_SHIFT		0
51*54fd6939SJiyong Park #define INT_STATUS_STATUS_MASK		U(0x1)
52*54fd6939SJiyong Park 
53*54fd6939SJiyong Park #define INT_CLEAR_CLEAR_SHIFT		0
54*54fd6939SJiyong Park #define INT_CLEAR_CLEAR_MASK		U(0x1)
55*54fd6939SJiyong Park 
56*54fd6939SJiyong Park #define TZC380_COMPONENT_ID		U(0xb105f00d)
57*54fd6939SJiyong Park #define TZC380_PERIPH_ID_LOW		U(0x001bb380)
58*54fd6939SJiyong Park #define TZC380_PERIPH_ID_HIGH		U(0x00000004)
59*54fd6939SJiyong Park 
60*54fd6939SJiyong Park #define TZC_SP_NS_W			BIT_32(0)
61*54fd6939SJiyong Park #define TZC_SP_NS_R			BIT_32(1)
62*54fd6939SJiyong Park #define TZC_SP_S_W			BIT_32(2)
63*54fd6939SJiyong Park #define TZC_SP_S_R			BIT_32(3)
64*54fd6939SJiyong Park 
65*54fd6939SJiyong Park #define TZC_ATTR_SP_SHIFT		28
66*54fd6939SJiyong Park #define TZC_ATTR_SP_ALL			((TZC_SP_S_W | TZC_SP_S_R | TZC_SP_NS_W | \
67*54fd6939SJiyong Park 					TZC_SP_NS_R) << TZC_ATTR_SP_SHIFT)
68*54fd6939SJiyong Park #define TZC_ATTR_SP_S_RW		((TZC_SP_S_W | TZC_SP_S_R) << \
69*54fd6939SJiyong Park 					 TZC_ATTR_SP_SHIFT)
70*54fd6939SJiyong Park #define TZC_ATTR_SP_NS_RW		((TZC_SP_NS_W | TZC_SP_NS_R) << \
71*54fd6939SJiyong Park 					TZC_ATTR_SP_SHIFT)
72*54fd6939SJiyong Park 
73*54fd6939SJiyong Park #define TZC_REGION_SIZE_32K		U(0xe)
74*54fd6939SJiyong Park #define TZC_REGION_SIZE_64K		U(0xf)
75*54fd6939SJiyong Park #define TZC_REGION_SIZE_128K		U(0x10)
76*54fd6939SJiyong Park #define TZC_REGION_SIZE_256K		U(0x11)
77*54fd6939SJiyong Park #define TZC_REGION_SIZE_512K		U(0x12)
78*54fd6939SJiyong Park #define TZC_REGION_SIZE_1M		U(0x13)
79*54fd6939SJiyong Park #define TZC_REGION_SIZE_2M		U(0x14)
80*54fd6939SJiyong Park #define TZC_REGION_SIZE_4M		U(0x15)
81*54fd6939SJiyong Park #define TZC_REGION_SIZE_8M		U(0x16)
82*54fd6939SJiyong Park #define TZC_REGION_SIZE_16M		U(0x17)
83*54fd6939SJiyong Park #define TZC_REGION_SIZE_32M		U(0x18)
84*54fd6939SJiyong Park #define TZC_REGION_SIZE_64M		U(0x19)
85*54fd6939SJiyong Park #define TZC_REGION_SIZE_128M		U(0x1a)
86*54fd6939SJiyong Park #define TZC_REGION_SIZE_256M		U(0x1b)
87*54fd6939SJiyong Park #define TZC_REGION_SIZE_512M		U(0x1c)
88*54fd6939SJiyong Park #define TZC_REGION_SIZE_1G		U(0x1d)
89*54fd6939SJiyong Park #define TZC_REGION_SIZE_2G		U(0x1e)
90*54fd6939SJiyong Park #define TZC_REGION_SIZE_4G		U(0x1f)
91*54fd6939SJiyong Park #define TZC_REGION_SIZE_8G		U(0x20)
92*54fd6939SJiyong Park #define TZC_REGION_SIZE_16G		U(0x21)
93*54fd6939SJiyong Park #define TZC_REGION_SIZE_32G		U(0x22)
94*54fd6939SJiyong Park #define TZC_REGION_SIZE_64G		U(0x23)
95*54fd6939SJiyong Park #define TZC_REGION_SIZE_128G		U(0x24)
96*54fd6939SJiyong Park #define TZC_REGION_SIZE_256G		U(0x25)
97*54fd6939SJiyong Park #define TZC_REGION_SIZE_512G		U(0x26)
98*54fd6939SJiyong Park #define TZC_REGION_SIZE_1T		U(0x27)
99*54fd6939SJiyong Park #define TZC_REGION_SIZE_2T		U(0x28)
100*54fd6939SJiyong Park #define TZC_REGION_SIZE_4T		U(0x29)
101*54fd6939SJiyong Park #define TZC_REGION_SIZE_8T		U(0x2a)
102*54fd6939SJiyong Park #define TZC_REGION_SIZE_16T		U(0x2b)
103*54fd6939SJiyong Park #define TZC_REGION_SIZE_32T		U(0x2c)
104*54fd6939SJiyong Park #define TZC_REGION_SIZE_64T		U(0x2d)
105*54fd6939SJiyong Park #define TZC_REGION_SIZE_128T		U(0x2e)
106*54fd6939SJiyong Park #define TZC_REGION_SIZE_256T		U(0x2f)
107*54fd6939SJiyong Park #define TZC_REGION_SIZE_512T		U(0x30)
108*54fd6939SJiyong Park #define TZC_REGION_SIZE_1P		U(0x31)
109*54fd6939SJiyong Park #define TZC_REGION_SIZE_2P		U(0x32)
110*54fd6939SJiyong Park #define TZC_REGION_SIZE_4P		U(0x33)
111*54fd6939SJiyong Park #define TZC_REGION_SIZE_8P		U(0x34)
112*54fd6939SJiyong Park #define TZC_REGION_SIZE_16P		U(0x35)
113*54fd6939SJiyong Park #define TZC_REGION_SIZE_32P		U(0x36)
114*54fd6939SJiyong Park #define TZC_REGION_SIZE_64P		U(0x37)
115*54fd6939SJiyong Park #define TZC_REGION_SIZE_128P		U(0x38)
116*54fd6939SJiyong Park #define TZC_REGION_SIZE_256P		U(0x39)
117*54fd6939SJiyong Park #define TZC_REGION_SIZE_512P		U(0x3a)
118*54fd6939SJiyong Park #define TZC_REGION_SIZE_1E		U(0x3b)
119*54fd6939SJiyong Park #define TZC_REGION_SIZE_2E		U(0x3c)
120*54fd6939SJiyong Park #define TZC_REGION_SIZE_4E		U(0x3d)
121*54fd6939SJiyong Park #define TZC_REGION_SIZE_8E		U(0x3e)
122*54fd6939SJiyong Park #define TZC_REGION_SIZE_16E		U(0x3f)
123*54fd6939SJiyong Park 
124*54fd6939SJiyong Park #define TZC_REGION_SIZE_SHIFT		0x1
125*54fd6939SJiyong Park #define TZC_REGION_SIZE_MASK		U(0x7e)
126*54fd6939SJiyong Park #define TZC_ATTR_REGION_SIZE(s)		((s) << TZC_REGION_SIZE_SHIFT)
127*54fd6939SJiyong Park 
128*54fd6939SJiyong Park #define TZC_ATTR_REGION_EN_SHIFT	0x0
129*54fd6939SJiyong Park #define TZC_ATTR_REGION_EN_MASK		U(0x1)
130*54fd6939SJiyong Park 
131*54fd6939SJiyong Park #define TZC_ATTR_REGION_EN
132*54fd6939SJiyong Park #define TZC_ATTR_REGION_ENABLE		U(0x1)
133*54fd6939SJiyong Park #define TZC_ATTR_REGION_DISABLE		U(0x0)
134*54fd6939SJiyong Park 
135*54fd6939SJiyong Park #define	REGION_MAX	16
136*54fd6939SJiyong Park 
137*54fd6939SJiyong Park void tzc380_init(uintptr_t base);
138*54fd6939SJiyong Park void tzc380_configure_region(uint8_t region,
139*54fd6939SJiyong Park 			     uintptr_t region_base,
140*54fd6939SJiyong Park 			     unsigned int attr);
141*54fd6939SJiyong Park void tzc380_set_action(unsigned int action);
tzc_init(uintptr_t base)142*54fd6939SJiyong Park static inline void tzc_init(uintptr_t base)
143*54fd6939SJiyong Park {
144*54fd6939SJiyong Park 	tzc380_init(base);
145*54fd6939SJiyong Park }
146*54fd6939SJiyong Park 
tzc_configure_region(uint8_t region,uintptr_t region_base,unsigned int attr)147*54fd6939SJiyong Park static inline void tzc_configure_region(uint8_t region,
148*54fd6939SJiyong Park 					uintptr_t region_base,
149*54fd6939SJiyong Park 					unsigned int attr)
150*54fd6939SJiyong Park {
151*54fd6939SJiyong Park 	tzc380_configure_region(region, region_base, attr);
152*54fd6939SJiyong Park }
153*54fd6939SJiyong Park 
tzc_set_action(unsigned int action)154*54fd6939SJiyong Park static inline void tzc_set_action(unsigned int action)
155*54fd6939SJiyong Park {
156*54fd6939SJiyong Park 	tzc380_set_action(action);
157*54fd6939SJiyong Park }
158*54fd6939SJiyong Park 
159*54fd6939SJiyong Park #endif /* TZC380_H */
160