1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park * Copyright (c) 2016-2021, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park #ifndef ARCH_HELPERS_H
8*54fd6939SJiyong Park #define ARCH_HELPERS_H
9*54fd6939SJiyong Park
10*54fd6939SJiyong Park #include <cdefs.h>
11*54fd6939SJiyong Park #include <stdbool.h>
12*54fd6939SJiyong Park #include <stdint.h>
13*54fd6939SJiyong Park #include <string.h>
14*54fd6939SJiyong Park
15*54fd6939SJiyong Park #include <arch.h>
16*54fd6939SJiyong Park
17*54fd6939SJiyong Park /**********************************************************************
18*54fd6939SJiyong Park * Macros which create inline functions to read or write CPU system
19*54fd6939SJiyong Park * registers
20*54fd6939SJiyong Park *********************************************************************/
21*54fd6939SJiyong Park
22*54fd6939SJiyong Park #define _DEFINE_COPROCR_WRITE_FUNC(_name, coproc, opc1, CRn, CRm, opc2) \
23*54fd6939SJiyong Park static inline void write_## _name(u_register_t v) \
24*54fd6939SJiyong Park { \
25*54fd6939SJiyong Park __asm__ volatile ("mcr "#coproc","#opc1",%0,"#CRn","#CRm","#opc2 : : "r" (v));\
26*54fd6939SJiyong Park }
27*54fd6939SJiyong Park
28*54fd6939SJiyong Park #define _DEFINE_COPROCR_READ_FUNC(_name, coproc, opc1, CRn, CRm, opc2) \
29*54fd6939SJiyong Park static inline u_register_t read_ ## _name(void) \
30*54fd6939SJiyong Park { \
31*54fd6939SJiyong Park u_register_t v; \
32*54fd6939SJiyong Park __asm__ volatile ("mrc "#coproc","#opc1",%0,"#CRn","#CRm","#opc2 : "=r" (v));\
33*54fd6939SJiyong Park return v; \
34*54fd6939SJiyong Park }
35*54fd6939SJiyong Park
36*54fd6939SJiyong Park /*
37*54fd6939SJiyong Park * The undocumented %Q and %R extended asm are used to implemented the below
38*54fd6939SJiyong Park * 64 bit `mrrc` and `mcrr` instructions.
39*54fd6939SJiyong Park */
40*54fd6939SJiyong Park
41*54fd6939SJiyong Park #define _DEFINE_COPROCR_WRITE_FUNC_64(_name, coproc, opc1, CRm) \
42*54fd6939SJiyong Park static inline void write64_## _name(uint64_t v) \
43*54fd6939SJiyong Park { \
44*54fd6939SJiyong Park __asm__ volatile ("mcrr "#coproc","#opc1", %Q0, %R0,"#CRm : : "r" (v));\
45*54fd6939SJiyong Park }
46*54fd6939SJiyong Park
47*54fd6939SJiyong Park #define _DEFINE_COPROCR_READ_FUNC_64(_name, coproc, opc1, CRm) \
48*54fd6939SJiyong Park static inline uint64_t read64_## _name(void) \
49*54fd6939SJiyong Park { uint64_t v; \
50*54fd6939SJiyong Park __asm__ volatile ("mrrc "#coproc","#opc1", %Q0, %R0,"#CRm : "=r" (v));\
51*54fd6939SJiyong Park return v; \
52*54fd6939SJiyong Park }
53*54fd6939SJiyong Park
54*54fd6939SJiyong Park #define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
55*54fd6939SJiyong Park static inline u_register_t read_ ## _name(void) \
56*54fd6939SJiyong Park { \
57*54fd6939SJiyong Park u_register_t v; \
58*54fd6939SJiyong Park __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
59*54fd6939SJiyong Park return v; \
60*54fd6939SJiyong Park }
61*54fd6939SJiyong Park
62*54fd6939SJiyong Park #define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
63*54fd6939SJiyong Park static inline void write_ ## _name(u_register_t v) \
64*54fd6939SJiyong Park { \
65*54fd6939SJiyong Park __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
66*54fd6939SJiyong Park }
67*54fd6939SJiyong Park
68*54fd6939SJiyong Park #define _DEFINE_SYSREG_WRITE_CONST_FUNC(_name, _reg_name) \
69*54fd6939SJiyong Park static inline void write_ ## _name(const u_register_t v) \
70*54fd6939SJiyong Park { \
71*54fd6939SJiyong Park __asm__ volatile ("msr " #_reg_name ", %0" : : "i" (v)); \
72*54fd6939SJiyong Park }
73*54fd6939SJiyong Park
74*54fd6939SJiyong Park /* Define read function for coproc register */
75*54fd6939SJiyong Park #define DEFINE_COPROCR_READ_FUNC(_name, ...) \
76*54fd6939SJiyong Park _DEFINE_COPROCR_READ_FUNC(_name, __VA_ARGS__)
77*54fd6939SJiyong Park
78*54fd6939SJiyong Park /* Define write function for coproc register */
79*54fd6939SJiyong Park #define DEFINE_COPROCR_WRITE_FUNC(_name, ...) \
80*54fd6939SJiyong Park _DEFINE_COPROCR_WRITE_FUNC(_name, __VA_ARGS__)
81*54fd6939SJiyong Park
82*54fd6939SJiyong Park /* Define read & write function for coproc register */
83*54fd6939SJiyong Park #define DEFINE_COPROCR_RW_FUNCS(_name, ...) \
84*54fd6939SJiyong Park _DEFINE_COPROCR_READ_FUNC(_name, __VA_ARGS__) \
85*54fd6939SJiyong Park _DEFINE_COPROCR_WRITE_FUNC(_name, __VA_ARGS__)
86*54fd6939SJiyong Park
87*54fd6939SJiyong Park /* Define 64 bit read function for coproc register */
88*54fd6939SJiyong Park #define DEFINE_COPROCR_READ_FUNC_64(_name, ...) \
89*54fd6939SJiyong Park _DEFINE_COPROCR_READ_FUNC_64(_name, __VA_ARGS__)
90*54fd6939SJiyong Park
91*54fd6939SJiyong Park /* Define 64 bit write function for coproc register */
92*54fd6939SJiyong Park #define DEFINE_COPROCR_WRITE_FUNC_64(_name, ...) \
93*54fd6939SJiyong Park _DEFINE_COPROCR_WRITE_FUNC_64(_name, __VA_ARGS__)
94*54fd6939SJiyong Park
95*54fd6939SJiyong Park /* Define 64 bit read & write function for coproc register */
96*54fd6939SJiyong Park #define DEFINE_COPROCR_RW_FUNCS_64(_name, ...) \
97*54fd6939SJiyong Park _DEFINE_COPROCR_READ_FUNC_64(_name, __VA_ARGS__) \
98*54fd6939SJiyong Park _DEFINE_COPROCR_WRITE_FUNC_64(_name, __VA_ARGS__)
99*54fd6939SJiyong Park
100*54fd6939SJiyong Park /* Define read & write function for system register */
101*54fd6939SJiyong Park #define DEFINE_SYSREG_RW_FUNCS(_name) \
102*54fd6939SJiyong Park _DEFINE_SYSREG_READ_FUNC(_name, _name) \
103*54fd6939SJiyong Park _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
104*54fd6939SJiyong Park
105*54fd6939SJiyong Park /**********************************************************************
106*54fd6939SJiyong Park * Macros to create inline functions for tlbi operations
107*54fd6939SJiyong Park *********************************************************************/
108*54fd6939SJiyong Park
109*54fd6939SJiyong Park #define _DEFINE_TLBIOP_FUNC(_op, coproc, opc1, CRn, CRm, opc2) \
110*54fd6939SJiyong Park static inline void tlbi##_op(void) \
111*54fd6939SJiyong Park { \
112*54fd6939SJiyong Park u_register_t v = 0; \
113*54fd6939SJiyong Park __asm__ volatile ("mcr "#coproc","#opc1",%0,"#CRn","#CRm","#opc2 : : "r" (v));\
114*54fd6939SJiyong Park }
115*54fd6939SJiyong Park
116*54fd6939SJiyong Park #define _DEFINE_BPIOP_FUNC(_op, coproc, opc1, CRn, CRm, opc2) \
117*54fd6939SJiyong Park static inline void bpi##_op(void) \
118*54fd6939SJiyong Park { \
119*54fd6939SJiyong Park u_register_t v = 0; \
120*54fd6939SJiyong Park __asm__ volatile ("mcr "#coproc","#opc1",%0,"#CRn","#CRm","#opc2 : : "r" (v));\
121*54fd6939SJiyong Park }
122*54fd6939SJiyong Park
123*54fd6939SJiyong Park #define _DEFINE_TLBIOP_PARAM_FUNC(_op, coproc, opc1, CRn, CRm, opc2) \
124*54fd6939SJiyong Park static inline void tlbi##_op(u_register_t v) \
125*54fd6939SJiyong Park { \
126*54fd6939SJiyong Park __asm__ volatile ("mcr "#coproc","#opc1",%0,"#CRn","#CRm","#opc2 : : "r" (v));\
127*54fd6939SJiyong Park }
128*54fd6939SJiyong Park
129*54fd6939SJiyong Park /* Define function for simple TLBI operation */
130*54fd6939SJiyong Park #define DEFINE_TLBIOP_FUNC(_op, ...) \
131*54fd6939SJiyong Park _DEFINE_TLBIOP_FUNC(_op, __VA_ARGS__)
132*54fd6939SJiyong Park
133*54fd6939SJiyong Park /* Define function for TLBI operation with register parameter */
134*54fd6939SJiyong Park #define DEFINE_TLBIOP_PARAM_FUNC(_op, ...) \
135*54fd6939SJiyong Park _DEFINE_TLBIOP_PARAM_FUNC(_op, __VA_ARGS__)
136*54fd6939SJiyong Park
137*54fd6939SJiyong Park /* Define function for simple BPI operation */
138*54fd6939SJiyong Park #define DEFINE_BPIOP_FUNC(_op, ...) \
139*54fd6939SJiyong Park _DEFINE_BPIOP_FUNC(_op, __VA_ARGS__)
140*54fd6939SJiyong Park
141*54fd6939SJiyong Park /**********************************************************************
142*54fd6939SJiyong Park * Macros to create inline functions for DC operations
143*54fd6939SJiyong Park *********************************************************************/
144*54fd6939SJiyong Park #define _DEFINE_DCOP_PARAM_FUNC(_op, coproc, opc1, CRn, CRm, opc2) \
145*54fd6939SJiyong Park static inline void dc##_op(u_register_t v) \
146*54fd6939SJiyong Park { \
147*54fd6939SJiyong Park __asm__ volatile ("mcr "#coproc","#opc1",%0,"#CRn","#CRm","#opc2 : : "r" (v));\
148*54fd6939SJiyong Park }
149*54fd6939SJiyong Park
150*54fd6939SJiyong Park /* Define function for DC operation with register parameter */
151*54fd6939SJiyong Park #define DEFINE_DCOP_PARAM_FUNC(_op, ...) \
152*54fd6939SJiyong Park _DEFINE_DCOP_PARAM_FUNC(_op, __VA_ARGS__)
153*54fd6939SJiyong Park
154*54fd6939SJiyong Park /**********************************************************************
155*54fd6939SJiyong Park * Macros to create inline functions for system instructions
156*54fd6939SJiyong Park *********************************************************************/
157*54fd6939SJiyong Park /* Define function for simple system instruction */
158*54fd6939SJiyong Park #define DEFINE_SYSOP_FUNC(_op) \
159*54fd6939SJiyong Park static inline void _op(void) \
160*54fd6939SJiyong Park { \
161*54fd6939SJiyong Park __asm__ (#_op); \
162*54fd6939SJiyong Park }
163*54fd6939SJiyong Park
164*54fd6939SJiyong Park
165*54fd6939SJiyong Park /* Define function for system instruction with type specifier */
166*54fd6939SJiyong Park #define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
167*54fd6939SJiyong Park static inline void _op ## _type(void) \
168*54fd6939SJiyong Park { \
169*54fd6939SJiyong Park __asm__ (#_op " " #_type : : : "memory"); \
170*54fd6939SJiyong Park }
171*54fd6939SJiyong Park
172*54fd6939SJiyong Park /* Define function for system instruction with register parameter */
173*54fd6939SJiyong Park #define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
174*54fd6939SJiyong Park static inline void _op ## _type(u_register_t v) \
175*54fd6939SJiyong Park { \
176*54fd6939SJiyong Park __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
177*54fd6939SJiyong Park }
178*54fd6939SJiyong Park
179*54fd6939SJiyong Park void flush_dcache_range(uintptr_t addr, size_t size);
180*54fd6939SJiyong Park void clean_dcache_range(uintptr_t addr, size_t size);
181*54fd6939SJiyong Park void inv_dcache_range(uintptr_t addr, size_t size);
182*54fd6939SJiyong Park bool is_dcache_enabled(void);
183*54fd6939SJiyong Park
184*54fd6939SJiyong Park void dcsw_op_louis(u_register_t op_type);
185*54fd6939SJiyong Park void dcsw_op_all(u_register_t op_type);
186*54fd6939SJiyong Park
187*54fd6939SJiyong Park void disable_mmu_secure(void);
188*54fd6939SJiyong Park void disable_mmu_icache_secure(void);
189*54fd6939SJiyong Park
190*54fd6939SJiyong Park DEFINE_SYSOP_FUNC(wfi)
191*54fd6939SJiyong Park DEFINE_SYSOP_FUNC(wfe)
192*54fd6939SJiyong Park DEFINE_SYSOP_FUNC(sev)
193*54fd6939SJiyong Park DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
194*54fd6939SJiyong Park DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
195*54fd6939SJiyong Park DEFINE_SYSOP_TYPE_FUNC(dmb, st)
196*54fd6939SJiyong Park
197*54fd6939SJiyong Park /* dmb ld is not valid for armv7/thumb machines */
198*54fd6939SJiyong Park #if ARM_ARCH_MAJOR != 7
199*54fd6939SJiyong Park DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
200*54fd6939SJiyong Park #endif
201*54fd6939SJiyong Park
202*54fd6939SJiyong Park DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
203*54fd6939SJiyong Park DEFINE_SYSOP_TYPE_FUNC(dsb, ishst)
204*54fd6939SJiyong Park DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
205*54fd6939SJiyong Park DEFINE_SYSOP_TYPE_FUNC(dmb, ishst)
206*54fd6939SJiyong Park DEFINE_SYSOP_FUNC(isb)
207*54fd6939SJiyong Park
208*54fd6939SJiyong Park void __dead2 smc(uint32_t r0, uint32_t r1, uint32_t r2, uint32_t r3,
209*54fd6939SJiyong Park uint32_t r4, uint32_t r5, uint32_t r6, uint32_t r7);
210*54fd6939SJiyong Park
211*54fd6939SJiyong Park DEFINE_SYSREG_RW_FUNCS(spsr)
DEFINE_SYSREG_RW_FUNCS(cpsr)212*54fd6939SJiyong Park DEFINE_SYSREG_RW_FUNCS(cpsr)
213*54fd6939SJiyong Park
214*54fd6939SJiyong Park /*******************************************************************************
215*54fd6939SJiyong Park * System register accessor prototypes
216*54fd6939SJiyong Park ******************************************************************************/
217*54fd6939SJiyong Park DEFINE_COPROCR_READ_FUNC(mpidr, MPIDR)
218*54fd6939SJiyong Park DEFINE_COPROCR_READ_FUNC(midr, MIDR)
219*54fd6939SJiyong Park DEFINE_COPROCR_READ_FUNC(id_mmfr4, ID_MMFR4)
220*54fd6939SJiyong Park DEFINE_COPROCR_READ_FUNC(id_dfr0, ID_DFR0)
221*54fd6939SJiyong Park DEFINE_COPROCR_READ_FUNC(id_pfr0, ID_PFR0)
222*54fd6939SJiyong Park DEFINE_COPROCR_READ_FUNC(id_pfr1, ID_PFR1)
223*54fd6939SJiyong Park DEFINE_COPROCR_READ_FUNC(isr, ISR)
224*54fd6939SJiyong Park DEFINE_COPROCR_READ_FUNC(clidr, CLIDR)
225*54fd6939SJiyong Park DEFINE_COPROCR_READ_FUNC_64(cntpct, CNTPCT_64)
226*54fd6939SJiyong Park
227*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(scr, SCR)
228*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(ctr, CTR)
229*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(sctlr, SCTLR)
230*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(actlr, ACTLR)
231*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(hsctlr, HSCTLR)
232*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(hcr, HCR)
233*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(hcptr, HCPTR)
234*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(cntfrq, CNTFRQ)
235*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(cnthctl, CNTHCTL)
236*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(mair0, MAIR0)
237*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(mair1, MAIR1)
238*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(hmair0, HMAIR0)
239*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(ttbcr, TTBCR)
240*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(htcr, HTCR)
241*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(ttbr0, TTBR0)
242*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS_64(ttbr0, TTBR0_64)
243*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(ttbr1, TTBR1)
244*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS_64(httbr, HTTBR_64)
245*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(vpidr, VPIDR)
246*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(vmpidr, VMPIDR)
247*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS_64(vttbr, VTTBR_64)
248*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS_64(ttbr1, TTBR1_64)
249*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS_64(cntvoff, CNTVOFF_64)
250*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(csselr, CSSELR)
251*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(hstr, HSTR)
252*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(cnthp_ctl_el2, CNTHP_CTL)
253*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(cnthp_tval_el2, CNTHP_TVAL)
254*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS_64(cnthp_cval_el2, CNTHP_CVAL_64)
255*54fd6939SJiyong Park
256*54fd6939SJiyong Park #define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
257*54fd6939SJiyong Park CNTP_CTL_ENABLE_MASK)
258*54fd6939SJiyong Park #define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
259*54fd6939SJiyong Park CNTP_CTL_IMASK_MASK)
260*54fd6939SJiyong Park #define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
261*54fd6939SJiyong Park CNTP_CTL_ISTATUS_MASK)
262*54fd6939SJiyong Park
263*54fd6939SJiyong Park #define set_cntp_ctl_enable(x) ((x) |= U(1) << CNTP_CTL_ENABLE_SHIFT)
264*54fd6939SJiyong Park #define set_cntp_ctl_imask(x) ((x) |= U(1) << CNTP_CTL_IMASK_SHIFT)
265*54fd6939SJiyong Park
266*54fd6939SJiyong Park #define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
267*54fd6939SJiyong Park #define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
268*54fd6939SJiyong Park
269*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_sre_el1, ICC_SRE)
270*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_sre_el2, ICC_HSRE)
271*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_sre_el3, ICC_MSRE)
272*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_pmr_el1, ICC_PMR)
273*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_rpr_el1, ICC_RPR)
274*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_igrpen1_el3, ICC_MGRPEN1)
275*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1)
276*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0)
277*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_hppir0_el1, ICC_HPPIR0)
278*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_hppir1_el1, ICC_HPPIR1)
279*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_iar0_el1, ICC_IAR0)
280*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_iar1_el1, ICC_IAR1)
281*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_eoir0_el1, ICC_EOIR0)
282*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(icc_eoir1_el1, ICC_EOIR1)
283*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS_64(icc_sgi0r_el1, ICC_SGI0R_EL1_64)
284*54fd6939SJiyong Park DEFINE_COPROCR_WRITE_FUNC_64(icc_sgi1r, ICC_SGI1R_EL1_64)
285*54fd6939SJiyong Park
286*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(sdcr, SDCR)
287*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(hdcr, HDCR)
288*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(cnthp_ctl, CNTHP_CTL)
289*54fd6939SJiyong Park DEFINE_COPROCR_READ_FUNC(pmcr, PMCR)
290*54fd6939SJiyong Park
291*54fd6939SJiyong Park /*
292*54fd6939SJiyong Park * Address translation
293*54fd6939SJiyong Park */
294*54fd6939SJiyong Park DEFINE_COPROCR_WRITE_FUNC(ats1cpr, ATS1CPR)
295*54fd6939SJiyong Park DEFINE_COPROCR_WRITE_FUNC(ats1hr, ATS1HR)
296*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS_64(par, PAR_64)
297*54fd6939SJiyong Park
298*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(nsacr, NSACR)
299*54fd6939SJiyong Park
300*54fd6939SJiyong Park /* AArch32 coproc registers for 32bit MMU descriptor support */
301*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(prrr, PRRR)
302*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(nmrr, NMRR)
303*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(dacr, DACR)
304*54fd6939SJiyong Park
305*54fd6939SJiyong Park /* Coproc registers for 32bit AMU support */
306*54fd6939SJiyong Park DEFINE_COPROCR_READ_FUNC(amcfgr, AMCFGR)
307*54fd6939SJiyong Park DEFINE_COPROCR_READ_FUNC(amcgcr, AMCGCR)
308*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(amcr, AMCR)
309*54fd6939SJiyong Park
310*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(amcntenset0, AMCNTENSET0)
311*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(amcntenset1, AMCNTENSET1)
312*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(amcntenclr0, AMCNTENCLR0)
313*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(amcntenclr1, AMCNTENCLR1)
314*54fd6939SJiyong Park
315*54fd6939SJiyong Park /* Coproc registers for 64bit AMU support */
316*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS_64(amevcntr00, AMEVCNTR00)
317*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS_64(amevcntr01, AMEVCNTR01)
318*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS_64(amevcntr02, AMEVCNTR02)
319*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS_64(amevcntr03, AMEVCNTR03)
320*54fd6939SJiyong Park
321*54fd6939SJiyong Park /*
322*54fd6939SJiyong Park * TLBI operation prototypes
323*54fd6939SJiyong Park */
324*54fd6939SJiyong Park DEFINE_TLBIOP_FUNC(all, TLBIALL)
325*54fd6939SJiyong Park DEFINE_TLBIOP_FUNC(allis, TLBIALLIS)
326*54fd6939SJiyong Park DEFINE_TLBIOP_PARAM_FUNC(mva, TLBIMVA)
327*54fd6939SJiyong Park DEFINE_TLBIOP_PARAM_FUNC(mvaa, TLBIMVAA)
328*54fd6939SJiyong Park DEFINE_TLBIOP_PARAM_FUNC(mvaais, TLBIMVAAIS)
329*54fd6939SJiyong Park DEFINE_TLBIOP_PARAM_FUNC(mvahis, TLBIMVAHIS)
330*54fd6939SJiyong Park
331*54fd6939SJiyong Park /*
332*54fd6939SJiyong Park * BPI operation prototypes.
333*54fd6939SJiyong Park */
334*54fd6939SJiyong Park DEFINE_BPIOP_FUNC(allis, BPIALLIS)
335*54fd6939SJiyong Park
336*54fd6939SJiyong Park /*
337*54fd6939SJiyong Park * DC operation prototypes
338*54fd6939SJiyong Park */
339*54fd6939SJiyong Park DEFINE_DCOP_PARAM_FUNC(civac, DCCIMVAC)
340*54fd6939SJiyong Park DEFINE_DCOP_PARAM_FUNC(ivac, DCIMVAC)
341*54fd6939SJiyong Park #if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
342*54fd6939SJiyong Park DEFINE_DCOP_PARAM_FUNC(cvac, DCCIMVAC)
343*54fd6939SJiyong Park #else
344*54fd6939SJiyong Park DEFINE_DCOP_PARAM_FUNC(cvac, DCCMVAC)
345*54fd6939SJiyong Park #endif
346*54fd6939SJiyong Park
347*54fd6939SJiyong Park /*
348*54fd6939SJiyong Park * DynamIQ Shared Unit power management
349*54fd6939SJiyong Park */
350*54fd6939SJiyong Park DEFINE_COPROCR_RW_FUNCS(clusterpwrdn, CLUSTERPWRDN)
351*54fd6939SJiyong Park
352*54fd6939SJiyong Park /* Previously defined accessor functions with incomplete register names */
353*54fd6939SJiyong Park #define dsb() dsbsy()
354*54fd6939SJiyong Park #define dmb() dmbsy()
355*54fd6939SJiyong Park
356*54fd6939SJiyong Park /* dmb ld is not valid for armv7/thumb machines, so alias it to dmb */
357*54fd6939SJiyong Park #if ARM_ARCH_MAJOR == 7
358*54fd6939SJiyong Park #define dmbld() dmb()
359*54fd6939SJiyong Park #endif
360*54fd6939SJiyong Park
361*54fd6939SJiyong Park #define IS_IN_SECURE() \
362*54fd6939SJiyong Park (GET_NS_BIT(read_scr()) == 0)
363*54fd6939SJiyong Park
364*54fd6939SJiyong Park #define IS_IN_HYP() (GET_M32(read_cpsr()) == MODE32_hyp)
365*54fd6939SJiyong Park #define IS_IN_SVC() (GET_M32(read_cpsr()) == MODE32_svc)
366*54fd6939SJiyong Park #define IS_IN_MON() (GET_M32(read_cpsr()) == MODE32_mon)
367*54fd6939SJiyong Park #define IS_IN_EL2() IS_IN_HYP()
368*54fd6939SJiyong Park /* If EL3 is AArch32, then secure PL1 and monitor mode correspond to EL3 */
369*54fd6939SJiyong Park #define IS_IN_EL3() \
370*54fd6939SJiyong Park ((GET_M32(read_cpsr()) == MODE32_mon) || \
371*54fd6939SJiyong Park (IS_IN_SECURE() && (GET_M32(read_cpsr()) != MODE32_usr)))
372*54fd6939SJiyong Park
373*54fd6939SJiyong Park static inline unsigned int get_current_el(void)
374*54fd6939SJiyong Park {
375*54fd6939SJiyong Park if (IS_IN_EL3()) {
376*54fd6939SJiyong Park return 3U;
377*54fd6939SJiyong Park } else if (IS_IN_EL2()) {
378*54fd6939SJiyong Park return 2U;
379*54fd6939SJiyong Park } else {
380*54fd6939SJiyong Park return 1U;
381*54fd6939SJiyong Park }
382*54fd6939SJiyong Park }
383*54fd6939SJiyong Park
384*54fd6939SJiyong Park /* Macros for compatibility with AArch64 system registers */
385*54fd6939SJiyong Park #define read_mpidr_el1() read_mpidr()
386*54fd6939SJiyong Park
387*54fd6939SJiyong Park #define read_scr_el3() read_scr()
388*54fd6939SJiyong Park #define write_scr_el3(_v) write_scr(_v)
389*54fd6939SJiyong Park
390*54fd6939SJiyong Park #define read_hcr_el2() read_hcr()
391*54fd6939SJiyong Park #define write_hcr_el2(_v) write_hcr(_v)
392*54fd6939SJiyong Park
393*54fd6939SJiyong Park #define read_cpacr_el1() read_cpacr()
394*54fd6939SJiyong Park #define write_cpacr_el1(_v) write_cpacr(_v)
395*54fd6939SJiyong Park
396*54fd6939SJiyong Park #define read_cntfrq_el0() read_cntfrq()
397*54fd6939SJiyong Park #define write_cntfrq_el0(_v) write_cntfrq(_v)
398*54fd6939SJiyong Park #define read_isr_el1() read_isr()
399*54fd6939SJiyong Park
400*54fd6939SJiyong Park #define read_cntpct_el0() read64_cntpct()
401*54fd6939SJiyong Park
402*54fd6939SJiyong Park #define read_ctr_el0() read_ctr()
403*54fd6939SJiyong Park
404*54fd6939SJiyong Park #define write_icc_sgi0r_el1(_v) write64_icc_sgi0r_el1(_v)
405*54fd6939SJiyong Park
406*54fd6939SJiyong Park #define read_daif() read_cpsr()
407*54fd6939SJiyong Park #define write_daif(flags) write_cpsr(flags)
408*54fd6939SJiyong Park
409*54fd6939SJiyong Park #define read_cnthp_cval_el2() read64_cnthp_cval_el2()
410*54fd6939SJiyong Park #define write_cnthp_cval_el2(v) write64_cnthp_cval_el2(v)
411*54fd6939SJiyong Park
412*54fd6939SJiyong Park #define read_amcntenset0_el0() read_amcntenset0()
413*54fd6939SJiyong Park #define read_amcntenset1_el0() read_amcntenset1()
414*54fd6939SJiyong Park
415*54fd6939SJiyong Park /* Helper functions to manipulate CPSR */
enable_irq(void)416*54fd6939SJiyong Park static inline void enable_irq(void)
417*54fd6939SJiyong Park {
418*54fd6939SJiyong Park /*
419*54fd6939SJiyong Park * The compiler memory barrier will prevent the compiler from
420*54fd6939SJiyong Park * scheduling non-volatile memory access after the write to the
421*54fd6939SJiyong Park * register.
422*54fd6939SJiyong Park *
423*54fd6939SJiyong Park * This could happen if some initialization code issues non-volatile
424*54fd6939SJiyong Park * accesses to an area used by an interrupt handler, in the assumption
425*54fd6939SJiyong Park * that it is safe as the interrupts are disabled at the time it does
426*54fd6939SJiyong Park * that (according to program order). However, non-volatile accesses
427*54fd6939SJiyong Park * are not necessarily in program order relatively with volatile inline
428*54fd6939SJiyong Park * assembly statements (and volatile accesses).
429*54fd6939SJiyong Park */
430*54fd6939SJiyong Park COMPILER_BARRIER();
431*54fd6939SJiyong Park __asm__ volatile ("cpsie i");
432*54fd6939SJiyong Park isb();
433*54fd6939SJiyong Park }
434*54fd6939SJiyong Park
enable_serror(void)435*54fd6939SJiyong Park static inline void enable_serror(void)
436*54fd6939SJiyong Park {
437*54fd6939SJiyong Park COMPILER_BARRIER();
438*54fd6939SJiyong Park __asm__ volatile ("cpsie a");
439*54fd6939SJiyong Park isb();
440*54fd6939SJiyong Park }
441*54fd6939SJiyong Park
enable_fiq(void)442*54fd6939SJiyong Park static inline void enable_fiq(void)
443*54fd6939SJiyong Park {
444*54fd6939SJiyong Park COMPILER_BARRIER();
445*54fd6939SJiyong Park __asm__ volatile ("cpsie f");
446*54fd6939SJiyong Park isb();
447*54fd6939SJiyong Park }
448*54fd6939SJiyong Park
disable_irq(void)449*54fd6939SJiyong Park static inline void disable_irq(void)
450*54fd6939SJiyong Park {
451*54fd6939SJiyong Park COMPILER_BARRIER();
452*54fd6939SJiyong Park __asm__ volatile ("cpsid i");
453*54fd6939SJiyong Park isb();
454*54fd6939SJiyong Park }
455*54fd6939SJiyong Park
disable_serror(void)456*54fd6939SJiyong Park static inline void disable_serror(void)
457*54fd6939SJiyong Park {
458*54fd6939SJiyong Park COMPILER_BARRIER();
459*54fd6939SJiyong Park __asm__ volatile ("cpsid a");
460*54fd6939SJiyong Park isb();
461*54fd6939SJiyong Park }
462*54fd6939SJiyong Park
disable_fiq(void)463*54fd6939SJiyong Park static inline void disable_fiq(void)
464*54fd6939SJiyong Park {
465*54fd6939SJiyong Park COMPILER_BARRIER();
466*54fd6939SJiyong Park __asm__ volatile ("cpsid f");
467*54fd6939SJiyong Park isb();
468*54fd6939SJiyong Park }
469*54fd6939SJiyong Park
470*54fd6939SJiyong Park #endif /* ARCH_HELPERS_H */
471