xref: /aosp_15_r20/external/arm-trusted-firmware/fdts/stm32mp15xx-osd32.dtsi (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park/* SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-3-Clause) */
2*54fd6939SJiyong Park/*
3*54fd6939SJiyong Park * Copyright (C) 2020 STMicroelectronics - All Rights Reserved
4*54fd6939SJiyong Park * Copyright (C) 2020 Ahmad Fatoum, Pengutronix
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park#include "stm32mp15-pinctrl.dtsi"
8*54fd6939SJiyong Park
9*54fd6939SJiyong Park&i2c4 {
10*54fd6939SJiyong Park	pinctrl-names = "default";
11*54fd6939SJiyong Park	pinctrl-0 = <&i2c4_pins_a>;
12*54fd6939SJiyong Park	clock-frequency = <400000>;
13*54fd6939SJiyong Park	i2c-scl-rising-time-ns = <185>;
14*54fd6939SJiyong Park	i2c-scl-falling-time-ns = <20>;
15*54fd6939SJiyong Park	status = "okay";
16*54fd6939SJiyong Park
17*54fd6939SJiyong Park	pmic: stpmic@33 {
18*54fd6939SJiyong Park		compatible = "st,stpmic1";
19*54fd6939SJiyong Park		reg = <0x33>;
20*54fd6939SJiyong Park		interrupts-extended = <&gpioa 0 IRQ_TYPE_EDGE_FALLING>;
21*54fd6939SJiyong Park		interrupt-controller;
22*54fd6939SJiyong Park		#interrupt-cells = <2>;
23*54fd6939SJiyong Park
24*54fd6939SJiyong Park		regulators {
25*54fd6939SJiyong Park			compatible = "st,stpmic1-regulators";
26*54fd6939SJiyong Park
27*54fd6939SJiyong Park			ldo1-supply = <&v3v3>;
28*54fd6939SJiyong Park			ldo6-supply = <&v3v3>;
29*54fd6939SJiyong Park			pwr_sw1-supply = <&bst_out>;
30*54fd6939SJiyong Park
31*54fd6939SJiyong Park			vddcore: buck1 {
32*54fd6939SJiyong Park				regulator-name = "vddcore";
33*54fd6939SJiyong Park				regulator-min-microvolt = <1200000>;
34*54fd6939SJiyong Park				regulator-max-microvolt = <1350000>;
35*54fd6939SJiyong Park				regulator-always-on;
36*54fd6939SJiyong Park				regulator-initial-mode = <0>;
37*54fd6939SJiyong Park				regulator-over-current-protection;
38*54fd6939SJiyong Park			};
39*54fd6939SJiyong Park
40*54fd6939SJiyong Park			vdd_ddr: buck2 {
41*54fd6939SJiyong Park				regulator-name = "vdd_ddr";
42*54fd6939SJiyong Park				regulator-min-microvolt = <1350000>;
43*54fd6939SJiyong Park				regulator-max-microvolt = <1350000>;
44*54fd6939SJiyong Park				regulator-always-on;
45*54fd6939SJiyong Park				regulator-initial-mode = <0>;
46*54fd6939SJiyong Park				regulator-over-current-protection;
47*54fd6939SJiyong Park			};
48*54fd6939SJiyong Park
49*54fd6939SJiyong Park			vdd: buck3 {
50*54fd6939SJiyong Park				regulator-name = "vdd";
51*54fd6939SJiyong Park				regulator-min-microvolt = <3300000>;
52*54fd6939SJiyong Park				regulator-max-microvolt = <3300000>;
53*54fd6939SJiyong Park				regulator-always-on;
54*54fd6939SJiyong Park				st,mask-reset;
55*54fd6939SJiyong Park				regulator-initial-mode = <0>;
56*54fd6939SJiyong Park				regulator-over-current-protection;
57*54fd6939SJiyong Park			};
58*54fd6939SJiyong Park
59*54fd6939SJiyong Park			v3v3: buck4 {
60*54fd6939SJiyong Park				regulator-name = "v3v3";
61*54fd6939SJiyong Park				regulator-min-microvolt = <3300000>;
62*54fd6939SJiyong Park				regulator-max-microvolt = <3300000>;
63*54fd6939SJiyong Park				regulator-always-on;
64*54fd6939SJiyong Park				regulator-over-current-protection;
65*54fd6939SJiyong Park				regulator-initial-mode = <0>;
66*54fd6939SJiyong Park			};
67*54fd6939SJiyong Park
68*54fd6939SJiyong Park			v1v8_audio: ldo1 {
69*54fd6939SJiyong Park				regulator-name = "v1v8_audio";
70*54fd6939SJiyong Park				regulator-min-microvolt = <1800000>;
71*54fd6939SJiyong Park				regulator-max-microvolt = <1800000>;
72*54fd6939SJiyong Park				regulator-always-on;
73*54fd6939SJiyong Park			};
74*54fd6939SJiyong Park
75*54fd6939SJiyong Park			v3v3_hdmi: ldo2 {
76*54fd6939SJiyong Park				regulator-name = "v3v3_hdmi";
77*54fd6939SJiyong Park				regulator-min-microvolt = <3300000>;
78*54fd6939SJiyong Park				regulator-max-microvolt = <3300000>;
79*54fd6939SJiyong Park				regulator-always-on;
80*54fd6939SJiyong Park			};
81*54fd6939SJiyong Park
82*54fd6939SJiyong Park			vtt_ddr: ldo3 {
83*54fd6939SJiyong Park				regulator-name = "vtt_ddr";
84*54fd6939SJiyong Park				regulator-min-microvolt = <500000>;
85*54fd6939SJiyong Park				regulator-max-microvolt = <750000>;
86*54fd6939SJiyong Park				regulator-always-on;
87*54fd6939SJiyong Park				regulator-over-current-protection;
88*54fd6939SJiyong Park			};
89*54fd6939SJiyong Park
90*54fd6939SJiyong Park			vdd_usb: ldo4 {
91*54fd6939SJiyong Park				regulator-name = "vdd_usb";
92*54fd6939SJiyong Park				regulator-min-microvolt = <3300000>;
93*54fd6939SJiyong Park				regulator-max-microvolt = <3300000>;
94*54fd6939SJiyong Park			};
95*54fd6939SJiyong Park
96*54fd6939SJiyong Park			vdda: ldo5 {
97*54fd6939SJiyong Park				regulator-name = "vdda";
98*54fd6939SJiyong Park				regulator-min-microvolt = <2900000>;
99*54fd6939SJiyong Park				regulator-max-microvolt = <2900000>;
100*54fd6939SJiyong Park				regulator-boot-on;
101*54fd6939SJiyong Park			};
102*54fd6939SJiyong Park
103*54fd6939SJiyong Park			v1v2_hdmi: ldo6 {
104*54fd6939SJiyong Park				regulator-name = "v1v2_hdmi";
105*54fd6939SJiyong Park				regulator-min-microvolt = <1200000>;
106*54fd6939SJiyong Park				regulator-max-microvolt = <1200000>;
107*54fd6939SJiyong Park				regulator-always-on;
108*54fd6939SJiyong Park			};
109*54fd6939SJiyong Park
110*54fd6939SJiyong Park			vref_ddr: vref_ddr {
111*54fd6939SJiyong Park				regulator-name = "vref_ddr";
112*54fd6939SJiyong Park				regulator-always-on;
113*54fd6939SJiyong Park				regulator-over-current-protection;
114*54fd6939SJiyong Park			};
115*54fd6939SJiyong Park
116*54fd6939SJiyong Park			bst_out: boost {
117*54fd6939SJiyong Park				regulator-name = "bst_out";
118*54fd6939SJiyong Park			};
119*54fd6939SJiyong Park
120*54fd6939SJiyong Park			vbus_otg: pwr_sw1 {
121*54fd6939SJiyong Park				regulator-name = "vbus_otg";
122*54fd6939SJiyong Park				regulator-active-discharge;
123*54fd6939SJiyong Park			};
124*54fd6939SJiyong Park
125*54fd6939SJiyong Park			vbus_sw: pwr_sw2 {
126*54fd6939SJiyong Park				regulator-name = "vbus_sw";
127*54fd6939SJiyong Park				regulator-active-discharge;
128*54fd6939SJiyong Park			};
129*54fd6939SJiyong Park		};
130*54fd6939SJiyong Park
131*54fd6939SJiyong Park		pmic_watchdog: watchdog {
132*54fd6939SJiyong Park			compatible = "st,stpmic1-wdt";
133*54fd6939SJiyong Park			status = "disabled";
134*54fd6939SJiyong Park		};
135*54fd6939SJiyong Park	};
136*54fd6939SJiyong Park};
137*54fd6939SJiyong Park
138*54fd6939SJiyong Park&rng1 {
139*54fd6939SJiyong Park	status = "okay";
140*54fd6939SJiyong Park};
141*54fd6939SJiyong Park
142*54fd6939SJiyong Park/* ATF Specific */
143*54fd6939SJiyong Park#include <dt-bindings/clock/stm32mp1-clksrc.h>
144*54fd6939SJiyong Park
145*54fd6939SJiyong Park/ {
146*54fd6939SJiyong Park	aliases {
147*54fd6939SJiyong Park		gpio0 = &gpioa;
148*54fd6939SJiyong Park		gpio1 = &gpiob;
149*54fd6939SJiyong Park		gpio2 = &gpioc;
150*54fd6939SJiyong Park		gpio3 = &gpiod;
151*54fd6939SJiyong Park		gpio4 = &gpioe;
152*54fd6939SJiyong Park		gpio5 = &gpiof;
153*54fd6939SJiyong Park		gpio6 = &gpiog;
154*54fd6939SJiyong Park		gpio7 = &gpioh;
155*54fd6939SJiyong Park		gpio8 = &gpioi;
156*54fd6939SJiyong Park		gpio25 = &gpioz;
157*54fd6939SJiyong Park		i2c3 = &i2c4;
158*54fd6939SJiyong Park	};
159*54fd6939SJiyong Park};
160*54fd6939SJiyong Park
161*54fd6939SJiyong Park&bsec {
162*54fd6939SJiyong Park	board_id: board_id@ec {
163*54fd6939SJiyong Park		reg = <0xec 0x4>;
164*54fd6939SJiyong Park		st,non-secure-otp;
165*54fd6939SJiyong Park	};
166*54fd6939SJiyong Park};
167*54fd6939SJiyong Park
168*54fd6939SJiyong Park&clk_hse {
169*54fd6939SJiyong Park	st,digbypass;
170*54fd6939SJiyong Park};
171*54fd6939SJiyong Park
172*54fd6939SJiyong Park&cpu0{
173*54fd6939SJiyong Park	cpu-supply = <&vddcore>;
174*54fd6939SJiyong Park};
175*54fd6939SJiyong Park
176*54fd6939SJiyong Park&cpu1{
177*54fd6939SJiyong Park	cpu-supply = <&vddcore>;
178*54fd6939SJiyong Park};
179*54fd6939SJiyong Park
180*54fd6939SJiyong Park&hash1 {
181*54fd6939SJiyong Park	status = "okay";
182*54fd6939SJiyong Park};
183*54fd6939SJiyong Park
184*54fd6939SJiyong Park/* CLOCK init */
185*54fd6939SJiyong Park&rcc {
186*54fd6939SJiyong Park	secure-status = "disabled";
187*54fd6939SJiyong Park	st,clksrc = <
188*54fd6939SJiyong Park		CLK_MPU_PLL1P
189*54fd6939SJiyong Park		CLK_AXI_PLL2P
190*54fd6939SJiyong Park		CLK_MCU_PLL3P
191*54fd6939SJiyong Park		CLK_PLL12_HSE
192*54fd6939SJiyong Park		CLK_PLL3_HSE
193*54fd6939SJiyong Park		CLK_PLL4_HSE
194*54fd6939SJiyong Park		CLK_RTC_LSE
195*54fd6939SJiyong Park		CLK_MCO1_DISABLED
196*54fd6939SJiyong Park		CLK_MCO2_DISABLED
197*54fd6939SJiyong Park	>;
198*54fd6939SJiyong Park
199*54fd6939SJiyong Park	st,clkdiv = <
200*54fd6939SJiyong Park		1 /*MPU*/
201*54fd6939SJiyong Park		0 /*AXI*/
202*54fd6939SJiyong Park		0 /*MCU*/
203*54fd6939SJiyong Park		1 /*APB1*/
204*54fd6939SJiyong Park		1 /*APB2*/
205*54fd6939SJiyong Park		1 /*APB3*/
206*54fd6939SJiyong Park		1 /*APB4*/
207*54fd6939SJiyong Park		2 /*APB5*/
208*54fd6939SJiyong Park		23 /*RTC*/
209*54fd6939SJiyong Park		0 /*MCO1*/
210*54fd6939SJiyong Park		0 /*MCO2*/
211*54fd6939SJiyong Park	>;
212*54fd6939SJiyong Park
213*54fd6939SJiyong Park	st,pkcs = <
214*54fd6939SJiyong Park		CLK_CKPER_HSE
215*54fd6939SJiyong Park		CLK_FMC_ACLK
216*54fd6939SJiyong Park		CLK_QSPI_ACLK
217*54fd6939SJiyong Park		CLK_ETH_PLL4P
218*54fd6939SJiyong Park		CLK_SDMMC12_PLL4P
219*54fd6939SJiyong Park		CLK_DSI_DSIPLL
220*54fd6939SJiyong Park		CLK_STGEN_HSE
221*54fd6939SJiyong Park		CLK_USBPHY_HSE
222*54fd6939SJiyong Park		CLK_SPI2S1_PLL3Q
223*54fd6939SJiyong Park		CLK_SPI2S23_PLL3Q
224*54fd6939SJiyong Park		CLK_SPI45_HSI
225*54fd6939SJiyong Park		CLK_SPI6_HSI
226*54fd6939SJiyong Park		CLK_I2C46_HSI
227*54fd6939SJiyong Park		CLK_SDMMC3_PLL4P
228*54fd6939SJiyong Park		CLK_USBO_USBPHY
229*54fd6939SJiyong Park		CLK_ADC_CKPER
230*54fd6939SJiyong Park		CLK_CEC_LSE
231*54fd6939SJiyong Park		CLK_I2C12_HSI
232*54fd6939SJiyong Park		CLK_I2C35_HSI
233*54fd6939SJiyong Park		CLK_UART1_HSI
234*54fd6939SJiyong Park		CLK_UART24_HSI
235*54fd6939SJiyong Park		CLK_UART35_HSI
236*54fd6939SJiyong Park		CLK_UART6_HSI
237*54fd6939SJiyong Park		CLK_UART78_HSI
238*54fd6939SJiyong Park		CLK_SPDIF_PLL4P
239*54fd6939SJiyong Park		CLK_FDCAN_PLL4R
240*54fd6939SJiyong Park		CLK_SAI1_PLL3Q
241*54fd6939SJiyong Park		CLK_SAI2_PLL3Q
242*54fd6939SJiyong Park		CLK_SAI3_PLL3Q
243*54fd6939SJiyong Park		CLK_SAI4_PLL3Q
244*54fd6939SJiyong Park		CLK_RNG1_LSI
245*54fd6939SJiyong Park		CLK_RNG2_LSI
246*54fd6939SJiyong Park		CLK_LPTIM1_PCLK1
247*54fd6939SJiyong Park		CLK_LPTIM23_PCLK3
248*54fd6939SJiyong Park		CLK_LPTIM45_LSE
249*54fd6939SJiyong Park	>;
250*54fd6939SJiyong Park
251*54fd6939SJiyong Park	/* VCO = 1300.0 MHz => P = 650 (CPU) */
252*54fd6939SJiyong Park	pll1: st,pll@0 {
253*54fd6939SJiyong Park		compatible = "st,stm32mp1-pll";
254*54fd6939SJiyong Park		reg = <0>;
255*54fd6939SJiyong Park		cfg = < 2 80 0 0 0 PQR(1,0,0) >;
256*54fd6939SJiyong Park		frac = < 0x800 >;
257*54fd6939SJiyong Park	};
258*54fd6939SJiyong Park
259*54fd6939SJiyong Park	/* VCO = 1066.0 MHz => P = 266 (AXI), Q = 533 (GPU), R = 533 (DDR) */
260*54fd6939SJiyong Park	pll2: st,pll@1 {
261*54fd6939SJiyong Park		compatible = "st,stm32mp1-pll";
262*54fd6939SJiyong Park		reg = <1>;
263*54fd6939SJiyong Park		cfg = <2 65 1 0 0 PQR(1,1,1)>;
264*54fd6939SJiyong Park		frac = <0x1400>;
265*54fd6939SJiyong Park	};
266*54fd6939SJiyong Park
267*54fd6939SJiyong Park	/* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */
268*54fd6939SJiyong Park	pll3: st,pll@2 {
269*54fd6939SJiyong Park		compatible = "st,stm32mp1-pll";
270*54fd6939SJiyong Park		reg = <2>;
271*54fd6939SJiyong Park		cfg = <1 33 1 16 36 PQR(1,1,1)>;
272*54fd6939SJiyong Park		frac = <0x1a04>;
273*54fd6939SJiyong Park	};
274*54fd6939SJiyong Park
275*54fd6939SJiyong Park	/* VCO = 594.0 MHz => P = 99, Q = 74, R = 74 */
276*54fd6939SJiyong Park	pll4: st,pll@3 {
277*54fd6939SJiyong Park		compatible = "st,stm32mp1-pll";
278*54fd6939SJiyong Park		reg = <3>;
279*54fd6939SJiyong Park		cfg = <3 98 5 7 7 PQR(1,1,1)>;
280*54fd6939SJiyong Park	};
281*54fd6939SJiyong Park};
282