1*54fd6939SJiyong Park/* 2*54fd6939SJiyong Park * Copyright (c) 2016-2021, ARM Limited and Contributors. All rights reserved. 3*54fd6939SJiyong Park * 4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause 5*54fd6939SJiyong Park */ 6*54fd6939SJiyong Park 7*54fd6939SJiyong Park#include <dt-bindings/interrupt-controller/arm-gic.h> 8*54fd6939SJiyong Park 9*54fd6939SJiyong Park/memreserve/ 0x80000000 0x00010000; 10*54fd6939SJiyong Park 11*54fd6939SJiyong Park/ { 12*54fd6939SJiyong Park}; 13*54fd6939SJiyong Park 14*54fd6939SJiyong Park/ { 15*54fd6939SJiyong Park model = "FVP Base"; 16*54fd6939SJiyong Park compatible = "arm,vfp-base", "arm,vexpress"; 17*54fd6939SJiyong Park interrupt-parent = <&gic>; 18*54fd6939SJiyong Park #address-cells = <2>; 19*54fd6939SJiyong Park #size-cells = <2>; 20*54fd6939SJiyong Park 21*54fd6939SJiyong Park chosen { }; 22*54fd6939SJiyong Park 23*54fd6939SJiyong Park aliases { 24*54fd6939SJiyong Park serial0 = &v2m_serial0; 25*54fd6939SJiyong Park serial1 = &v2m_serial1; 26*54fd6939SJiyong Park serial2 = &v2m_serial2; 27*54fd6939SJiyong Park serial3 = &v2m_serial3; 28*54fd6939SJiyong Park }; 29*54fd6939SJiyong Park 30*54fd6939SJiyong Park psci { 31*54fd6939SJiyong Park compatible = "arm,psci-1.0", "arm,psci-0.2", "arm,psci"; 32*54fd6939SJiyong Park method = "smc"; 33*54fd6939SJiyong Park cpu_suspend = <0x84000001>; 34*54fd6939SJiyong Park cpu_off = <0x84000002>; 35*54fd6939SJiyong Park cpu_on = <0x84000003>; 36*54fd6939SJiyong Park sys_poweroff = <0x84000008>; 37*54fd6939SJiyong Park sys_reset = <0x84000009>; 38*54fd6939SJiyong Park max-pwr-lvl = <2>; 39*54fd6939SJiyong Park }; 40*54fd6939SJiyong Park 41*54fd6939SJiyong Park cpus { 42*54fd6939SJiyong Park #address-cells = <1>; 43*54fd6939SJiyong Park #size-cells = <0>; 44*54fd6939SJiyong Park 45*54fd6939SJiyong Park CPU_MAP 46*54fd6939SJiyong Park 47*54fd6939SJiyong Park idle-states { 48*54fd6939SJiyong Park entry-method = "arm,psci"; 49*54fd6939SJiyong Park 50*54fd6939SJiyong Park CPU_SLEEP_0: cpu-sleep-0 { 51*54fd6939SJiyong Park compatible = "arm,idle-state"; 52*54fd6939SJiyong Park local-timer-stop; 53*54fd6939SJiyong Park arm,psci-suspend-param = <0x0010000>; 54*54fd6939SJiyong Park entry-latency-us = <40>; 55*54fd6939SJiyong Park exit-latency-us = <100>; 56*54fd6939SJiyong Park min-residency-us = <150>; 57*54fd6939SJiyong Park }; 58*54fd6939SJiyong Park 59*54fd6939SJiyong Park CLUSTER_SLEEP_0: cluster-sleep-0 { 60*54fd6939SJiyong Park compatible = "arm,idle-state"; 61*54fd6939SJiyong Park local-timer-stop; 62*54fd6939SJiyong Park arm,psci-suspend-param = <0x1010000>; 63*54fd6939SJiyong Park entry-latency-us = <500>; 64*54fd6939SJiyong Park exit-latency-us = <1000>; 65*54fd6939SJiyong Park min-residency-us = <2500>; 66*54fd6939SJiyong Park }; 67*54fd6939SJiyong Park }; 68*54fd6939SJiyong Park 69*54fd6939SJiyong Park CPUS 70*54fd6939SJiyong Park 71*54fd6939SJiyong Park L2_0: l2-cache0 { 72*54fd6939SJiyong Park compatible = "cache"; 73*54fd6939SJiyong Park }; 74*54fd6939SJiyong Park }; 75*54fd6939SJiyong Park 76*54fd6939SJiyong Park memory@80000000 { 77*54fd6939SJiyong Park device_type = "memory"; 78*54fd6939SJiyong Park reg = <0x00000000 0x80000000 0 0x7F000000>, 79*54fd6939SJiyong Park <0x00000008 0x80000000 0 0x80000000>; 80*54fd6939SJiyong Park }; 81*54fd6939SJiyong Park 82*54fd6939SJiyong Park gic: interrupt-controller@2f000000 { 83*54fd6939SJiyong Park compatible = "arm,gic-v3"; 84*54fd6939SJiyong Park #interrupt-cells = <3>; 85*54fd6939SJiyong Park #address-cells = <2>; 86*54fd6939SJiyong Park #size-cells = <2>; 87*54fd6939SJiyong Park ranges; 88*54fd6939SJiyong Park interrupt-controller; 89*54fd6939SJiyong Park reg = <0x0 0x2f000000 0 0x10000>, // GICD 90*54fd6939SJiyong Park <0x0 0x2f100000 0 0x200000>, // GICR 91*54fd6939SJiyong Park <0x0 0x2c000000 0 0x2000>, // GICC 92*54fd6939SJiyong Park <0x0 0x2c010000 0 0x2000>, // GICH 93*54fd6939SJiyong Park <0x0 0x2c02f000 0 0x2000>; // GICV 94*54fd6939SJiyong Park interrupts = <1 9 4>; 95*54fd6939SJiyong Park 96*54fd6939SJiyong Park its: its@2f020000 { 97*54fd6939SJiyong Park compatible = "arm,gic-v3-its"; 98*54fd6939SJiyong Park msi-controller; 99*54fd6939SJiyong Park reg = <0x0 0x2f020000 0x0 0x20000>; // GITS 100*54fd6939SJiyong Park }; 101*54fd6939SJiyong Park }; 102*54fd6939SJiyong Park 103*54fd6939SJiyong Park timer { 104*54fd6939SJiyong Park compatible = "arm,armv8-timer"; 105*54fd6939SJiyong Park interrupts = <GIC_PPI 13 106*54fd6939SJiyong Park (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>, 107*54fd6939SJiyong Park <GIC_PPI 14 108*54fd6939SJiyong Park (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>, 109*54fd6939SJiyong Park <GIC_PPI 11 110*54fd6939SJiyong Park (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>, 111*54fd6939SJiyong Park <GIC_PPI 10 112*54fd6939SJiyong Park (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>; 113*54fd6939SJiyong Park clock-frequency = <100000000>; 114*54fd6939SJiyong Park }; 115*54fd6939SJiyong Park 116*54fd6939SJiyong Park timer@2a810000 { 117*54fd6939SJiyong Park compatible = "arm,armv7-timer-mem"; 118*54fd6939SJiyong Park reg = <0x0 0x2a810000 0x0 0x10000>; 119*54fd6939SJiyong Park clock-frequency = <100000000>; 120*54fd6939SJiyong Park #address-cells = <2>; 121*54fd6939SJiyong Park #size-cells = <2>; 122*54fd6939SJiyong Park ranges; 123*54fd6939SJiyong Park frame@2a830000 { 124*54fd6939SJiyong Park frame-number = <1>; 125*54fd6939SJiyong Park interrupts = <0 26 4>; 126*54fd6939SJiyong Park reg = <0x0 0x2a830000 0x0 0x10000>; 127*54fd6939SJiyong Park }; 128*54fd6939SJiyong Park }; 129*54fd6939SJiyong Park 130*54fd6939SJiyong Park pmu { 131*54fd6939SJiyong Park compatible = "arm,armv8-pmuv3"; 132*54fd6939SJiyong Park interrupts = <0 60 4>, 133*54fd6939SJiyong Park <0 61 4>, 134*54fd6939SJiyong Park <0 62 4>, 135*54fd6939SJiyong Park <0 63 4>; 136*54fd6939SJiyong Park }; 137*54fd6939SJiyong Park 138*54fd6939SJiyong Park smb { 139*54fd6939SJiyong Park compatible = "simple-bus"; 140*54fd6939SJiyong Park 141*54fd6939SJiyong Park #address-cells = <2>; 142*54fd6939SJiyong Park #size-cells = <1>; 143*54fd6939SJiyong Park ranges = <0 0 0 0x08000000 0x04000000>, 144*54fd6939SJiyong Park <1 0 0 0x14000000 0x04000000>, 145*54fd6939SJiyong Park <2 0 0 0x18000000 0x04000000>, 146*54fd6939SJiyong Park <3 0 0 0x1c000000 0x04000000>, 147*54fd6939SJiyong Park <4 0 0 0x0c000000 0x04000000>, 148*54fd6939SJiyong Park <5 0 0 0x10000000 0x04000000>; 149*54fd6939SJiyong Park 150*54fd6939SJiyong Park #interrupt-cells = <1>; 151*54fd6939SJiyong Park interrupt-map-mask = <0 0 63>; 152*54fd6939SJiyong Park interrupt-map = <0 0 0 &gic 0 0 0 0 4>, 153*54fd6939SJiyong Park <0 0 1 &gic 0 0 0 1 4>, 154*54fd6939SJiyong Park <0 0 2 &gic 0 0 0 2 4>, 155*54fd6939SJiyong Park <0 0 3 &gic 0 0 0 3 4>, 156*54fd6939SJiyong Park <0 0 4 &gic 0 0 0 4 4>, 157*54fd6939SJiyong Park <0 0 5 &gic 0 0 0 5 4>, 158*54fd6939SJiyong Park <0 0 6 &gic 0 0 0 6 4>, 159*54fd6939SJiyong Park <0 0 7 &gic 0 0 0 7 4>, 160*54fd6939SJiyong Park <0 0 8 &gic 0 0 0 8 4>, 161*54fd6939SJiyong Park <0 0 9 &gic 0 0 0 9 4>, 162*54fd6939SJiyong Park <0 0 10 &gic 0 0 0 10 4>, 163*54fd6939SJiyong Park <0 0 11 &gic 0 0 0 11 4>, 164*54fd6939SJiyong Park <0 0 12 &gic 0 0 0 12 4>, 165*54fd6939SJiyong Park <0 0 13 &gic 0 0 0 13 4>, 166*54fd6939SJiyong Park <0 0 14 &gic 0 0 0 14 4>, 167*54fd6939SJiyong Park <0 0 15 &gic 0 0 0 15 4>, 168*54fd6939SJiyong Park <0 0 16 &gic 0 0 0 16 4>, 169*54fd6939SJiyong Park <0 0 17 &gic 0 0 0 17 4>, 170*54fd6939SJiyong Park <0 0 18 &gic 0 0 0 18 4>, 171*54fd6939SJiyong Park <0 0 19 &gic 0 0 0 19 4>, 172*54fd6939SJiyong Park <0 0 20 &gic 0 0 0 20 4>, 173*54fd6939SJiyong Park <0 0 21 &gic 0 0 0 21 4>, 174*54fd6939SJiyong Park <0 0 22 &gic 0 0 0 22 4>, 175*54fd6939SJiyong Park <0 0 23 &gic 0 0 0 23 4>, 176*54fd6939SJiyong Park <0 0 24 &gic 0 0 0 24 4>, 177*54fd6939SJiyong Park <0 0 25 &gic 0 0 0 25 4>, 178*54fd6939SJiyong Park <0 0 26 &gic 0 0 0 26 4>, 179*54fd6939SJiyong Park <0 0 27 &gic 0 0 0 27 4>, 180*54fd6939SJiyong Park <0 0 28 &gic 0 0 0 28 4>, 181*54fd6939SJiyong Park <0 0 29 &gic 0 0 0 29 4>, 182*54fd6939SJiyong Park <0 0 30 &gic 0 0 0 30 4>, 183*54fd6939SJiyong Park <0 0 31 &gic 0 0 0 31 4>, 184*54fd6939SJiyong Park <0 0 32 &gic 0 0 0 32 4>, 185*54fd6939SJiyong Park <0 0 33 &gic 0 0 0 33 4>, 186*54fd6939SJiyong Park <0 0 34 &gic 0 0 0 34 4>, 187*54fd6939SJiyong Park <0 0 35 &gic 0 0 0 35 4>, 188*54fd6939SJiyong Park <0 0 36 &gic 0 0 0 36 4>, 189*54fd6939SJiyong Park <0 0 37 &gic 0 0 0 37 4>, 190*54fd6939SJiyong Park <0 0 38 &gic 0 0 0 38 4>, 191*54fd6939SJiyong Park <0 0 39 &gic 0 0 0 39 4>, 192*54fd6939SJiyong Park <0 0 40 &gic 0 0 0 40 4>, 193*54fd6939SJiyong Park <0 0 41 &gic 0 0 0 41 4>, 194*54fd6939SJiyong Park <0 0 42 &gic 0 0 0 42 4>; 195*54fd6939SJiyong Park 196*54fd6939SJiyong Park #include "rtsm_ve-motherboard-aarch32.dtsi" 197*54fd6939SJiyong Park }; 198*54fd6939SJiyong Park 199*54fd6939SJiyong Park panels { 200*54fd6939SJiyong Park panel@0 { 201*54fd6939SJiyong Park compatible = "panel"; 202*54fd6939SJiyong Park mode = "XVGA"; 203*54fd6939SJiyong Park refresh = <60>; 204*54fd6939SJiyong Park xres = <1024>; 205*54fd6939SJiyong Park yres = <768>; 206*54fd6939SJiyong Park pixclock = <15748>; 207*54fd6939SJiyong Park left_margin = <152>; 208*54fd6939SJiyong Park right_margin = <48>; 209*54fd6939SJiyong Park upper_margin = <23>; 210*54fd6939SJiyong Park lower_margin = <3>; 211*54fd6939SJiyong Park hsync_len = <104>; 212*54fd6939SJiyong Park vsync_len = <4>; 213*54fd6939SJiyong Park sync = <0>; 214*54fd6939SJiyong Park vmode = "FB_VMODE_NONINTERLACED"; 215*54fd6939SJiyong Park tim2 = "TIM2_BCD", "TIM2_IPC"; 216*54fd6939SJiyong Park cntl = "CNTL_LCDTFT", "CNTL_BGR", "CNTL_LCDVCOMP(1)"; 217*54fd6939SJiyong Park caps = "CLCD_CAP_5551", "CLCD_CAP_565", "CLCD_CAP_888"; 218*54fd6939SJiyong Park bpp = <16>; 219*54fd6939SJiyong Park }; 220*54fd6939SJiyong Park }; 221*54fd6939SJiyong Park}; 222