xref: /aosp_15_r20/external/arm-trusted-firmware/fdts/fvp-base-gicv2-psci.dts (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park/*
2*54fd6939SJiyong Park * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park/* Configuration: max 4 clusters with up to 4 CPUs */
8*54fd6939SJiyong Park
9*54fd6939SJiyong Park/dts-v1/;
10*54fd6939SJiyong Park
11*54fd6939SJiyong Park#define	AFF
12*54fd6939SJiyong Park
13*54fd6939SJiyong Park#include <dt-bindings/interrupt-controller/arm-gic.h>
14*54fd6939SJiyong Park#include "fvp-defs.dtsi"
15*54fd6939SJiyong Park
16*54fd6939SJiyong Park/memreserve/ 0x80000000 0x00010000;
17*54fd6939SJiyong Park
18*54fd6939SJiyong Park/ {
19*54fd6939SJiyong Park};
20*54fd6939SJiyong Park
21*54fd6939SJiyong Park/ {
22*54fd6939SJiyong Park	model = "FVP Base";
23*54fd6939SJiyong Park	compatible = "arm,vfp-base", "arm,vexpress";
24*54fd6939SJiyong Park	interrupt-parent = <&gic>;
25*54fd6939SJiyong Park	#address-cells = <2>;
26*54fd6939SJiyong Park	#size-cells = <2>;
27*54fd6939SJiyong Park
28*54fd6939SJiyong Park	chosen { };
29*54fd6939SJiyong Park
30*54fd6939SJiyong Park	aliases {
31*54fd6939SJiyong Park		serial0 = &v2m_serial0;
32*54fd6939SJiyong Park		serial1 = &v2m_serial1;
33*54fd6939SJiyong Park		serial2 = &v2m_serial2;
34*54fd6939SJiyong Park		serial3 = &v2m_serial3;
35*54fd6939SJiyong Park	};
36*54fd6939SJiyong Park
37*54fd6939SJiyong Park	psci {
38*54fd6939SJiyong Park		compatible = "arm,psci-1.0", "arm,psci-0.2", "arm,psci";
39*54fd6939SJiyong Park		method = "smc";
40*54fd6939SJiyong Park		cpu_suspend = <0xc4000001>;
41*54fd6939SJiyong Park		cpu_off = <0x84000002>;
42*54fd6939SJiyong Park		cpu_on = <0xc4000003>;
43*54fd6939SJiyong Park		sys_poweroff = <0x84000008>;
44*54fd6939SJiyong Park		sys_reset = <0x84000009>;
45*54fd6939SJiyong Park		max-pwr-lvl = <2>;
46*54fd6939SJiyong Park	};
47*54fd6939SJiyong Park
48*54fd6939SJiyong Park	cpus {
49*54fd6939SJiyong Park		#address-cells = <2>;
50*54fd6939SJiyong Park		#size-cells = <0>;
51*54fd6939SJiyong Park
52*54fd6939SJiyong Park		CPU_MAP
53*54fd6939SJiyong Park
54*54fd6939SJiyong Park		idle-states {
55*54fd6939SJiyong Park			entry-method = "arm,psci";
56*54fd6939SJiyong Park
57*54fd6939SJiyong Park			CPU_SLEEP_0: cpu-sleep-0 {
58*54fd6939SJiyong Park				compatible = "arm,idle-state";
59*54fd6939SJiyong Park				local-timer-stop;
60*54fd6939SJiyong Park				arm,psci-suspend-param = <0x0010000>;
61*54fd6939SJiyong Park				entry-latency-us = <40>;
62*54fd6939SJiyong Park				exit-latency-us = <100>;
63*54fd6939SJiyong Park				min-residency-us = <150>;
64*54fd6939SJiyong Park			};
65*54fd6939SJiyong Park
66*54fd6939SJiyong Park			CLUSTER_SLEEP_0: cluster-sleep-0 {
67*54fd6939SJiyong Park				compatible = "arm,idle-state";
68*54fd6939SJiyong Park				local-timer-stop;
69*54fd6939SJiyong Park				arm,psci-suspend-param = <0x1010000>;
70*54fd6939SJiyong Park				entry-latency-us = <500>;
71*54fd6939SJiyong Park				exit-latency-us = <1000>;
72*54fd6939SJiyong Park				min-residency-us = <2500>;
73*54fd6939SJiyong Park			};
74*54fd6939SJiyong Park		};
75*54fd6939SJiyong Park
76*54fd6939SJiyong Park		CPUS
77*54fd6939SJiyong Park
78*54fd6939SJiyong Park		L2_0: l2-cache0 {
79*54fd6939SJiyong Park			compatible = "cache";
80*54fd6939SJiyong Park		};
81*54fd6939SJiyong Park	};
82*54fd6939SJiyong Park
83*54fd6939SJiyong Park	memory@80000000 {
84*54fd6939SJiyong Park		device_type = "memory";
85*54fd6939SJiyong Park		reg = <0x00000000 0x80000000 0 0x7F000000>,
86*54fd6939SJiyong Park		      <0x00000008 0x80000000 0 0x80000000>;
87*54fd6939SJiyong Park	};
88*54fd6939SJiyong Park
89*54fd6939SJiyong Park	gic: interrupt-controller@2f000000 {
90*54fd6939SJiyong Park		compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
91*54fd6939SJiyong Park		#interrupt-cells = <3>;
92*54fd6939SJiyong Park		#address-cells = <0>;
93*54fd6939SJiyong Park		interrupt-controller;
94*54fd6939SJiyong Park		reg = <0x0 0x2f000000 0 0x10000>,
95*54fd6939SJiyong Park		      <0x0 0x2c000000 0 0x2000>,
96*54fd6939SJiyong Park		      <0x0 0x2c010000 0 0x2000>,
97*54fd6939SJiyong Park		      <0x0 0x2c02F000 0 0x2000>;
98*54fd6939SJiyong Park		interrupts = <1 9 0xf04>;
99*54fd6939SJiyong Park	};
100*54fd6939SJiyong Park
101*54fd6939SJiyong Park	timer {
102*54fd6939SJiyong Park		compatible = "arm,armv8-timer";
103*54fd6939SJiyong Park		interrupts = <GIC_PPI 13
104*54fd6939SJiyong Park				(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>,
105*54fd6939SJiyong Park			     <GIC_PPI 14
106*54fd6939SJiyong Park				(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>,
107*54fd6939SJiyong Park			     <GIC_PPI 11
108*54fd6939SJiyong Park				(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>,
109*54fd6939SJiyong Park			     <GIC_PPI 10
110*54fd6939SJiyong Park				(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>;
111*54fd6939SJiyong Park		clock-frequency = <100000000>;
112*54fd6939SJiyong Park	};
113*54fd6939SJiyong Park
114*54fd6939SJiyong Park	timer@2a810000 {
115*54fd6939SJiyong Park			compatible = "arm,armv7-timer-mem";
116*54fd6939SJiyong Park			reg = <0x0 0x2a810000 0x0 0x10000>;
117*54fd6939SJiyong Park			clock-frequency = <100000000>;
118*54fd6939SJiyong Park			#address-cells = <2>;
119*54fd6939SJiyong Park			#size-cells = <2>;
120*54fd6939SJiyong Park			ranges;
121*54fd6939SJiyong Park			frame@2a830000 {
122*54fd6939SJiyong Park				frame-number = <1>;
123*54fd6939SJiyong Park				interrupts = <0 26 4>;
124*54fd6939SJiyong Park				reg = <0x0 0x2a830000 0x0 0x10000>;
125*54fd6939SJiyong Park			};
126*54fd6939SJiyong Park	};
127*54fd6939SJiyong Park
128*54fd6939SJiyong Park	pmu {
129*54fd6939SJiyong Park		compatible = "arm,armv8-pmuv3";
130*54fd6939SJiyong Park		interrupts = <0 60 4>,
131*54fd6939SJiyong Park			     <0 61 4>,
132*54fd6939SJiyong Park			     <0 62 4>,
133*54fd6939SJiyong Park			     <0 63 4>;
134*54fd6939SJiyong Park	};
135*54fd6939SJiyong Park
136*54fd6939SJiyong Park	smb {
137*54fd6939SJiyong Park		compatible = "simple-bus";
138*54fd6939SJiyong Park
139*54fd6939SJiyong Park		#address-cells = <2>;
140*54fd6939SJiyong Park		#size-cells = <1>;
141*54fd6939SJiyong Park		ranges = <0 0 0 0x08000000 0x04000000>,
142*54fd6939SJiyong Park			 <1 0 0 0x14000000 0x04000000>,
143*54fd6939SJiyong Park			 <2 0 0 0x18000000 0x04000000>,
144*54fd6939SJiyong Park			 <3 0 0 0x1c000000 0x04000000>,
145*54fd6939SJiyong Park			 <4 0 0 0x0c000000 0x04000000>,
146*54fd6939SJiyong Park			 <5 0 0 0x10000000 0x04000000>;
147*54fd6939SJiyong Park
148*54fd6939SJiyong Park		#include "rtsm_ve-motherboard.dtsi"
149*54fd6939SJiyong Park	};
150*54fd6939SJiyong Park
151*54fd6939SJiyong Park	panels {
152*54fd6939SJiyong Park		panel@0 {
153*54fd6939SJiyong Park			compatible	= "panel";
154*54fd6939SJiyong Park			mode		= "XVGA";
155*54fd6939SJiyong Park			refresh		= <60>;
156*54fd6939SJiyong Park			xres		= <1024>;
157*54fd6939SJiyong Park			yres		= <768>;
158*54fd6939SJiyong Park			pixclock	= <15748>;
159*54fd6939SJiyong Park			left_margin	= <152>;
160*54fd6939SJiyong Park			right_margin	= <48>;
161*54fd6939SJiyong Park			upper_margin	= <23>;
162*54fd6939SJiyong Park			lower_margin	= <3>;
163*54fd6939SJiyong Park			hsync_len	= <104>;
164*54fd6939SJiyong Park			vsync_len	= <4>;
165*54fd6939SJiyong Park			sync		= <0>;
166*54fd6939SJiyong Park			vmode		= "FB_VMODE_NONINTERLACED";
167*54fd6939SJiyong Park			tim2		= "TIM2_BCD", "TIM2_IPC";
168*54fd6939SJiyong Park			cntl		= "CNTL_LCDTFT", "CNTL_BGR", "CNTL_LCDVCOMP(1)";
169*54fd6939SJiyong Park			caps		= "CLCD_CAP_5551", "CLCD_CAP_565", "CLCD_CAP_888";
170*54fd6939SJiyong Park			bpp		= <16>;
171*54fd6939SJiyong Park		};
172*54fd6939SJiyong Park	};
173*54fd6939SJiyong Park};
174