xref: /aosp_15_r20/external/arm-trusted-firmware/drivers/synopsys/ufs/dw_ufs.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #include <assert.h>
8*54fd6939SJiyong Park #include <stdint.h>
9*54fd6939SJiyong Park #include <string.h>
10*54fd6939SJiyong Park 
11*54fd6939SJiyong Park #include <common/debug.h>
12*54fd6939SJiyong Park #include <drivers/dw_ufs.h>
13*54fd6939SJiyong Park #include <drivers/ufs.h>
14*54fd6939SJiyong Park #include <lib/mmio.h>
15*54fd6939SJiyong Park 
dwufs_phy_init(ufs_params_t * params)16*54fd6939SJiyong Park static int dwufs_phy_init(ufs_params_t *params)
17*54fd6939SJiyong Park {
18*54fd6939SJiyong Park 	uintptr_t base;
19*54fd6939SJiyong Park 	unsigned int fsm0, fsm1;
20*54fd6939SJiyong Park 	unsigned int data;
21*54fd6939SJiyong Park 	int result;
22*54fd6939SJiyong Park 
23*54fd6939SJiyong Park 	assert((params != NULL) && (params->reg_base != 0));
24*54fd6939SJiyong Park 
25*54fd6939SJiyong Park 	base = params->reg_base;
26*54fd6939SJiyong Park 
27*54fd6939SJiyong Park 	/* Unipro VS_MPHY disable */
28*54fd6939SJiyong Park 	ufshc_dme_set(VS_MPHY_DISABLE_OFFSET, 0, VS_MPHY_DISABLE_MPHYDIS);
29*54fd6939SJiyong Park 	ufshc_dme_set(PA_HS_SERIES_OFFSET, 0, 2);
30*54fd6939SJiyong Park 	/* MPHY CBRATESEL */
31*54fd6939SJiyong Park 	ufshc_dme_set(0x8114, 0, 1);
32*54fd6939SJiyong Park 	/* MPHY CBOVRCTRL2 */
33*54fd6939SJiyong Park 	ufshc_dme_set(0x8121, 0, 0x2d);
34*54fd6939SJiyong Park 	/* MPHY CBOVRCTRL3 */
35*54fd6939SJiyong Park 	ufshc_dme_set(0x8122, 0, 0x1);
36*54fd6939SJiyong Park 	ufshc_dme_set(VS_MPHY_CFG_UPDT_OFFSET, 0, 1);
37*54fd6939SJiyong Park 
38*54fd6939SJiyong Park 	/* MPHY RXOVRCTRL4 rx0 */
39*54fd6939SJiyong Park 	ufshc_dme_set(0x800d, 4, 0x58);
40*54fd6939SJiyong Park 	/* MPHY RXOVRCTRL4 rx1 */
41*54fd6939SJiyong Park 	ufshc_dme_set(0x800d, 5, 0x58);
42*54fd6939SJiyong Park 	/* MPHY RXOVRCTRL5 rx0 */
43*54fd6939SJiyong Park 	ufshc_dme_set(0x800e, 4, 0xb);
44*54fd6939SJiyong Park 	/* MPHY RXOVRCTRL5 rx1 */
45*54fd6939SJiyong Park 	ufshc_dme_set(0x800e, 5, 0xb);
46*54fd6939SJiyong Park 	/* MPHY RXSQCONTROL rx0 */
47*54fd6939SJiyong Park 	ufshc_dme_set(0x8009, 4, 0x1);
48*54fd6939SJiyong Park 	/* MPHY RXSQCONTROL rx1 */
49*54fd6939SJiyong Park 	ufshc_dme_set(0x8009, 5, 0x1);
50*54fd6939SJiyong Park 	ufshc_dme_set(VS_MPHY_CFG_UPDT_OFFSET, 0, 1);
51*54fd6939SJiyong Park 
52*54fd6939SJiyong Park 	ufshc_dme_set(0x8113, 0, 0x1);
53*54fd6939SJiyong Park 	ufshc_dme_set(VS_MPHY_CFG_UPDT_OFFSET, 0, 1);
54*54fd6939SJiyong Park 
55*54fd6939SJiyong Park 	ufshc_dme_set(RX_HS_G3_SYNC_LENGTH_CAP_OFFSET, 4, 0x4a);
56*54fd6939SJiyong Park 	ufshc_dme_set(RX_HS_G3_SYNC_LENGTH_CAP_OFFSET, 5, 0x4a);
57*54fd6939SJiyong Park 	ufshc_dme_set(RX_HS_G2_SYNC_LENGTH_CAP_OFFSET, 4, 0x4a);
58*54fd6939SJiyong Park 	ufshc_dme_set(RX_HS_G2_SYNC_LENGTH_CAP_OFFSET, 5, 0x4a);
59*54fd6939SJiyong Park 	ufshc_dme_set(RX_MIN_ACTIVATETIME_CAP_OFFSET, 4, 0x7);
60*54fd6939SJiyong Park 	ufshc_dme_set(RX_MIN_ACTIVATETIME_CAP_OFFSET, 5, 0x7);
61*54fd6939SJiyong Park 	ufshc_dme_set(TX_HIBERN8TIME_CAP_OFFSET, 0, 0x5);
62*54fd6939SJiyong Park 	ufshc_dme_set(TX_HIBERN8TIME_CAP_OFFSET, 1, 0x5);
63*54fd6939SJiyong Park 	ufshc_dme_set(VS_MPHY_CFG_UPDT_OFFSET, 0, 1);
64*54fd6939SJiyong Park 
65*54fd6939SJiyong Park 	result = ufshc_dme_get(VS_MPHY_DISABLE_OFFSET, 0, &data);
66*54fd6939SJiyong Park 	assert((result == 0) && (data == VS_MPHY_DISABLE_MPHYDIS));
67*54fd6939SJiyong Park 	/* enable Unipro VS MPHY */
68*54fd6939SJiyong Park 	ufshc_dme_set(VS_MPHY_DISABLE_OFFSET, 0, 0);
69*54fd6939SJiyong Park 
70*54fd6939SJiyong Park 	while (1) {
71*54fd6939SJiyong Park 		result = ufshc_dme_get(TX_FSM_STATE_OFFSET, 0, &fsm0);
72*54fd6939SJiyong Park 		assert(result == 0);
73*54fd6939SJiyong Park 		result = ufshc_dme_get(TX_FSM_STATE_OFFSET, 1, &fsm1);
74*54fd6939SJiyong Park 		assert(result == 0);
75*54fd6939SJiyong Park 		if ((fsm0 == TX_FSM_STATE_HIBERN8) &&
76*54fd6939SJiyong Park 		    (fsm1 == TX_FSM_STATE_HIBERN8))
77*54fd6939SJiyong Park 			break;
78*54fd6939SJiyong Park 	}
79*54fd6939SJiyong Park 
80*54fd6939SJiyong Park 	mmio_write_32(base + HCLKDIV, 0xE4);
81*54fd6939SJiyong Park 	mmio_clrbits_32(base + AHIT, 0x3FF);
82*54fd6939SJiyong Park 
83*54fd6939SJiyong Park 	ufshc_dme_set(PA_LOCAL_TX_LCC_ENABLE_OFFSET, 0, 0);
84*54fd6939SJiyong Park 	ufshc_dme_set(VS_MK2_EXTN_SUPPORT_OFFSET, 0, 0);
85*54fd6939SJiyong Park 
86*54fd6939SJiyong Park 	result = ufshc_dme_get(VS_MK2_EXTN_SUPPORT_OFFSET, 0, &data);
87*54fd6939SJiyong Park 	assert((result == 0) && (data == 0));
88*54fd6939SJiyong Park 
89*54fd6939SJiyong Park 	ufshc_dme_set(DL_AFC0_CREDIT_THRESHOLD_OFFSET, 0, 0);
90*54fd6939SJiyong Park 	ufshc_dme_set(DL_TC0_OUT_ACK_THRESHOLD_OFFSET, 0, 0);
91*54fd6939SJiyong Park 	ufshc_dme_set(DL_TC0_TX_FC_THRESHOLD_OFFSET, 0, 9);
92*54fd6939SJiyong Park 	(void)result;
93*54fd6939SJiyong Park 	return 0;
94*54fd6939SJiyong Park }
95*54fd6939SJiyong Park 
dwufs_phy_set_pwr_mode(ufs_params_t * params)96*54fd6939SJiyong Park static int dwufs_phy_set_pwr_mode(ufs_params_t *params)
97*54fd6939SJiyong Park {
98*54fd6939SJiyong Park 	int result;
99*54fd6939SJiyong Park 	unsigned int data, tx_lanes, rx_lanes;
100*54fd6939SJiyong Park 	uintptr_t base;
101*54fd6939SJiyong Park 	unsigned int flags;
102*54fd6939SJiyong Park 
103*54fd6939SJiyong Park 	assert((params != NULL) && (params->reg_base != 0));
104*54fd6939SJiyong Park 
105*54fd6939SJiyong Park 	base = params->reg_base;
106*54fd6939SJiyong Park 	flags = params->flags;
107*54fd6939SJiyong Park 	if ((flags & UFS_FLAGS_VENDOR_SKHYNIX) != 0U) {
108*54fd6939SJiyong Park 		NOTICE("ufs: H**** device must set VS_DebugSaveConfigTime 0x10\n");
109*54fd6939SJiyong Park 		/* VS_DebugSaveConfigTime */
110*54fd6939SJiyong Park 		result = ufshc_dme_set(0xd0a0, 0x0, 0x10);
111*54fd6939SJiyong Park 		assert(result == 0);
112*54fd6939SJiyong Park 		/* sync length */
113*54fd6939SJiyong Park 		result = ufshc_dme_set(0x1556, 0x0, 0x48);
114*54fd6939SJiyong Park 		assert(result == 0);
115*54fd6939SJiyong Park 	}
116*54fd6939SJiyong Park 
117*54fd6939SJiyong Park 	result = ufshc_dme_get(PA_TACTIVATE_OFFSET, 0, &data);
118*54fd6939SJiyong Park 	assert(result == 0);
119*54fd6939SJiyong Park 	if (data < 7) {
120*54fd6939SJiyong Park 		result = ufshc_dme_set(PA_TACTIVATE_OFFSET, 0, 7);
121*54fd6939SJiyong Park 		assert(result == 0);
122*54fd6939SJiyong Park 	}
123*54fd6939SJiyong Park 	result = ufshc_dme_get(PA_CONNECTED_TX_DATA_LANES_OFFSET, 0, &tx_lanes);
124*54fd6939SJiyong Park 	assert(result == 0);
125*54fd6939SJiyong Park 	result = ufshc_dme_get(PA_CONNECTED_RX_DATA_LANES_OFFSET, 0, &rx_lanes);
126*54fd6939SJiyong Park 	assert(result == 0);
127*54fd6939SJiyong Park 
128*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_TX_SKIP_OFFSET, 0, 0);
129*54fd6939SJiyong Park 	assert(result == 0);
130*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_TX_GEAR_OFFSET, 0, 3);
131*54fd6939SJiyong Park 	assert(result == 0);
132*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_RX_GEAR_OFFSET, 0, 3);
133*54fd6939SJiyong Park 	assert(result == 0);
134*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_HS_SERIES_OFFSET, 0, 2);
135*54fd6939SJiyong Park 	assert(result == 0);
136*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_TX_TERMINATION_OFFSET, 0, 1);
137*54fd6939SJiyong Park 	assert(result == 0);
138*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_RX_TERMINATION_OFFSET, 0, 1);
139*54fd6939SJiyong Park 	assert(result == 0);
140*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_SCRAMBLING_OFFSET, 0, 0);
141*54fd6939SJiyong Park 	assert(result == 0);
142*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_ACTIVE_TX_DATA_LANES_OFFSET, 0, tx_lanes);
143*54fd6939SJiyong Park 	assert(result == 0);
144*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_ACTIVE_RX_DATA_LANES_OFFSET, 0, rx_lanes);
145*54fd6939SJiyong Park 	assert(result == 0);
146*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_PWR_MODE_USER_DATA0_OFFSET, 0, 8191);
147*54fd6939SJiyong Park 	assert(result == 0);
148*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_PWR_MODE_USER_DATA1_OFFSET, 0, 65535);
149*54fd6939SJiyong Park 	assert(result == 0);
150*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_PWR_MODE_USER_DATA2_OFFSET, 0, 32767);
151*54fd6939SJiyong Park 	assert(result == 0);
152*54fd6939SJiyong Park 	result = ufshc_dme_set(DME_FC0_PROTECTION_TIMEOUT_OFFSET, 0, 8191);
153*54fd6939SJiyong Park 	assert(result == 0);
154*54fd6939SJiyong Park 	result = ufshc_dme_set(DME_TC0_REPLAY_TIMEOUT_OFFSET, 0, 65535);
155*54fd6939SJiyong Park 	assert(result == 0);
156*54fd6939SJiyong Park 	result = ufshc_dme_set(DME_AFC0_REQ_TIMEOUT_OFFSET, 0, 32767);
157*54fd6939SJiyong Park 	assert(result == 0);
158*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_PWR_MODE_USER_DATA3_OFFSET, 0, 8191);
159*54fd6939SJiyong Park 	assert(result == 0);
160*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_PWR_MODE_USER_DATA4_OFFSET, 0, 65535);
161*54fd6939SJiyong Park 	assert(result == 0);
162*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_PWR_MODE_USER_DATA5_OFFSET, 0, 32767);
163*54fd6939SJiyong Park 	assert(result == 0);
164*54fd6939SJiyong Park 	result = ufshc_dme_set(DME_FC1_PROTECTION_TIMEOUT_OFFSET, 0, 8191);
165*54fd6939SJiyong Park 	assert(result == 0);
166*54fd6939SJiyong Park 	result = ufshc_dme_set(DME_TC1_REPLAY_TIMEOUT_OFFSET, 0, 65535);
167*54fd6939SJiyong Park 	assert(result == 0);
168*54fd6939SJiyong Park 	result = ufshc_dme_set(DME_AFC1_REQ_TIMEOUT_OFFSET, 0, 32767);
169*54fd6939SJiyong Park 	assert(result == 0);
170*54fd6939SJiyong Park 
171*54fd6939SJiyong Park 	result = ufshc_dme_set(PA_PWR_MODE_OFFSET, 0, 0x11);
172*54fd6939SJiyong Park 	assert(result == 0);
173*54fd6939SJiyong Park 	do {
174*54fd6939SJiyong Park 		data = mmio_read_32(base + IS);
175*54fd6939SJiyong Park 	} while ((data & UFS_INT_UPMS) == 0);
176*54fd6939SJiyong Park 	mmio_write_32(base + IS, UFS_INT_UPMS);
177*54fd6939SJiyong Park 	data = mmio_read_32(base + HCS);
178*54fd6939SJiyong Park 	if ((data & HCS_UPMCRS_MASK) == HCS_PWR_LOCAL)
179*54fd6939SJiyong Park 		INFO("ufs: change power mode success\n");
180*54fd6939SJiyong Park 	else
181*54fd6939SJiyong Park 		WARN("ufs: HCS.UPMCRS error, HCS:0x%x\n", data);
182*54fd6939SJiyong Park 	(void)result;
183*54fd6939SJiyong Park 	return 0;
184*54fd6939SJiyong Park }
185*54fd6939SJiyong Park 
186*54fd6939SJiyong Park static const ufs_ops_t dw_ufs_ops = {
187*54fd6939SJiyong Park 	.phy_init		= dwufs_phy_init,
188*54fd6939SJiyong Park 	.phy_set_pwr_mode	= dwufs_phy_set_pwr_mode,
189*54fd6939SJiyong Park };
190*54fd6939SJiyong Park 
dw_ufs_init(dw_ufs_params_t * params)191*54fd6939SJiyong Park int dw_ufs_init(dw_ufs_params_t *params)
192*54fd6939SJiyong Park {
193*54fd6939SJiyong Park 	ufs_params_t ufs_params;
194*54fd6939SJiyong Park 
195*54fd6939SJiyong Park 	memset(&ufs_params, 0, sizeof(ufs_params));
196*54fd6939SJiyong Park 	ufs_params.reg_base = params->reg_base;
197*54fd6939SJiyong Park 	ufs_params.desc_base = params->desc_base;
198*54fd6939SJiyong Park 	ufs_params.desc_size = params->desc_size;
199*54fd6939SJiyong Park 	ufs_params.flags = params->flags;
200*54fd6939SJiyong Park 	ufs_init(&dw_ufs_ops, &ufs_params);
201*54fd6939SJiyong Park 	return 0;
202*54fd6939SJiyong Park }
203