xref: /aosp_15_r20/external/arm-trusted-firmware/drivers/st/pmic/stm32mp_pmic.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2017-2021, STMicroelectronics - All Rights Reserved
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #include <errno.h>
8*54fd6939SJiyong Park 
9*54fd6939SJiyong Park #include <libfdt.h>
10*54fd6939SJiyong Park 
11*54fd6939SJiyong Park #include <platform_def.h>
12*54fd6939SJiyong Park 
13*54fd6939SJiyong Park #include <common/debug.h>
14*54fd6939SJiyong Park #include <drivers/delay_timer.h>
15*54fd6939SJiyong Park #include <drivers/st/stm32_i2c.h>
16*54fd6939SJiyong Park #include <drivers/st/stm32mp_pmic.h>
17*54fd6939SJiyong Park #include <drivers/st/stpmic1.h>
18*54fd6939SJiyong Park #include <lib/mmio.h>
19*54fd6939SJiyong Park #include <lib/utils_def.h>
20*54fd6939SJiyong Park 
21*54fd6939SJiyong Park #define STPMIC1_LDO12356_OUTPUT_MASK	(uint8_t)(GENMASK(6, 2))
22*54fd6939SJiyong Park #define STPMIC1_LDO12356_OUTPUT_SHIFT	2
23*54fd6939SJiyong Park #define STPMIC1_LDO3_MODE		(uint8_t)(BIT(7))
24*54fd6939SJiyong Park #define STPMIC1_LDO3_DDR_SEL		31U
25*54fd6939SJiyong Park #define STPMIC1_LDO3_1800000		(9U << STPMIC1_LDO12356_OUTPUT_SHIFT)
26*54fd6939SJiyong Park 
27*54fd6939SJiyong Park #define STPMIC1_BUCK_OUTPUT_SHIFT	2
28*54fd6939SJiyong Park #define STPMIC1_BUCK3_1V8		(39U << STPMIC1_BUCK_OUTPUT_SHIFT)
29*54fd6939SJiyong Park 
30*54fd6939SJiyong Park #define STPMIC1_DEFAULT_START_UP_DELAY_MS	1
31*54fd6939SJiyong Park 
32*54fd6939SJiyong Park static struct i2c_handle_s i2c_handle;
33*54fd6939SJiyong Park static uint32_t pmic_i2c_addr;
34*54fd6939SJiyong Park 
dt_get_pmic_node(void * fdt)35*54fd6939SJiyong Park static int dt_get_pmic_node(void *fdt)
36*54fd6939SJiyong Park {
37*54fd6939SJiyong Park 	return fdt_node_offset_by_compatible(fdt, -1, "st,stpmic1");
38*54fd6939SJiyong Park }
39*54fd6939SJiyong Park 
dt_pmic_status(void)40*54fd6939SJiyong Park int dt_pmic_status(void)
41*54fd6939SJiyong Park {
42*54fd6939SJiyong Park 	int node;
43*54fd6939SJiyong Park 	void *fdt;
44*54fd6939SJiyong Park 
45*54fd6939SJiyong Park 	if (fdt_get_address(&fdt) == 0) {
46*54fd6939SJiyong Park 		return -ENOENT;
47*54fd6939SJiyong Park 	}
48*54fd6939SJiyong Park 
49*54fd6939SJiyong Park 	node = dt_get_pmic_node(fdt);
50*54fd6939SJiyong Park 	if (node <= 0) {
51*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
52*54fd6939SJiyong Park 	}
53*54fd6939SJiyong Park 
54*54fd6939SJiyong Park 	return fdt_get_status(node);
55*54fd6939SJiyong Park }
56*54fd6939SJiyong Park 
dt_pmic_is_secure(void)57*54fd6939SJiyong Park static bool dt_pmic_is_secure(void)
58*54fd6939SJiyong Park {
59*54fd6939SJiyong Park 	int status = dt_pmic_status();
60*54fd6939SJiyong Park 
61*54fd6939SJiyong Park 	return (status >= 0) &&
62*54fd6939SJiyong Park 	       (status == DT_SECURE) &&
63*54fd6939SJiyong Park 	       (i2c_handle.dt_status == DT_SECURE);
64*54fd6939SJiyong Park }
65*54fd6939SJiyong Park 
66*54fd6939SJiyong Park /*
67*54fd6939SJiyong Park  * Get PMIC and its I2C bus configuration from the device tree.
68*54fd6939SJiyong Park  * Return 0 on success, negative on error, 1 if no PMIC node is found.
69*54fd6939SJiyong Park  */
dt_pmic_i2c_config(struct dt_node_info * i2c_info,struct stm32_i2c_init_s * init)70*54fd6939SJiyong Park static int dt_pmic_i2c_config(struct dt_node_info *i2c_info,
71*54fd6939SJiyong Park 			      struct stm32_i2c_init_s *init)
72*54fd6939SJiyong Park {
73*54fd6939SJiyong Park 	int pmic_node, i2c_node;
74*54fd6939SJiyong Park 	void *fdt;
75*54fd6939SJiyong Park 	const fdt32_t *cuint;
76*54fd6939SJiyong Park 
77*54fd6939SJiyong Park 	if (fdt_get_address(&fdt) == 0) {
78*54fd6939SJiyong Park 		return -ENOENT;
79*54fd6939SJiyong Park 	}
80*54fd6939SJiyong Park 
81*54fd6939SJiyong Park 	pmic_node = dt_get_pmic_node(fdt);
82*54fd6939SJiyong Park 	if (pmic_node < 0) {
83*54fd6939SJiyong Park 		return 1;
84*54fd6939SJiyong Park 	}
85*54fd6939SJiyong Park 
86*54fd6939SJiyong Park 	cuint = fdt_getprop(fdt, pmic_node, "reg", NULL);
87*54fd6939SJiyong Park 	if (cuint == NULL) {
88*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
89*54fd6939SJiyong Park 	}
90*54fd6939SJiyong Park 
91*54fd6939SJiyong Park 	pmic_i2c_addr = fdt32_to_cpu(*cuint) << 1;
92*54fd6939SJiyong Park 	if (pmic_i2c_addr > UINT16_MAX) {
93*54fd6939SJiyong Park 		return -EINVAL;
94*54fd6939SJiyong Park 	}
95*54fd6939SJiyong Park 
96*54fd6939SJiyong Park 	i2c_node = fdt_parent_offset(fdt, pmic_node);
97*54fd6939SJiyong Park 	if (i2c_node < 0) {
98*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
99*54fd6939SJiyong Park 	}
100*54fd6939SJiyong Park 
101*54fd6939SJiyong Park 	dt_fill_device_info(i2c_info, i2c_node);
102*54fd6939SJiyong Park 	if (i2c_info->base == 0U) {
103*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
104*54fd6939SJiyong Park 	}
105*54fd6939SJiyong Park 
106*54fd6939SJiyong Park 	return stm32_i2c_get_setup_from_fdt(fdt, i2c_node, init);
107*54fd6939SJiyong Park }
108*54fd6939SJiyong Park 
dt_pmic_configure_boot_on_regulators(void)109*54fd6939SJiyong Park int dt_pmic_configure_boot_on_regulators(void)
110*54fd6939SJiyong Park {
111*54fd6939SJiyong Park 	int pmic_node, regulators_node, regulator_node;
112*54fd6939SJiyong Park 	void *fdt;
113*54fd6939SJiyong Park 
114*54fd6939SJiyong Park 	if (fdt_get_address(&fdt) == 0) {
115*54fd6939SJiyong Park 		return -ENOENT;
116*54fd6939SJiyong Park 	}
117*54fd6939SJiyong Park 
118*54fd6939SJiyong Park 	pmic_node = dt_get_pmic_node(fdt);
119*54fd6939SJiyong Park 	if (pmic_node < 0) {
120*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
121*54fd6939SJiyong Park 	}
122*54fd6939SJiyong Park 
123*54fd6939SJiyong Park 	regulators_node = fdt_subnode_offset(fdt, pmic_node, "regulators");
124*54fd6939SJiyong Park 	if (regulators_node < 0) {
125*54fd6939SJiyong Park 		return -ENOENT;
126*54fd6939SJiyong Park 	}
127*54fd6939SJiyong Park 
128*54fd6939SJiyong Park 	fdt_for_each_subnode(regulator_node, fdt, regulators_node) {
129*54fd6939SJiyong Park 		const fdt32_t *cuint;
130*54fd6939SJiyong Park 		const char *node_name = fdt_get_name(fdt, regulator_node, NULL);
131*54fd6939SJiyong Park 		uint16_t voltage;
132*54fd6939SJiyong Park 		int status;
133*54fd6939SJiyong Park 
134*54fd6939SJiyong Park #if defined(IMAGE_BL2)
135*54fd6939SJiyong Park 		if ((fdt_getprop(fdt, regulator_node, "regulator-boot-on",
136*54fd6939SJiyong Park 				 NULL) == NULL) &&
137*54fd6939SJiyong Park 		    (fdt_getprop(fdt, regulator_node, "regulator-always-on",
138*54fd6939SJiyong Park 				 NULL) == NULL)) {
139*54fd6939SJiyong Park #else
140*54fd6939SJiyong Park 		if (fdt_getprop(fdt, regulator_node, "regulator-boot-on",
141*54fd6939SJiyong Park 				NULL) == NULL) {
142*54fd6939SJiyong Park #endif
143*54fd6939SJiyong Park 			continue;
144*54fd6939SJiyong Park 		}
145*54fd6939SJiyong Park 
146*54fd6939SJiyong Park 		if (fdt_getprop(fdt, regulator_node, "regulator-pull-down",
147*54fd6939SJiyong Park 				NULL) != NULL) {
148*54fd6939SJiyong Park 
149*54fd6939SJiyong Park 			status = stpmic1_regulator_pull_down_set(node_name);
150*54fd6939SJiyong Park 			if (status != 0) {
151*54fd6939SJiyong Park 				return status;
152*54fd6939SJiyong Park 			}
153*54fd6939SJiyong Park 		}
154*54fd6939SJiyong Park 
155*54fd6939SJiyong Park 		if (fdt_getprop(fdt, regulator_node, "st,mask-reset",
156*54fd6939SJiyong Park 				NULL) != NULL) {
157*54fd6939SJiyong Park 
158*54fd6939SJiyong Park 			status = stpmic1_regulator_mask_reset_set(node_name);
159*54fd6939SJiyong Park 			if (status != 0) {
160*54fd6939SJiyong Park 				return status;
161*54fd6939SJiyong Park 			}
162*54fd6939SJiyong Park 		}
163*54fd6939SJiyong Park 
164*54fd6939SJiyong Park 		cuint = fdt_getprop(fdt, regulator_node,
165*54fd6939SJiyong Park 				    "regulator-min-microvolt", NULL);
166*54fd6939SJiyong Park 		if (cuint == NULL) {
167*54fd6939SJiyong Park 			continue;
168*54fd6939SJiyong Park 		}
169*54fd6939SJiyong Park 
170*54fd6939SJiyong Park 		/* DT uses microvolts, whereas driver awaits millivolts */
171*54fd6939SJiyong Park 		voltage = (uint16_t)(fdt32_to_cpu(*cuint) / 1000U);
172*54fd6939SJiyong Park 
173*54fd6939SJiyong Park 		status = stpmic1_regulator_voltage_set(node_name, voltage);
174*54fd6939SJiyong Park 		if (status != 0) {
175*54fd6939SJiyong Park 			return status;
176*54fd6939SJiyong Park 		}
177*54fd6939SJiyong Park 
178*54fd6939SJiyong Park 		if (stpmic1_is_regulator_enabled(node_name) == 0U) {
179*54fd6939SJiyong Park 			status = stpmic1_regulator_enable(node_name);
180*54fd6939SJiyong Park 			if (status != 0) {
181*54fd6939SJiyong Park 				return status;
182*54fd6939SJiyong Park 			}
183*54fd6939SJiyong Park 		}
184*54fd6939SJiyong Park 	}
185*54fd6939SJiyong Park 
186*54fd6939SJiyong Park 	return 0;
187*54fd6939SJiyong Park }
188*54fd6939SJiyong Park 
189*54fd6939SJiyong Park bool initialize_pmic_i2c(void)
190*54fd6939SJiyong Park {
191*54fd6939SJiyong Park 	int ret;
192*54fd6939SJiyong Park 	struct dt_node_info i2c_info;
193*54fd6939SJiyong Park 	struct i2c_handle_s *i2c = &i2c_handle;
194*54fd6939SJiyong Park 	struct stm32_i2c_init_s i2c_init;
195*54fd6939SJiyong Park 
196*54fd6939SJiyong Park 	ret = dt_pmic_i2c_config(&i2c_info, &i2c_init);
197*54fd6939SJiyong Park 	if (ret < 0) {
198*54fd6939SJiyong Park 		ERROR("I2C configuration failed %d\n", ret);
199*54fd6939SJiyong Park 		panic();
200*54fd6939SJiyong Park 	}
201*54fd6939SJiyong Park 
202*54fd6939SJiyong Park 	if (ret != 0) {
203*54fd6939SJiyong Park 		return false;
204*54fd6939SJiyong Park 	}
205*54fd6939SJiyong Park 
206*54fd6939SJiyong Park 	/* Initialize PMIC I2C */
207*54fd6939SJiyong Park 	i2c->i2c_base_addr		= i2c_info.base;
208*54fd6939SJiyong Park 	i2c->dt_status			= i2c_info.status;
209*54fd6939SJiyong Park 	i2c->clock			= i2c_info.clock;
210*54fd6939SJiyong Park 	i2c->i2c_state			= I2C_STATE_RESET;
211*54fd6939SJiyong Park 	i2c_init.own_address1		= pmic_i2c_addr;
212*54fd6939SJiyong Park 	i2c_init.addressing_mode	= I2C_ADDRESSINGMODE_7BIT;
213*54fd6939SJiyong Park 	i2c_init.dual_address_mode	= I2C_DUALADDRESS_DISABLE;
214*54fd6939SJiyong Park 	i2c_init.own_address2		= 0;
215*54fd6939SJiyong Park 	i2c_init.own_address2_masks	= I2C_OAR2_OA2NOMASK;
216*54fd6939SJiyong Park 	i2c_init.general_call_mode	= I2C_GENERALCALL_DISABLE;
217*54fd6939SJiyong Park 	i2c_init.no_stretch_mode	= I2C_NOSTRETCH_DISABLE;
218*54fd6939SJiyong Park 	i2c_init.analog_filter		= 1;
219*54fd6939SJiyong Park 	i2c_init.digital_filter_coef	= 0;
220*54fd6939SJiyong Park 
221*54fd6939SJiyong Park 	ret = stm32_i2c_init(i2c, &i2c_init);
222*54fd6939SJiyong Park 	if (ret != 0) {
223*54fd6939SJiyong Park 		ERROR("Cannot initialize I2C %x (%d)\n",
224*54fd6939SJiyong Park 		      i2c->i2c_base_addr, ret);
225*54fd6939SJiyong Park 		panic();
226*54fd6939SJiyong Park 	}
227*54fd6939SJiyong Park 
228*54fd6939SJiyong Park 	if (!stm32_i2c_is_device_ready(i2c, pmic_i2c_addr, 1,
229*54fd6939SJiyong Park 				       I2C_TIMEOUT_BUSY_MS)) {
230*54fd6939SJiyong Park 		ERROR("I2C device not ready\n");
231*54fd6939SJiyong Park 		panic();
232*54fd6939SJiyong Park 	}
233*54fd6939SJiyong Park 
234*54fd6939SJiyong Park 	stpmic1_bind_i2c(i2c, (uint16_t)pmic_i2c_addr);
235*54fd6939SJiyong Park 
236*54fd6939SJiyong Park 	return true;
237*54fd6939SJiyong Park }
238*54fd6939SJiyong Park 
239*54fd6939SJiyong Park static void register_pmic_shared_peripherals(void)
240*54fd6939SJiyong Park {
241*54fd6939SJiyong Park 	uintptr_t i2c_base = i2c_handle.i2c_base_addr;
242*54fd6939SJiyong Park 
243*54fd6939SJiyong Park 	if (dt_pmic_is_secure()) {
244*54fd6939SJiyong Park 		stm32mp_register_secure_periph_iomem(i2c_base);
245*54fd6939SJiyong Park 	} else {
246*54fd6939SJiyong Park 		if (i2c_base != 0U) {
247*54fd6939SJiyong Park 			stm32mp_register_non_secure_periph_iomem(i2c_base);
248*54fd6939SJiyong Park 		}
249*54fd6939SJiyong Park 	}
250*54fd6939SJiyong Park }
251*54fd6939SJiyong Park 
252*54fd6939SJiyong Park void initialize_pmic(void)
253*54fd6939SJiyong Park {
254*54fd6939SJiyong Park 	unsigned long pmic_version;
255*54fd6939SJiyong Park 
256*54fd6939SJiyong Park 	if (!initialize_pmic_i2c()) {
257*54fd6939SJiyong Park 		VERBOSE("No PMIC\n");
258*54fd6939SJiyong Park 		return;
259*54fd6939SJiyong Park 	}
260*54fd6939SJiyong Park 
261*54fd6939SJiyong Park 	register_pmic_shared_peripherals();
262*54fd6939SJiyong Park 
263*54fd6939SJiyong Park 	if (stpmic1_get_version(&pmic_version) != 0) {
264*54fd6939SJiyong Park 		ERROR("Failed to access PMIC\n");
265*54fd6939SJiyong Park 		panic();
266*54fd6939SJiyong Park 	}
267*54fd6939SJiyong Park 
268*54fd6939SJiyong Park 	INFO("PMIC version = 0x%02lx\n", pmic_version);
269*54fd6939SJiyong Park 	stpmic1_dump_regulators();
270*54fd6939SJiyong Park 
271*54fd6939SJiyong Park #if defined(IMAGE_BL2)
272*54fd6939SJiyong Park 	if (dt_pmic_configure_boot_on_regulators() != 0) {
273*54fd6939SJiyong Park 		panic();
274*54fd6939SJiyong Park 	};
275*54fd6939SJiyong Park #endif
276*54fd6939SJiyong Park }
277*54fd6939SJiyong Park 
278*54fd6939SJiyong Park int pmic_ddr_power_init(enum ddr_type ddr_type)
279*54fd6939SJiyong Park {
280*54fd6939SJiyong Park 	bool buck3_at_1v8 = false;
281*54fd6939SJiyong Park 	uint8_t read_val;
282*54fd6939SJiyong Park 	int status;
283*54fd6939SJiyong Park 
284*54fd6939SJiyong Park 	switch (ddr_type) {
285*54fd6939SJiyong Park 	case STM32MP_DDR3:
286*54fd6939SJiyong Park 		/* Set LDO3 to sync mode */
287*54fd6939SJiyong Park 		status = stpmic1_register_read(LDO3_CONTROL_REG, &read_val);
288*54fd6939SJiyong Park 		if (status != 0) {
289*54fd6939SJiyong Park 			return status;
290*54fd6939SJiyong Park 		}
291*54fd6939SJiyong Park 
292*54fd6939SJiyong Park 		read_val &= ~STPMIC1_LDO3_MODE;
293*54fd6939SJiyong Park 		read_val &= ~STPMIC1_LDO12356_OUTPUT_MASK;
294*54fd6939SJiyong Park 		read_val |= STPMIC1_LDO3_DDR_SEL <<
295*54fd6939SJiyong Park 			    STPMIC1_LDO12356_OUTPUT_SHIFT;
296*54fd6939SJiyong Park 
297*54fd6939SJiyong Park 		status = stpmic1_register_write(LDO3_CONTROL_REG, read_val);
298*54fd6939SJiyong Park 		if (status != 0) {
299*54fd6939SJiyong Park 			return status;
300*54fd6939SJiyong Park 		}
301*54fd6939SJiyong Park 
302*54fd6939SJiyong Park 		status = stpmic1_regulator_voltage_set("buck2", 1350);
303*54fd6939SJiyong Park 		if (status != 0) {
304*54fd6939SJiyong Park 			return status;
305*54fd6939SJiyong Park 		}
306*54fd6939SJiyong Park 
307*54fd6939SJiyong Park 		status = stpmic1_regulator_enable("buck2");
308*54fd6939SJiyong Park 		if (status != 0) {
309*54fd6939SJiyong Park 			return status;
310*54fd6939SJiyong Park 		}
311*54fd6939SJiyong Park 
312*54fd6939SJiyong Park 		mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
313*54fd6939SJiyong Park 
314*54fd6939SJiyong Park 		status = stpmic1_regulator_enable("vref_ddr");
315*54fd6939SJiyong Park 		if (status != 0) {
316*54fd6939SJiyong Park 			return status;
317*54fd6939SJiyong Park 		}
318*54fd6939SJiyong Park 
319*54fd6939SJiyong Park 		mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
320*54fd6939SJiyong Park 
321*54fd6939SJiyong Park 		status = stpmic1_regulator_enable("ldo3");
322*54fd6939SJiyong Park 		if (status != 0) {
323*54fd6939SJiyong Park 			return status;
324*54fd6939SJiyong Park 		}
325*54fd6939SJiyong Park 
326*54fd6939SJiyong Park 		mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
327*54fd6939SJiyong Park 		break;
328*54fd6939SJiyong Park 
329*54fd6939SJiyong Park 	case STM32MP_LPDDR2:
330*54fd6939SJiyong Park 	case STM32MP_LPDDR3:
331*54fd6939SJiyong Park 		/*
332*54fd6939SJiyong Park 		 * Set LDO3 to 1.8V
333*54fd6939SJiyong Park 		 * Set LDO3 to bypass mode if BUCK3 = 1.8V
334*54fd6939SJiyong Park 		 * Set LDO3 to normal mode if BUCK3 != 1.8V
335*54fd6939SJiyong Park 		 */
336*54fd6939SJiyong Park 		status = stpmic1_register_read(BUCK3_CONTROL_REG, &read_val);
337*54fd6939SJiyong Park 		if (status != 0) {
338*54fd6939SJiyong Park 			return status;
339*54fd6939SJiyong Park 		}
340*54fd6939SJiyong Park 
341*54fd6939SJiyong Park 		if ((read_val & STPMIC1_BUCK3_1V8) == STPMIC1_BUCK3_1V8) {
342*54fd6939SJiyong Park 			buck3_at_1v8 = true;
343*54fd6939SJiyong Park 		}
344*54fd6939SJiyong Park 
345*54fd6939SJiyong Park 		status = stpmic1_register_read(LDO3_CONTROL_REG, &read_val);
346*54fd6939SJiyong Park 		if (status != 0) {
347*54fd6939SJiyong Park 			return status;
348*54fd6939SJiyong Park 		}
349*54fd6939SJiyong Park 
350*54fd6939SJiyong Park 		read_val &= ~STPMIC1_LDO3_MODE;
351*54fd6939SJiyong Park 		read_val &= ~STPMIC1_LDO12356_OUTPUT_MASK;
352*54fd6939SJiyong Park 		read_val |= STPMIC1_LDO3_1800000;
353*54fd6939SJiyong Park 		if (buck3_at_1v8) {
354*54fd6939SJiyong Park 			read_val |= STPMIC1_LDO3_MODE;
355*54fd6939SJiyong Park 		}
356*54fd6939SJiyong Park 
357*54fd6939SJiyong Park 		status = stpmic1_register_write(LDO3_CONTROL_REG, read_val);
358*54fd6939SJiyong Park 		if (status != 0) {
359*54fd6939SJiyong Park 			return status;
360*54fd6939SJiyong Park 		}
361*54fd6939SJiyong Park 
362*54fd6939SJiyong Park 		status = stpmic1_regulator_voltage_set("buck2", 1200);
363*54fd6939SJiyong Park 		if (status != 0) {
364*54fd6939SJiyong Park 			return status;
365*54fd6939SJiyong Park 		}
366*54fd6939SJiyong Park 
367*54fd6939SJiyong Park 		status = stpmic1_regulator_enable("ldo3");
368*54fd6939SJiyong Park 		if (status != 0) {
369*54fd6939SJiyong Park 			return status;
370*54fd6939SJiyong Park 		}
371*54fd6939SJiyong Park 
372*54fd6939SJiyong Park 		mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
373*54fd6939SJiyong Park 
374*54fd6939SJiyong Park 		status = stpmic1_regulator_enable("buck2");
375*54fd6939SJiyong Park 		if (status != 0) {
376*54fd6939SJiyong Park 			return status;
377*54fd6939SJiyong Park 		}
378*54fd6939SJiyong Park 
379*54fd6939SJiyong Park 		mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
380*54fd6939SJiyong Park 
381*54fd6939SJiyong Park 		status = stpmic1_regulator_enable("vref_ddr");
382*54fd6939SJiyong Park 		if (status != 0) {
383*54fd6939SJiyong Park 			return status;
384*54fd6939SJiyong Park 		}
385*54fd6939SJiyong Park 
386*54fd6939SJiyong Park 		mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
387*54fd6939SJiyong Park 		break;
388*54fd6939SJiyong Park 
389*54fd6939SJiyong Park 	default:
390*54fd6939SJiyong Park 		break;
391*54fd6939SJiyong Park 	};
392*54fd6939SJiyong Park 
393*54fd6939SJiyong Park 	return 0;
394*54fd6939SJiyong Park }
395