xref: /aosp_15_r20/external/arm-trusted-firmware/drivers/st/gpio/stm32_gpio.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2016-2020, STMicroelectronics - All Rights Reserved
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #include <assert.h>
8*54fd6939SJiyong Park #include <errno.h>
9*54fd6939SJiyong Park #include <stdbool.h>
10*54fd6939SJiyong Park 
11*54fd6939SJiyong Park #include <libfdt.h>
12*54fd6939SJiyong Park 
13*54fd6939SJiyong Park #include <platform_def.h>
14*54fd6939SJiyong Park 
15*54fd6939SJiyong Park #include <common/bl_common.h>
16*54fd6939SJiyong Park #include <common/debug.h>
17*54fd6939SJiyong Park #include <drivers/st/stm32_gpio.h>
18*54fd6939SJiyong Park #include <drivers/st/stm32mp_clkfunc.h>
19*54fd6939SJiyong Park #include <lib/mmio.h>
20*54fd6939SJiyong Park #include <lib/utils_def.h>
21*54fd6939SJiyong Park 
22*54fd6939SJiyong Park #define DT_GPIO_BANK_SHIFT	12
23*54fd6939SJiyong Park #define DT_GPIO_BANK_MASK	GENMASK(16, 12)
24*54fd6939SJiyong Park #define DT_GPIO_PIN_SHIFT	8
25*54fd6939SJiyong Park #define DT_GPIO_PIN_MASK	GENMASK(11, 8)
26*54fd6939SJiyong Park #define DT_GPIO_MODE_MASK	GENMASK(7, 0)
27*54fd6939SJiyong Park 
28*54fd6939SJiyong Park /*******************************************************************************
29*54fd6939SJiyong Park  * This function gets GPIO bank node in DT.
30*54fd6939SJiyong Park  * Returns node offset if status is okay in DT, else return 0
31*54fd6939SJiyong Park  ******************************************************************************/
ckeck_gpio_bank(void * fdt,uint32_t bank,int pinctrl_node)32*54fd6939SJiyong Park static int ckeck_gpio_bank(void *fdt, uint32_t bank, int pinctrl_node)
33*54fd6939SJiyong Park {
34*54fd6939SJiyong Park 	int pinctrl_subnode;
35*54fd6939SJiyong Park 	uint32_t bank_offset = stm32_get_gpio_bank_offset(bank);
36*54fd6939SJiyong Park 
37*54fd6939SJiyong Park 	fdt_for_each_subnode(pinctrl_subnode, fdt, pinctrl_node) {
38*54fd6939SJiyong Park 		const fdt32_t *cuint;
39*54fd6939SJiyong Park 
40*54fd6939SJiyong Park 		if (fdt_getprop(fdt, pinctrl_subnode,
41*54fd6939SJiyong Park 				"gpio-controller", NULL) == NULL) {
42*54fd6939SJiyong Park 			continue;
43*54fd6939SJiyong Park 		}
44*54fd6939SJiyong Park 
45*54fd6939SJiyong Park 		cuint = fdt_getprop(fdt, pinctrl_subnode, "reg", NULL);
46*54fd6939SJiyong Park 		if (cuint == NULL) {
47*54fd6939SJiyong Park 			continue;
48*54fd6939SJiyong Park 		}
49*54fd6939SJiyong Park 
50*54fd6939SJiyong Park 		if ((fdt32_to_cpu(*cuint) == bank_offset) &&
51*54fd6939SJiyong Park 		    (fdt_get_status(pinctrl_subnode) != DT_DISABLED)) {
52*54fd6939SJiyong Park 			return pinctrl_subnode;
53*54fd6939SJiyong Park 		}
54*54fd6939SJiyong Park 	}
55*54fd6939SJiyong Park 
56*54fd6939SJiyong Park 	return 0;
57*54fd6939SJiyong Park }
58*54fd6939SJiyong Park 
59*54fd6939SJiyong Park /*******************************************************************************
60*54fd6939SJiyong Park  * This function gets the pin settings from DT information.
61*54fd6939SJiyong Park  * When analyze and parsing is done, set the GPIO registers.
62*54fd6939SJiyong Park  * Returns 0 on success and a negative FDT error code on failure.
63*54fd6939SJiyong Park  ******************************************************************************/
dt_set_gpio_config(void * fdt,int node,uint8_t status)64*54fd6939SJiyong Park static int dt_set_gpio_config(void *fdt, int node, uint8_t status)
65*54fd6939SJiyong Park {
66*54fd6939SJiyong Park 	const fdt32_t *cuint, *slewrate;
67*54fd6939SJiyong Park 	int len;
68*54fd6939SJiyong Park 	int pinctrl_node;
69*54fd6939SJiyong Park 	uint32_t i;
70*54fd6939SJiyong Park 	uint32_t speed = GPIO_SPEED_LOW;
71*54fd6939SJiyong Park 	uint32_t pull = GPIO_NO_PULL;
72*54fd6939SJiyong Park 
73*54fd6939SJiyong Park 	cuint = fdt_getprop(fdt, node, "pinmux", &len);
74*54fd6939SJiyong Park 	if (cuint == NULL) {
75*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
76*54fd6939SJiyong Park 	}
77*54fd6939SJiyong Park 
78*54fd6939SJiyong Park 	pinctrl_node = fdt_parent_offset(fdt, fdt_parent_offset(fdt, node));
79*54fd6939SJiyong Park 	if (pinctrl_node < 0) {
80*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
81*54fd6939SJiyong Park 	}
82*54fd6939SJiyong Park 
83*54fd6939SJiyong Park 	slewrate = fdt_getprop(fdt, node, "slew-rate", NULL);
84*54fd6939SJiyong Park 	if (slewrate != NULL) {
85*54fd6939SJiyong Park 		speed = fdt32_to_cpu(*slewrate);
86*54fd6939SJiyong Park 	}
87*54fd6939SJiyong Park 
88*54fd6939SJiyong Park 	if (fdt_getprop(fdt, node, "bias-pull-up", NULL) != NULL) {
89*54fd6939SJiyong Park 		pull = GPIO_PULL_UP;
90*54fd6939SJiyong Park 	} else if (fdt_getprop(fdt, node, "bias-pull-down", NULL) != NULL) {
91*54fd6939SJiyong Park 		pull = GPIO_PULL_DOWN;
92*54fd6939SJiyong Park 	} else {
93*54fd6939SJiyong Park 		VERBOSE("No bias configured in node %d\n", node);
94*54fd6939SJiyong Park 	}
95*54fd6939SJiyong Park 
96*54fd6939SJiyong Park 	for (i = 0U; i < ((uint32_t)len / sizeof(uint32_t)); i++) {
97*54fd6939SJiyong Park 		uint32_t pincfg;
98*54fd6939SJiyong Park 		uint32_t bank;
99*54fd6939SJiyong Park 		uint32_t pin;
100*54fd6939SJiyong Park 		uint32_t mode;
101*54fd6939SJiyong Park 		uint32_t alternate = GPIO_ALTERNATE_(0);
102*54fd6939SJiyong Park 		int bank_node;
103*54fd6939SJiyong Park 		int clk;
104*54fd6939SJiyong Park 
105*54fd6939SJiyong Park 		pincfg = fdt32_to_cpu(*cuint);
106*54fd6939SJiyong Park 		cuint++;
107*54fd6939SJiyong Park 
108*54fd6939SJiyong Park 		bank = (pincfg & DT_GPIO_BANK_MASK) >> DT_GPIO_BANK_SHIFT;
109*54fd6939SJiyong Park 
110*54fd6939SJiyong Park 		pin = (pincfg & DT_GPIO_PIN_MASK) >> DT_GPIO_PIN_SHIFT;
111*54fd6939SJiyong Park 
112*54fd6939SJiyong Park 		mode = pincfg & DT_GPIO_MODE_MASK;
113*54fd6939SJiyong Park 
114*54fd6939SJiyong Park 		switch (mode) {
115*54fd6939SJiyong Park 		case 0:
116*54fd6939SJiyong Park 			mode = GPIO_MODE_INPUT;
117*54fd6939SJiyong Park 			break;
118*54fd6939SJiyong Park 		case 1 ... 16:
119*54fd6939SJiyong Park 			alternate = mode - 1U;
120*54fd6939SJiyong Park 			mode = GPIO_MODE_ALTERNATE;
121*54fd6939SJiyong Park 			break;
122*54fd6939SJiyong Park 		case 17:
123*54fd6939SJiyong Park 			mode = GPIO_MODE_ANALOG;
124*54fd6939SJiyong Park 			break;
125*54fd6939SJiyong Park 		default:
126*54fd6939SJiyong Park 			mode = GPIO_MODE_OUTPUT;
127*54fd6939SJiyong Park 			break;
128*54fd6939SJiyong Park 		}
129*54fd6939SJiyong Park 
130*54fd6939SJiyong Park 		if (fdt_getprop(fdt, node, "drive-open-drain", NULL) != NULL) {
131*54fd6939SJiyong Park 			mode |= GPIO_OPEN_DRAIN;
132*54fd6939SJiyong Park 		}
133*54fd6939SJiyong Park 
134*54fd6939SJiyong Park 		bank_node = ckeck_gpio_bank(fdt, bank, pinctrl_node);
135*54fd6939SJiyong Park 		if (bank_node == 0) {
136*54fd6939SJiyong Park 			ERROR("PINCTRL inconsistent in DT\n");
137*54fd6939SJiyong Park 			panic();
138*54fd6939SJiyong Park 		}
139*54fd6939SJiyong Park 
140*54fd6939SJiyong Park 		clk = fdt_get_clock_id(bank_node);
141*54fd6939SJiyong Park 		if (clk < 0) {
142*54fd6939SJiyong Park 			return -FDT_ERR_NOTFOUND;
143*54fd6939SJiyong Park 		}
144*54fd6939SJiyong Park 
145*54fd6939SJiyong Park 		/* Platform knows the clock: assert it is okay */
146*54fd6939SJiyong Park 		assert((unsigned long)clk == stm32_get_gpio_bank_clock(bank));
147*54fd6939SJiyong Park 
148*54fd6939SJiyong Park 		set_gpio(bank, pin, mode, speed, pull, alternate, status);
149*54fd6939SJiyong Park 	}
150*54fd6939SJiyong Park 
151*54fd6939SJiyong Park 	return 0;
152*54fd6939SJiyong Park }
153*54fd6939SJiyong Park 
154*54fd6939SJiyong Park /*******************************************************************************
155*54fd6939SJiyong Park  * This function gets the pin settings from DT information.
156*54fd6939SJiyong Park  * When analyze and parsing is done, set the GPIO registers.
157*54fd6939SJiyong Park  * Returns 0 on success and a negative FDT/ERRNO error code on failure.
158*54fd6939SJiyong Park  ******************************************************************************/
dt_set_pinctrl_config(int node)159*54fd6939SJiyong Park int dt_set_pinctrl_config(int node)
160*54fd6939SJiyong Park {
161*54fd6939SJiyong Park 	const fdt32_t *cuint;
162*54fd6939SJiyong Park 	int lenp = 0;
163*54fd6939SJiyong Park 	uint32_t i;
164*54fd6939SJiyong Park 	uint8_t status;
165*54fd6939SJiyong Park 	void *fdt;
166*54fd6939SJiyong Park 
167*54fd6939SJiyong Park 	if (fdt_get_address(&fdt) == 0) {
168*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
169*54fd6939SJiyong Park 	}
170*54fd6939SJiyong Park 
171*54fd6939SJiyong Park 	status = fdt_get_status(node);
172*54fd6939SJiyong Park 	if (status == DT_DISABLED) {
173*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
174*54fd6939SJiyong Park 	}
175*54fd6939SJiyong Park 
176*54fd6939SJiyong Park 	cuint = fdt_getprop(fdt, node, "pinctrl-0", &lenp);
177*54fd6939SJiyong Park 	if (cuint == NULL) {
178*54fd6939SJiyong Park 		return -FDT_ERR_NOTFOUND;
179*54fd6939SJiyong Park 	}
180*54fd6939SJiyong Park 
181*54fd6939SJiyong Park 	for (i = 0; i < ((uint32_t)lenp / 4U); i++) {
182*54fd6939SJiyong Park 		int p_node, p_subnode;
183*54fd6939SJiyong Park 
184*54fd6939SJiyong Park 		p_node = fdt_node_offset_by_phandle(fdt, fdt32_to_cpu(*cuint));
185*54fd6939SJiyong Park 		if (p_node < 0) {
186*54fd6939SJiyong Park 			return -FDT_ERR_NOTFOUND;
187*54fd6939SJiyong Park 		}
188*54fd6939SJiyong Park 
189*54fd6939SJiyong Park 		fdt_for_each_subnode(p_subnode, fdt, p_node) {
190*54fd6939SJiyong Park 			int ret = dt_set_gpio_config(fdt, p_subnode, status);
191*54fd6939SJiyong Park 
192*54fd6939SJiyong Park 			if (ret < 0) {
193*54fd6939SJiyong Park 				return ret;
194*54fd6939SJiyong Park 			}
195*54fd6939SJiyong Park 		}
196*54fd6939SJiyong Park 
197*54fd6939SJiyong Park 		cuint++;
198*54fd6939SJiyong Park 	}
199*54fd6939SJiyong Park 
200*54fd6939SJiyong Park 	return 0;
201*54fd6939SJiyong Park }
202*54fd6939SJiyong Park 
set_gpio(uint32_t bank,uint32_t pin,uint32_t mode,uint32_t speed,uint32_t pull,uint32_t alternate,uint8_t status)203*54fd6939SJiyong Park void set_gpio(uint32_t bank, uint32_t pin, uint32_t mode, uint32_t speed,
204*54fd6939SJiyong Park 	      uint32_t pull, uint32_t alternate, uint8_t status)
205*54fd6939SJiyong Park {
206*54fd6939SJiyong Park 	uintptr_t base = stm32_get_gpio_bank_base(bank);
207*54fd6939SJiyong Park 	unsigned long clock = stm32_get_gpio_bank_clock(bank);
208*54fd6939SJiyong Park 
209*54fd6939SJiyong Park 	assert(pin <= GPIO_PIN_MAX);
210*54fd6939SJiyong Park 
211*54fd6939SJiyong Park 	stm32mp_clk_enable(clock);
212*54fd6939SJiyong Park 
213*54fd6939SJiyong Park 	mmio_clrbits_32(base + GPIO_MODE_OFFSET,
214*54fd6939SJiyong Park 			((uint32_t)GPIO_MODE_MASK << (pin << 1)));
215*54fd6939SJiyong Park 	mmio_setbits_32(base + GPIO_MODE_OFFSET,
216*54fd6939SJiyong Park 			(mode & ~GPIO_OPEN_DRAIN) << (pin << 1));
217*54fd6939SJiyong Park 
218*54fd6939SJiyong Park 	if ((mode & GPIO_OPEN_DRAIN) != 0U) {
219*54fd6939SJiyong Park 		mmio_setbits_32(base + GPIO_TYPE_OFFSET, BIT(pin));
220*54fd6939SJiyong Park 	} else {
221*54fd6939SJiyong Park 		mmio_clrbits_32(base + GPIO_TYPE_OFFSET, BIT(pin));
222*54fd6939SJiyong Park 	}
223*54fd6939SJiyong Park 
224*54fd6939SJiyong Park 	mmio_clrbits_32(base + GPIO_SPEED_OFFSET,
225*54fd6939SJiyong Park 			((uint32_t)GPIO_SPEED_MASK << (pin << 1)));
226*54fd6939SJiyong Park 	mmio_setbits_32(base + GPIO_SPEED_OFFSET, speed << (pin << 1));
227*54fd6939SJiyong Park 
228*54fd6939SJiyong Park 	mmio_clrbits_32(base + GPIO_PUPD_OFFSET,
229*54fd6939SJiyong Park 			((uint32_t)GPIO_PULL_MASK << (pin << 1)));
230*54fd6939SJiyong Park 	mmio_setbits_32(base + GPIO_PUPD_OFFSET, pull << (pin << 1));
231*54fd6939SJiyong Park 
232*54fd6939SJiyong Park 	if (pin < GPIO_ALT_LOWER_LIMIT) {
233*54fd6939SJiyong Park 		mmio_clrbits_32(base + GPIO_AFRL_OFFSET,
234*54fd6939SJiyong Park 				((uint32_t)GPIO_ALTERNATE_MASK << (pin << 2)));
235*54fd6939SJiyong Park 		mmio_setbits_32(base + GPIO_AFRL_OFFSET,
236*54fd6939SJiyong Park 				alternate << (pin << 2));
237*54fd6939SJiyong Park 	} else {
238*54fd6939SJiyong Park 		mmio_clrbits_32(base + GPIO_AFRH_OFFSET,
239*54fd6939SJiyong Park 				((uint32_t)GPIO_ALTERNATE_MASK <<
240*54fd6939SJiyong Park 				 ((pin - GPIO_ALT_LOWER_LIMIT) << 2)));
241*54fd6939SJiyong Park 		mmio_setbits_32(base + GPIO_AFRH_OFFSET,
242*54fd6939SJiyong Park 				alternate << ((pin - GPIO_ALT_LOWER_LIMIT) <<
243*54fd6939SJiyong Park 					      2));
244*54fd6939SJiyong Park 	}
245*54fd6939SJiyong Park 
246*54fd6939SJiyong Park 	VERBOSE("GPIO %u mode set to 0x%x\n", bank,
247*54fd6939SJiyong Park 		mmio_read_32(base + GPIO_MODE_OFFSET));
248*54fd6939SJiyong Park 	VERBOSE("GPIO %u speed set to 0x%x\n", bank,
249*54fd6939SJiyong Park 		mmio_read_32(base + GPIO_SPEED_OFFSET));
250*54fd6939SJiyong Park 	VERBOSE("GPIO %u mode pull to 0x%x\n", bank,
251*54fd6939SJiyong Park 		mmio_read_32(base + GPIO_PUPD_OFFSET));
252*54fd6939SJiyong Park 	VERBOSE("GPIO %u mode alternate low to 0x%x\n", bank,
253*54fd6939SJiyong Park 		mmio_read_32(base + GPIO_AFRL_OFFSET));
254*54fd6939SJiyong Park 	VERBOSE("GPIO %u mode alternate high to 0x%x\n", bank,
255*54fd6939SJiyong Park 		mmio_read_32(base + GPIO_AFRH_OFFSET));
256*54fd6939SJiyong Park 
257*54fd6939SJiyong Park 	stm32mp_clk_disable(clock);
258*54fd6939SJiyong Park 
259*54fd6939SJiyong Park 	if (status == DT_SECURE) {
260*54fd6939SJiyong Park 		stm32mp_register_secure_gpio(bank, pin);
261*54fd6939SJiyong Park 		set_gpio_secure_cfg(bank, pin, true);
262*54fd6939SJiyong Park 
263*54fd6939SJiyong Park 	} else {
264*54fd6939SJiyong Park 		stm32mp_register_non_secure_gpio(bank, pin);
265*54fd6939SJiyong Park 		set_gpio_secure_cfg(bank, pin, false);
266*54fd6939SJiyong Park 	}
267*54fd6939SJiyong Park }
268*54fd6939SJiyong Park 
set_gpio_secure_cfg(uint32_t bank,uint32_t pin,bool secure)269*54fd6939SJiyong Park void set_gpio_secure_cfg(uint32_t bank, uint32_t pin, bool secure)
270*54fd6939SJiyong Park {
271*54fd6939SJiyong Park 	uintptr_t base = stm32_get_gpio_bank_base(bank);
272*54fd6939SJiyong Park 	unsigned long clock = stm32_get_gpio_bank_clock(bank);
273*54fd6939SJiyong Park 
274*54fd6939SJiyong Park 	assert(pin <= GPIO_PIN_MAX);
275*54fd6939SJiyong Park 
276*54fd6939SJiyong Park 	stm32mp_clk_enable(clock);
277*54fd6939SJiyong Park 
278*54fd6939SJiyong Park 	if (secure) {
279*54fd6939SJiyong Park 		mmio_setbits_32(base + GPIO_SECR_OFFSET, BIT(pin));
280*54fd6939SJiyong Park 	} else {
281*54fd6939SJiyong Park 		mmio_clrbits_32(base + GPIO_SECR_OFFSET, BIT(pin));
282*54fd6939SJiyong Park 	}
283*54fd6939SJiyong Park 
284*54fd6939SJiyong Park 	stm32mp_clk_disable(clock);
285*54fd6939SJiyong Park }
286