1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park * Copyright (C) 2018-2021, STMicroelectronics - All Rights Reserved
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park #include <assert.h>
8*54fd6939SJiyong Park #include <errno.h>
9*54fd6939SJiyong Park #include <stdint.h>
10*54fd6939SJiyong Park #include <stdio.h>
11*54fd6939SJiyong Park
12*54fd6939SJiyong Park #include <libfdt.h>
13*54fd6939SJiyong Park
14*54fd6939SJiyong Park #include <platform_def.h>
15*54fd6939SJiyong Park
16*54fd6939SJiyong Park #include <arch.h>
17*54fd6939SJiyong Park #include <arch_helpers.h>
18*54fd6939SJiyong Park #include <common/debug.h>
19*54fd6939SJiyong Park #include <common/fdt_wrappers.h>
20*54fd6939SJiyong Park #include <drivers/delay_timer.h>
21*54fd6939SJiyong Park #include <drivers/generic_delay_timer.h>
22*54fd6939SJiyong Park #include <drivers/st/stm32mp_clkfunc.h>
23*54fd6939SJiyong Park #include <drivers/st/stm32mp1_clk.h>
24*54fd6939SJiyong Park #include <drivers/st/stm32mp1_rcc.h>
25*54fd6939SJiyong Park #include <dt-bindings/clock/stm32mp1-clksrc.h>
26*54fd6939SJiyong Park #include <lib/mmio.h>
27*54fd6939SJiyong Park #include <lib/spinlock.h>
28*54fd6939SJiyong Park #include <lib/utils_def.h>
29*54fd6939SJiyong Park #include <plat/common/platform.h>
30*54fd6939SJiyong Park
31*54fd6939SJiyong Park #define MAX_HSI_HZ 64000000
32*54fd6939SJiyong Park #define USB_PHY_48_MHZ 48000000
33*54fd6939SJiyong Park
34*54fd6939SJiyong Park #define TIMEOUT_US_200MS U(200000)
35*54fd6939SJiyong Park #define TIMEOUT_US_1S U(1000000)
36*54fd6939SJiyong Park
37*54fd6939SJiyong Park #define PLLRDY_TIMEOUT TIMEOUT_US_200MS
38*54fd6939SJiyong Park #define CLKSRC_TIMEOUT TIMEOUT_US_200MS
39*54fd6939SJiyong Park #define CLKDIV_TIMEOUT TIMEOUT_US_200MS
40*54fd6939SJiyong Park #define HSIDIV_TIMEOUT TIMEOUT_US_200MS
41*54fd6939SJiyong Park #define OSCRDY_TIMEOUT TIMEOUT_US_1S
42*54fd6939SJiyong Park
43*54fd6939SJiyong Park const char *stm32mp_osc_node_label[NB_OSC] = {
44*54fd6939SJiyong Park [_LSI] = "clk-lsi",
45*54fd6939SJiyong Park [_LSE] = "clk-lse",
46*54fd6939SJiyong Park [_HSI] = "clk-hsi",
47*54fd6939SJiyong Park [_HSE] = "clk-hse",
48*54fd6939SJiyong Park [_CSI] = "clk-csi",
49*54fd6939SJiyong Park [_I2S_CKIN] = "i2s_ckin",
50*54fd6939SJiyong Park };
51*54fd6939SJiyong Park
52*54fd6939SJiyong Park enum stm32mp1_parent_id {
53*54fd6939SJiyong Park /* Oscillators are defined in enum stm32mp_osc_id */
54*54fd6939SJiyong Park
55*54fd6939SJiyong Park /* Other parent source */
56*54fd6939SJiyong Park _HSI_KER = NB_OSC,
57*54fd6939SJiyong Park _HSE_KER,
58*54fd6939SJiyong Park _HSE_KER_DIV2,
59*54fd6939SJiyong Park _HSE_RTC,
60*54fd6939SJiyong Park _CSI_KER,
61*54fd6939SJiyong Park _PLL1_P,
62*54fd6939SJiyong Park _PLL1_Q,
63*54fd6939SJiyong Park _PLL1_R,
64*54fd6939SJiyong Park _PLL2_P,
65*54fd6939SJiyong Park _PLL2_Q,
66*54fd6939SJiyong Park _PLL2_R,
67*54fd6939SJiyong Park _PLL3_P,
68*54fd6939SJiyong Park _PLL3_Q,
69*54fd6939SJiyong Park _PLL3_R,
70*54fd6939SJiyong Park _PLL4_P,
71*54fd6939SJiyong Park _PLL4_Q,
72*54fd6939SJiyong Park _PLL4_R,
73*54fd6939SJiyong Park _ACLK,
74*54fd6939SJiyong Park _PCLK1,
75*54fd6939SJiyong Park _PCLK2,
76*54fd6939SJiyong Park _PCLK3,
77*54fd6939SJiyong Park _PCLK4,
78*54fd6939SJiyong Park _PCLK5,
79*54fd6939SJiyong Park _HCLK6,
80*54fd6939SJiyong Park _HCLK2,
81*54fd6939SJiyong Park _CK_PER,
82*54fd6939SJiyong Park _CK_MPU,
83*54fd6939SJiyong Park _CK_MCU,
84*54fd6939SJiyong Park _USB_PHY_48,
85*54fd6939SJiyong Park _PARENT_NB,
86*54fd6939SJiyong Park _UNKNOWN_ID = 0xff,
87*54fd6939SJiyong Park };
88*54fd6939SJiyong Park
89*54fd6939SJiyong Park /* Lists only the parent clock we are interested in */
90*54fd6939SJiyong Park enum stm32mp1_parent_sel {
91*54fd6939SJiyong Park _I2C12_SEL,
92*54fd6939SJiyong Park _I2C35_SEL,
93*54fd6939SJiyong Park _STGEN_SEL,
94*54fd6939SJiyong Park _I2C46_SEL,
95*54fd6939SJiyong Park _SPI6_SEL,
96*54fd6939SJiyong Park _UART1_SEL,
97*54fd6939SJiyong Park _RNG1_SEL,
98*54fd6939SJiyong Park _UART6_SEL,
99*54fd6939SJiyong Park _UART24_SEL,
100*54fd6939SJiyong Park _UART35_SEL,
101*54fd6939SJiyong Park _UART78_SEL,
102*54fd6939SJiyong Park _SDMMC12_SEL,
103*54fd6939SJiyong Park _SDMMC3_SEL,
104*54fd6939SJiyong Park _QSPI_SEL,
105*54fd6939SJiyong Park _FMC_SEL,
106*54fd6939SJiyong Park _AXIS_SEL,
107*54fd6939SJiyong Park _MCUS_SEL,
108*54fd6939SJiyong Park _USBPHY_SEL,
109*54fd6939SJiyong Park _USBO_SEL,
110*54fd6939SJiyong Park _MPU_SEL,
111*54fd6939SJiyong Park _CKPER_SEL,
112*54fd6939SJiyong Park _RTC_SEL,
113*54fd6939SJiyong Park _PARENT_SEL_NB,
114*54fd6939SJiyong Park _UNKNOWN_SEL = 0xff,
115*54fd6939SJiyong Park };
116*54fd6939SJiyong Park
117*54fd6939SJiyong Park /* State the parent clock ID straight related to a clock */
118*54fd6939SJiyong Park static const uint8_t parent_id_clock_id[_PARENT_NB] = {
119*54fd6939SJiyong Park [_HSE] = CK_HSE,
120*54fd6939SJiyong Park [_HSI] = CK_HSI,
121*54fd6939SJiyong Park [_CSI] = CK_CSI,
122*54fd6939SJiyong Park [_LSE] = CK_LSE,
123*54fd6939SJiyong Park [_LSI] = CK_LSI,
124*54fd6939SJiyong Park [_I2S_CKIN] = _UNKNOWN_ID,
125*54fd6939SJiyong Park [_USB_PHY_48] = _UNKNOWN_ID,
126*54fd6939SJiyong Park [_HSI_KER] = CK_HSI,
127*54fd6939SJiyong Park [_HSE_KER] = CK_HSE,
128*54fd6939SJiyong Park [_HSE_KER_DIV2] = CK_HSE_DIV2,
129*54fd6939SJiyong Park [_HSE_RTC] = _UNKNOWN_ID,
130*54fd6939SJiyong Park [_CSI_KER] = CK_CSI,
131*54fd6939SJiyong Park [_PLL1_P] = PLL1_P,
132*54fd6939SJiyong Park [_PLL1_Q] = PLL1_Q,
133*54fd6939SJiyong Park [_PLL1_R] = PLL1_R,
134*54fd6939SJiyong Park [_PLL2_P] = PLL2_P,
135*54fd6939SJiyong Park [_PLL2_Q] = PLL2_Q,
136*54fd6939SJiyong Park [_PLL2_R] = PLL2_R,
137*54fd6939SJiyong Park [_PLL3_P] = PLL3_P,
138*54fd6939SJiyong Park [_PLL3_Q] = PLL3_Q,
139*54fd6939SJiyong Park [_PLL3_R] = PLL3_R,
140*54fd6939SJiyong Park [_PLL4_P] = PLL4_P,
141*54fd6939SJiyong Park [_PLL4_Q] = PLL4_Q,
142*54fd6939SJiyong Park [_PLL4_R] = PLL4_R,
143*54fd6939SJiyong Park [_ACLK] = CK_AXI,
144*54fd6939SJiyong Park [_PCLK1] = CK_AXI,
145*54fd6939SJiyong Park [_PCLK2] = CK_AXI,
146*54fd6939SJiyong Park [_PCLK3] = CK_AXI,
147*54fd6939SJiyong Park [_PCLK4] = CK_AXI,
148*54fd6939SJiyong Park [_PCLK5] = CK_AXI,
149*54fd6939SJiyong Park [_CK_PER] = CK_PER,
150*54fd6939SJiyong Park [_CK_MPU] = CK_MPU,
151*54fd6939SJiyong Park [_CK_MCU] = CK_MCU,
152*54fd6939SJiyong Park };
153*54fd6939SJiyong Park
clock_id2parent_id(unsigned long id)154*54fd6939SJiyong Park static unsigned int clock_id2parent_id(unsigned long id)
155*54fd6939SJiyong Park {
156*54fd6939SJiyong Park unsigned int n;
157*54fd6939SJiyong Park
158*54fd6939SJiyong Park for (n = 0U; n < ARRAY_SIZE(parent_id_clock_id); n++) {
159*54fd6939SJiyong Park if (parent_id_clock_id[n] == id) {
160*54fd6939SJiyong Park return n;
161*54fd6939SJiyong Park }
162*54fd6939SJiyong Park }
163*54fd6939SJiyong Park
164*54fd6939SJiyong Park return _UNKNOWN_ID;
165*54fd6939SJiyong Park }
166*54fd6939SJiyong Park
167*54fd6939SJiyong Park enum stm32mp1_pll_id {
168*54fd6939SJiyong Park _PLL1,
169*54fd6939SJiyong Park _PLL2,
170*54fd6939SJiyong Park _PLL3,
171*54fd6939SJiyong Park _PLL4,
172*54fd6939SJiyong Park _PLL_NB
173*54fd6939SJiyong Park };
174*54fd6939SJiyong Park
175*54fd6939SJiyong Park enum stm32mp1_div_id {
176*54fd6939SJiyong Park _DIV_P,
177*54fd6939SJiyong Park _DIV_Q,
178*54fd6939SJiyong Park _DIV_R,
179*54fd6939SJiyong Park _DIV_NB,
180*54fd6939SJiyong Park };
181*54fd6939SJiyong Park
182*54fd6939SJiyong Park enum stm32mp1_clksrc_id {
183*54fd6939SJiyong Park CLKSRC_MPU,
184*54fd6939SJiyong Park CLKSRC_AXI,
185*54fd6939SJiyong Park CLKSRC_MCU,
186*54fd6939SJiyong Park CLKSRC_PLL12,
187*54fd6939SJiyong Park CLKSRC_PLL3,
188*54fd6939SJiyong Park CLKSRC_PLL4,
189*54fd6939SJiyong Park CLKSRC_RTC,
190*54fd6939SJiyong Park CLKSRC_MCO1,
191*54fd6939SJiyong Park CLKSRC_MCO2,
192*54fd6939SJiyong Park CLKSRC_NB
193*54fd6939SJiyong Park };
194*54fd6939SJiyong Park
195*54fd6939SJiyong Park enum stm32mp1_clkdiv_id {
196*54fd6939SJiyong Park CLKDIV_MPU,
197*54fd6939SJiyong Park CLKDIV_AXI,
198*54fd6939SJiyong Park CLKDIV_MCU,
199*54fd6939SJiyong Park CLKDIV_APB1,
200*54fd6939SJiyong Park CLKDIV_APB2,
201*54fd6939SJiyong Park CLKDIV_APB3,
202*54fd6939SJiyong Park CLKDIV_APB4,
203*54fd6939SJiyong Park CLKDIV_APB5,
204*54fd6939SJiyong Park CLKDIV_RTC,
205*54fd6939SJiyong Park CLKDIV_MCO1,
206*54fd6939SJiyong Park CLKDIV_MCO2,
207*54fd6939SJiyong Park CLKDIV_NB
208*54fd6939SJiyong Park };
209*54fd6939SJiyong Park
210*54fd6939SJiyong Park enum stm32mp1_pllcfg {
211*54fd6939SJiyong Park PLLCFG_M,
212*54fd6939SJiyong Park PLLCFG_N,
213*54fd6939SJiyong Park PLLCFG_P,
214*54fd6939SJiyong Park PLLCFG_Q,
215*54fd6939SJiyong Park PLLCFG_R,
216*54fd6939SJiyong Park PLLCFG_O,
217*54fd6939SJiyong Park PLLCFG_NB
218*54fd6939SJiyong Park };
219*54fd6939SJiyong Park
220*54fd6939SJiyong Park enum stm32mp1_pllcsg {
221*54fd6939SJiyong Park PLLCSG_MOD_PER,
222*54fd6939SJiyong Park PLLCSG_INC_STEP,
223*54fd6939SJiyong Park PLLCSG_SSCG_MODE,
224*54fd6939SJiyong Park PLLCSG_NB
225*54fd6939SJiyong Park };
226*54fd6939SJiyong Park
227*54fd6939SJiyong Park enum stm32mp1_plltype {
228*54fd6939SJiyong Park PLL_800,
229*54fd6939SJiyong Park PLL_1600,
230*54fd6939SJiyong Park PLL_TYPE_NB
231*54fd6939SJiyong Park };
232*54fd6939SJiyong Park
233*54fd6939SJiyong Park struct stm32mp1_pll {
234*54fd6939SJiyong Park uint8_t refclk_min;
235*54fd6939SJiyong Park uint8_t refclk_max;
236*54fd6939SJiyong Park uint8_t divn_max;
237*54fd6939SJiyong Park };
238*54fd6939SJiyong Park
239*54fd6939SJiyong Park struct stm32mp1_clk_gate {
240*54fd6939SJiyong Park uint16_t offset;
241*54fd6939SJiyong Park uint8_t bit;
242*54fd6939SJiyong Park uint8_t index;
243*54fd6939SJiyong Park uint8_t set_clr;
244*54fd6939SJiyong Park uint8_t sel; /* Relates to enum stm32mp1_parent_sel */
245*54fd6939SJiyong Park uint8_t fixed; /* Relates to enum stm32mp1_parent_id */
246*54fd6939SJiyong Park };
247*54fd6939SJiyong Park
248*54fd6939SJiyong Park struct stm32mp1_clk_sel {
249*54fd6939SJiyong Park uint16_t offset;
250*54fd6939SJiyong Park uint8_t src;
251*54fd6939SJiyong Park uint8_t msk;
252*54fd6939SJiyong Park uint8_t nb_parent;
253*54fd6939SJiyong Park const uint8_t *parent;
254*54fd6939SJiyong Park };
255*54fd6939SJiyong Park
256*54fd6939SJiyong Park #define REFCLK_SIZE 4
257*54fd6939SJiyong Park struct stm32mp1_clk_pll {
258*54fd6939SJiyong Park enum stm32mp1_plltype plltype;
259*54fd6939SJiyong Park uint16_t rckxselr;
260*54fd6939SJiyong Park uint16_t pllxcfgr1;
261*54fd6939SJiyong Park uint16_t pllxcfgr2;
262*54fd6939SJiyong Park uint16_t pllxfracr;
263*54fd6939SJiyong Park uint16_t pllxcr;
264*54fd6939SJiyong Park uint16_t pllxcsgr;
265*54fd6939SJiyong Park enum stm32mp_osc_id refclk[REFCLK_SIZE];
266*54fd6939SJiyong Park };
267*54fd6939SJiyong Park
268*54fd6939SJiyong Park /* Clocks with selectable source and non set/clr register access */
269*54fd6939SJiyong Park #define _CLK_SELEC(off, b, idx, s) \
270*54fd6939SJiyong Park { \
271*54fd6939SJiyong Park .offset = (off), \
272*54fd6939SJiyong Park .bit = (b), \
273*54fd6939SJiyong Park .index = (idx), \
274*54fd6939SJiyong Park .set_clr = 0, \
275*54fd6939SJiyong Park .sel = (s), \
276*54fd6939SJiyong Park .fixed = _UNKNOWN_ID, \
277*54fd6939SJiyong Park }
278*54fd6939SJiyong Park
279*54fd6939SJiyong Park /* Clocks with fixed source and non set/clr register access */
280*54fd6939SJiyong Park #define _CLK_FIXED(off, b, idx, f) \
281*54fd6939SJiyong Park { \
282*54fd6939SJiyong Park .offset = (off), \
283*54fd6939SJiyong Park .bit = (b), \
284*54fd6939SJiyong Park .index = (idx), \
285*54fd6939SJiyong Park .set_clr = 0, \
286*54fd6939SJiyong Park .sel = _UNKNOWN_SEL, \
287*54fd6939SJiyong Park .fixed = (f), \
288*54fd6939SJiyong Park }
289*54fd6939SJiyong Park
290*54fd6939SJiyong Park /* Clocks with selectable source and set/clr register access */
291*54fd6939SJiyong Park #define _CLK_SC_SELEC(off, b, idx, s) \
292*54fd6939SJiyong Park { \
293*54fd6939SJiyong Park .offset = (off), \
294*54fd6939SJiyong Park .bit = (b), \
295*54fd6939SJiyong Park .index = (idx), \
296*54fd6939SJiyong Park .set_clr = 1, \
297*54fd6939SJiyong Park .sel = (s), \
298*54fd6939SJiyong Park .fixed = _UNKNOWN_ID, \
299*54fd6939SJiyong Park }
300*54fd6939SJiyong Park
301*54fd6939SJiyong Park /* Clocks with fixed source and set/clr register access */
302*54fd6939SJiyong Park #define _CLK_SC_FIXED(off, b, idx, f) \
303*54fd6939SJiyong Park { \
304*54fd6939SJiyong Park .offset = (off), \
305*54fd6939SJiyong Park .bit = (b), \
306*54fd6939SJiyong Park .index = (idx), \
307*54fd6939SJiyong Park .set_clr = 1, \
308*54fd6939SJiyong Park .sel = _UNKNOWN_SEL, \
309*54fd6939SJiyong Park .fixed = (f), \
310*54fd6939SJiyong Park }
311*54fd6939SJiyong Park
312*54fd6939SJiyong Park #define _CLK_PARENT_SEL(_label, _rcc_selr, _parents) \
313*54fd6939SJiyong Park [_ ## _label ## _SEL] = { \
314*54fd6939SJiyong Park .offset = _rcc_selr, \
315*54fd6939SJiyong Park .src = _rcc_selr ## _ ## _label ## SRC_SHIFT, \
316*54fd6939SJiyong Park .msk = (_rcc_selr ## _ ## _label ## SRC_MASK) >> \
317*54fd6939SJiyong Park (_rcc_selr ## _ ## _label ## SRC_SHIFT), \
318*54fd6939SJiyong Park .parent = (_parents), \
319*54fd6939SJiyong Park .nb_parent = ARRAY_SIZE(_parents) \
320*54fd6939SJiyong Park }
321*54fd6939SJiyong Park
322*54fd6939SJiyong Park #define _CLK_PLL(idx, type, off1, off2, off3, \
323*54fd6939SJiyong Park off4, off5, off6, \
324*54fd6939SJiyong Park p1, p2, p3, p4) \
325*54fd6939SJiyong Park [(idx)] = { \
326*54fd6939SJiyong Park .plltype = (type), \
327*54fd6939SJiyong Park .rckxselr = (off1), \
328*54fd6939SJiyong Park .pllxcfgr1 = (off2), \
329*54fd6939SJiyong Park .pllxcfgr2 = (off3), \
330*54fd6939SJiyong Park .pllxfracr = (off4), \
331*54fd6939SJiyong Park .pllxcr = (off5), \
332*54fd6939SJiyong Park .pllxcsgr = (off6), \
333*54fd6939SJiyong Park .refclk[0] = (p1), \
334*54fd6939SJiyong Park .refclk[1] = (p2), \
335*54fd6939SJiyong Park .refclk[2] = (p3), \
336*54fd6939SJiyong Park .refclk[3] = (p4), \
337*54fd6939SJiyong Park }
338*54fd6939SJiyong Park
339*54fd6939SJiyong Park #define NB_GATES ARRAY_SIZE(stm32mp1_clk_gate)
340*54fd6939SJiyong Park
341*54fd6939SJiyong Park static const struct stm32mp1_clk_gate stm32mp1_clk_gate[] = {
342*54fd6939SJiyong Park _CLK_FIXED(RCC_DDRITFCR, 0, DDRC1, _ACLK),
343*54fd6939SJiyong Park _CLK_FIXED(RCC_DDRITFCR, 1, DDRC1LP, _ACLK),
344*54fd6939SJiyong Park _CLK_FIXED(RCC_DDRITFCR, 2, DDRC2, _ACLK),
345*54fd6939SJiyong Park _CLK_FIXED(RCC_DDRITFCR, 3, DDRC2LP, _ACLK),
346*54fd6939SJiyong Park _CLK_FIXED(RCC_DDRITFCR, 4, DDRPHYC, _PLL2_R),
347*54fd6939SJiyong Park _CLK_FIXED(RCC_DDRITFCR, 5, DDRPHYCLP, _PLL2_R),
348*54fd6939SJiyong Park _CLK_FIXED(RCC_DDRITFCR, 6, DDRCAPB, _PCLK4),
349*54fd6939SJiyong Park _CLK_FIXED(RCC_DDRITFCR, 7, DDRCAPBLP, _PCLK4),
350*54fd6939SJiyong Park _CLK_FIXED(RCC_DDRITFCR, 8, AXIDCG, _ACLK),
351*54fd6939SJiyong Park _CLK_FIXED(RCC_DDRITFCR, 9, DDRPHYCAPB, _PCLK4),
352*54fd6939SJiyong Park _CLK_FIXED(RCC_DDRITFCR, 10, DDRPHYCAPBLP, _PCLK4),
353*54fd6939SJiyong Park
354*54fd6939SJiyong Park _CLK_SC_FIXED(RCC_MP_APB1ENSETR, 6, TIM12_K, _PCLK1),
355*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 14, USART2_K, _UART24_SEL),
356*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 15, USART3_K, _UART35_SEL),
357*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 16, UART4_K, _UART24_SEL),
358*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 17, UART5_K, _UART35_SEL),
359*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 18, UART7_K, _UART78_SEL),
360*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 19, UART8_K, _UART78_SEL),
361*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 21, I2C1_K, _I2C12_SEL),
362*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 22, I2C2_K, _I2C12_SEL),
363*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 23, I2C3_K, _I2C35_SEL),
364*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 24, I2C5_K, _I2C35_SEL),
365*54fd6939SJiyong Park
366*54fd6939SJiyong Park _CLK_SC_FIXED(RCC_MP_APB2ENSETR, 2, TIM15_K, _PCLK2),
367*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB2ENSETR, 13, USART6_K, _UART6_SEL),
368*54fd6939SJiyong Park
369*54fd6939SJiyong Park _CLK_SC_FIXED(RCC_MP_APB3ENSETR, 11, SYSCFG, _UNKNOWN_ID),
370*54fd6939SJiyong Park
371*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB4ENSETR, 8, DDRPERFM, _UNKNOWN_SEL),
372*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB4ENSETR, 15, IWDG2, _UNKNOWN_SEL),
373*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB4ENSETR, 16, USBPHY_K, _USBPHY_SEL),
374*54fd6939SJiyong Park
375*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 0, SPI6_K, _SPI6_SEL),
376*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 2, I2C4_K, _I2C46_SEL),
377*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 3, I2C6_K, _I2C46_SEL),
378*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 4, USART1_K, _UART1_SEL),
379*54fd6939SJiyong Park _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 8, RTCAPB, _PCLK5),
380*54fd6939SJiyong Park _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 11, TZC1, _PCLK5),
381*54fd6939SJiyong Park _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 12, TZC2, _PCLK5),
382*54fd6939SJiyong Park _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 13, TZPC, _PCLK5),
383*54fd6939SJiyong Park _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 15, IWDG1, _PCLK5),
384*54fd6939SJiyong Park _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 16, BSEC, _PCLK5),
385*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 20, STGEN_K, _STGEN_SEL),
386*54fd6939SJiyong Park
387*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 8, USBO_K, _USBO_SEL),
388*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 16, SDMMC3_K, _SDMMC3_SEL),
389*54fd6939SJiyong Park
390*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 0, GPIOA, _UNKNOWN_SEL),
391*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 1, GPIOB, _UNKNOWN_SEL),
392*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 2, GPIOC, _UNKNOWN_SEL),
393*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 3, GPIOD, _UNKNOWN_SEL),
394*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 4, GPIOE, _UNKNOWN_SEL),
395*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 5, GPIOF, _UNKNOWN_SEL),
396*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 6, GPIOG, _UNKNOWN_SEL),
397*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 7, GPIOH, _UNKNOWN_SEL),
398*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 8, GPIOI, _UNKNOWN_SEL),
399*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 9, GPIOJ, _UNKNOWN_SEL),
400*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 10, GPIOK, _UNKNOWN_SEL),
401*54fd6939SJiyong Park
402*54fd6939SJiyong Park _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 0, GPIOZ, _PCLK5),
403*54fd6939SJiyong Park _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 4, CRYP1, _PCLK5),
404*54fd6939SJiyong Park _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 5, HASH1, _PCLK5),
405*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB5ENSETR, 6, RNG1_K, _RNG1_SEL),
406*54fd6939SJiyong Park _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 8, BKPSRAM, _PCLK5),
407*54fd6939SJiyong Park
408*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 12, FMC_K, _FMC_SEL),
409*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 14, QSPI_K, _QSPI_SEL),
410*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 16, SDMMC1_K, _SDMMC12_SEL),
411*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 17, SDMMC2_K, _SDMMC12_SEL),
412*54fd6939SJiyong Park _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 24, USBH, _UNKNOWN_SEL),
413*54fd6939SJiyong Park
414*54fd6939SJiyong Park _CLK_SELEC(RCC_BDCR, 20, RTC, _RTC_SEL),
415*54fd6939SJiyong Park _CLK_SELEC(RCC_DBGCFGR, 8, CK_DBG, _UNKNOWN_SEL),
416*54fd6939SJiyong Park };
417*54fd6939SJiyong Park
418*54fd6939SJiyong Park static const uint8_t i2c12_parents[] = {
419*54fd6939SJiyong Park _PCLK1, _PLL4_R, _HSI_KER, _CSI_KER
420*54fd6939SJiyong Park };
421*54fd6939SJiyong Park
422*54fd6939SJiyong Park static const uint8_t i2c35_parents[] = {
423*54fd6939SJiyong Park _PCLK1, _PLL4_R, _HSI_KER, _CSI_KER
424*54fd6939SJiyong Park };
425*54fd6939SJiyong Park
426*54fd6939SJiyong Park static const uint8_t stgen_parents[] = {
427*54fd6939SJiyong Park _HSI_KER, _HSE_KER
428*54fd6939SJiyong Park };
429*54fd6939SJiyong Park
430*54fd6939SJiyong Park static const uint8_t i2c46_parents[] = {
431*54fd6939SJiyong Park _PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER
432*54fd6939SJiyong Park };
433*54fd6939SJiyong Park
434*54fd6939SJiyong Park static const uint8_t spi6_parents[] = {
435*54fd6939SJiyong Park _PCLK5, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER, _PLL3_Q
436*54fd6939SJiyong Park };
437*54fd6939SJiyong Park
438*54fd6939SJiyong Park static const uint8_t usart1_parents[] = {
439*54fd6939SJiyong Park _PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER, _PLL4_Q, _HSE_KER
440*54fd6939SJiyong Park };
441*54fd6939SJiyong Park
442*54fd6939SJiyong Park static const uint8_t rng1_parents[] = {
443*54fd6939SJiyong Park _CSI, _PLL4_R, _LSE, _LSI
444*54fd6939SJiyong Park };
445*54fd6939SJiyong Park
446*54fd6939SJiyong Park static const uint8_t uart6_parents[] = {
447*54fd6939SJiyong Park _PCLK2, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER
448*54fd6939SJiyong Park };
449*54fd6939SJiyong Park
450*54fd6939SJiyong Park static const uint8_t uart234578_parents[] = {
451*54fd6939SJiyong Park _PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER
452*54fd6939SJiyong Park };
453*54fd6939SJiyong Park
454*54fd6939SJiyong Park static const uint8_t sdmmc12_parents[] = {
455*54fd6939SJiyong Park _HCLK6, _PLL3_R, _PLL4_P, _HSI_KER
456*54fd6939SJiyong Park };
457*54fd6939SJiyong Park
458*54fd6939SJiyong Park static const uint8_t sdmmc3_parents[] = {
459*54fd6939SJiyong Park _HCLK2, _PLL3_R, _PLL4_P, _HSI_KER
460*54fd6939SJiyong Park };
461*54fd6939SJiyong Park
462*54fd6939SJiyong Park static const uint8_t qspi_parents[] = {
463*54fd6939SJiyong Park _ACLK, _PLL3_R, _PLL4_P, _CK_PER
464*54fd6939SJiyong Park };
465*54fd6939SJiyong Park
466*54fd6939SJiyong Park static const uint8_t fmc_parents[] = {
467*54fd6939SJiyong Park _ACLK, _PLL3_R, _PLL4_P, _CK_PER
468*54fd6939SJiyong Park };
469*54fd6939SJiyong Park
470*54fd6939SJiyong Park static const uint8_t axiss_parents[] = {
471*54fd6939SJiyong Park _HSI, _HSE, _PLL2_P
472*54fd6939SJiyong Park };
473*54fd6939SJiyong Park
474*54fd6939SJiyong Park static const uint8_t mcuss_parents[] = {
475*54fd6939SJiyong Park _HSI, _HSE, _CSI, _PLL3_P
476*54fd6939SJiyong Park };
477*54fd6939SJiyong Park
478*54fd6939SJiyong Park static const uint8_t usbphy_parents[] = {
479*54fd6939SJiyong Park _HSE_KER, _PLL4_R, _HSE_KER_DIV2
480*54fd6939SJiyong Park };
481*54fd6939SJiyong Park
482*54fd6939SJiyong Park static const uint8_t usbo_parents[] = {
483*54fd6939SJiyong Park _PLL4_R, _USB_PHY_48
484*54fd6939SJiyong Park };
485*54fd6939SJiyong Park
486*54fd6939SJiyong Park static const uint8_t mpu_parents[] = {
487*54fd6939SJiyong Park _HSI, _HSE, _PLL1_P, _PLL1_P /* specific div */
488*54fd6939SJiyong Park };
489*54fd6939SJiyong Park
490*54fd6939SJiyong Park static const uint8_t per_parents[] = {
491*54fd6939SJiyong Park _HSI, _HSE, _CSI,
492*54fd6939SJiyong Park };
493*54fd6939SJiyong Park
494*54fd6939SJiyong Park static const uint8_t rtc_parents[] = {
495*54fd6939SJiyong Park _UNKNOWN_ID, _LSE, _LSI, _HSE_RTC
496*54fd6939SJiyong Park };
497*54fd6939SJiyong Park
498*54fd6939SJiyong Park static const struct stm32mp1_clk_sel stm32mp1_clk_sel[_PARENT_SEL_NB] = {
499*54fd6939SJiyong Park _CLK_PARENT_SEL(I2C12, RCC_I2C12CKSELR, i2c12_parents),
500*54fd6939SJiyong Park _CLK_PARENT_SEL(I2C35, RCC_I2C35CKSELR, i2c35_parents),
501*54fd6939SJiyong Park _CLK_PARENT_SEL(STGEN, RCC_STGENCKSELR, stgen_parents),
502*54fd6939SJiyong Park _CLK_PARENT_SEL(I2C46, RCC_I2C46CKSELR, i2c46_parents),
503*54fd6939SJiyong Park _CLK_PARENT_SEL(SPI6, RCC_SPI6CKSELR, spi6_parents),
504*54fd6939SJiyong Park _CLK_PARENT_SEL(UART1, RCC_UART1CKSELR, usart1_parents),
505*54fd6939SJiyong Park _CLK_PARENT_SEL(RNG1, RCC_RNG1CKSELR, rng1_parents),
506*54fd6939SJiyong Park _CLK_PARENT_SEL(MPU, RCC_MPCKSELR, mpu_parents),
507*54fd6939SJiyong Park _CLK_PARENT_SEL(CKPER, RCC_CPERCKSELR, per_parents),
508*54fd6939SJiyong Park _CLK_PARENT_SEL(RTC, RCC_BDCR, rtc_parents),
509*54fd6939SJiyong Park _CLK_PARENT_SEL(UART6, RCC_UART6CKSELR, uart6_parents),
510*54fd6939SJiyong Park _CLK_PARENT_SEL(UART24, RCC_UART24CKSELR, uart234578_parents),
511*54fd6939SJiyong Park _CLK_PARENT_SEL(UART35, RCC_UART35CKSELR, uart234578_parents),
512*54fd6939SJiyong Park _CLK_PARENT_SEL(UART78, RCC_UART78CKSELR, uart234578_parents),
513*54fd6939SJiyong Park _CLK_PARENT_SEL(SDMMC12, RCC_SDMMC12CKSELR, sdmmc12_parents),
514*54fd6939SJiyong Park _CLK_PARENT_SEL(SDMMC3, RCC_SDMMC3CKSELR, sdmmc3_parents),
515*54fd6939SJiyong Park _CLK_PARENT_SEL(QSPI, RCC_QSPICKSELR, qspi_parents),
516*54fd6939SJiyong Park _CLK_PARENT_SEL(FMC, RCC_FMCCKSELR, fmc_parents),
517*54fd6939SJiyong Park _CLK_PARENT_SEL(AXIS, RCC_ASSCKSELR, axiss_parents),
518*54fd6939SJiyong Park _CLK_PARENT_SEL(MCUS, RCC_MSSCKSELR, mcuss_parents),
519*54fd6939SJiyong Park _CLK_PARENT_SEL(USBPHY, RCC_USBCKSELR, usbphy_parents),
520*54fd6939SJiyong Park _CLK_PARENT_SEL(USBO, RCC_USBCKSELR, usbo_parents),
521*54fd6939SJiyong Park };
522*54fd6939SJiyong Park
523*54fd6939SJiyong Park /* Define characteristic of PLL according type */
524*54fd6939SJiyong Park #define DIVN_MIN 24
525*54fd6939SJiyong Park static const struct stm32mp1_pll stm32mp1_pll[PLL_TYPE_NB] = {
526*54fd6939SJiyong Park [PLL_800] = {
527*54fd6939SJiyong Park .refclk_min = 4,
528*54fd6939SJiyong Park .refclk_max = 16,
529*54fd6939SJiyong Park .divn_max = 99,
530*54fd6939SJiyong Park },
531*54fd6939SJiyong Park [PLL_1600] = {
532*54fd6939SJiyong Park .refclk_min = 8,
533*54fd6939SJiyong Park .refclk_max = 16,
534*54fd6939SJiyong Park .divn_max = 199,
535*54fd6939SJiyong Park },
536*54fd6939SJiyong Park };
537*54fd6939SJiyong Park
538*54fd6939SJiyong Park /* PLLNCFGR2 register divider by output */
539*54fd6939SJiyong Park static const uint8_t pllncfgr2[_DIV_NB] = {
540*54fd6939SJiyong Park [_DIV_P] = RCC_PLLNCFGR2_DIVP_SHIFT,
541*54fd6939SJiyong Park [_DIV_Q] = RCC_PLLNCFGR2_DIVQ_SHIFT,
542*54fd6939SJiyong Park [_DIV_R] = RCC_PLLNCFGR2_DIVR_SHIFT,
543*54fd6939SJiyong Park };
544*54fd6939SJiyong Park
545*54fd6939SJiyong Park static const struct stm32mp1_clk_pll stm32mp1_clk_pll[_PLL_NB] = {
546*54fd6939SJiyong Park _CLK_PLL(_PLL1, PLL_1600,
547*54fd6939SJiyong Park RCC_RCK12SELR, RCC_PLL1CFGR1, RCC_PLL1CFGR2,
548*54fd6939SJiyong Park RCC_PLL1FRACR, RCC_PLL1CR, RCC_PLL1CSGR,
549*54fd6939SJiyong Park _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID),
550*54fd6939SJiyong Park _CLK_PLL(_PLL2, PLL_1600,
551*54fd6939SJiyong Park RCC_RCK12SELR, RCC_PLL2CFGR1, RCC_PLL2CFGR2,
552*54fd6939SJiyong Park RCC_PLL2FRACR, RCC_PLL2CR, RCC_PLL2CSGR,
553*54fd6939SJiyong Park _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID),
554*54fd6939SJiyong Park _CLK_PLL(_PLL3, PLL_800,
555*54fd6939SJiyong Park RCC_RCK3SELR, RCC_PLL3CFGR1, RCC_PLL3CFGR2,
556*54fd6939SJiyong Park RCC_PLL3FRACR, RCC_PLL3CR, RCC_PLL3CSGR,
557*54fd6939SJiyong Park _HSI, _HSE, _CSI, _UNKNOWN_OSC_ID),
558*54fd6939SJiyong Park _CLK_PLL(_PLL4, PLL_800,
559*54fd6939SJiyong Park RCC_RCK4SELR, RCC_PLL4CFGR1, RCC_PLL4CFGR2,
560*54fd6939SJiyong Park RCC_PLL4FRACR, RCC_PLL4CR, RCC_PLL4CSGR,
561*54fd6939SJiyong Park _HSI, _HSE, _CSI, _I2S_CKIN),
562*54fd6939SJiyong Park };
563*54fd6939SJiyong Park
564*54fd6939SJiyong Park /* Prescaler table lookups for clock computation */
565*54fd6939SJiyong Park /* div = /1 /2 /4 /8 / 16 /64 /128 /512 */
566*54fd6939SJiyong Park static const uint8_t stm32mp1_mcu_div[16] = {
567*54fd6939SJiyong Park 0, 1, 2, 3, 4, 6, 7, 8, 9, 9, 9, 9, 9, 9, 9, 9
568*54fd6939SJiyong Park };
569*54fd6939SJiyong Park
570*54fd6939SJiyong Park /* div = /1 /2 /4 /8 /16 : same divider for PMU and APBX */
571*54fd6939SJiyong Park #define stm32mp1_mpu_div stm32mp1_mpu_apbx_div
572*54fd6939SJiyong Park #define stm32mp1_apbx_div stm32mp1_mpu_apbx_div
573*54fd6939SJiyong Park static const uint8_t stm32mp1_mpu_apbx_div[8] = {
574*54fd6939SJiyong Park 0, 1, 2, 3, 4, 4, 4, 4
575*54fd6939SJiyong Park };
576*54fd6939SJiyong Park
577*54fd6939SJiyong Park /* div = /1 /2 /3 /4 */
578*54fd6939SJiyong Park static const uint8_t stm32mp1_axi_div[8] = {
579*54fd6939SJiyong Park 1, 2, 3, 4, 4, 4, 4, 4
580*54fd6939SJiyong Park };
581*54fd6939SJiyong Park
582*54fd6939SJiyong Park static const char * const stm32mp1_clk_parent_name[_PARENT_NB] __unused = {
583*54fd6939SJiyong Park [_HSI] = "HSI",
584*54fd6939SJiyong Park [_HSE] = "HSE",
585*54fd6939SJiyong Park [_CSI] = "CSI",
586*54fd6939SJiyong Park [_LSI] = "LSI",
587*54fd6939SJiyong Park [_LSE] = "LSE",
588*54fd6939SJiyong Park [_I2S_CKIN] = "I2S_CKIN",
589*54fd6939SJiyong Park [_HSI_KER] = "HSI_KER",
590*54fd6939SJiyong Park [_HSE_KER] = "HSE_KER",
591*54fd6939SJiyong Park [_HSE_KER_DIV2] = "HSE_KER_DIV2",
592*54fd6939SJiyong Park [_HSE_RTC] = "HSE_RTC",
593*54fd6939SJiyong Park [_CSI_KER] = "CSI_KER",
594*54fd6939SJiyong Park [_PLL1_P] = "PLL1_P",
595*54fd6939SJiyong Park [_PLL1_Q] = "PLL1_Q",
596*54fd6939SJiyong Park [_PLL1_R] = "PLL1_R",
597*54fd6939SJiyong Park [_PLL2_P] = "PLL2_P",
598*54fd6939SJiyong Park [_PLL2_Q] = "PLL2_Q",
599*54fd6939SJiyong Park [_PLL2_R] = "PLL2_R",
600*54fd6939SJiyong Park [_PLL3_P] = "PLL3_P",
601*54fd6939SJiyong Park [_PLL3_Q] = "PLL3_Q",
602*54fd6939SJiyong Park [_PLL3_R] = "PLL3_R",
603*54fd6939SJiyong Park [_PLL4_P] = "PLL4_P",
604*54fd6939SJiyong Park [_PLL4_Q] = "PLL4_Q",
605*54fd6939SJiyong Park [_PLL4_R] = "PLL4_R",
606*54fd6939SJiyong Park [_ACLK] = "ACLK",
607*54fd6939SJiyong Park [_PCLK1] = "PCLK1",
608*54fd6939SJiyong Park [_PCLK2] = "PCLK2",
609*54fd6939SJiyong Park [_PCLK3] = "PCLK3",
610*54fd6939SJiyong Park [_PCLK4] = "PCLK4",
611*54fd6939SJiyong Park [_PCLK5] = "PCLK5",
612*54fd6939SJiyong Park [_HCLK6] = "KCLK6",
613*54fd6939SJiyong Park [_HCLK2] = "HCLK2",
614*54fd6939SJiyong Park [_CK_PER] = "CK_PER",
615*54fd6939SJiyong Park [_CK_MPU] = "CK_MPU",
616*54fd6939SJiyong Park [_CK_MCU] = "CK_MCU",
617*54fd6939SJiyong Park [_USB_PHY_48] = "USB_PHY_48",
618*54fd6939SJiyong Park };
619*54fd6939SJiyong Park
620*54fd6939SJiyong Park /* RCC clock device driver private */
621*54fd6939SJiyong Park static unsigned long stm32mp1_osc[NB_OSC];
622*54fd6939SJiyong Park static struct spinlock reg_lock;
623*54fd6939SJiyong Park static unsigned int gate_refcounts[NB_GATES];
624*54fd6939SJiyong Park static struct spinlock refcount_lock;
625*54fd6939SJiyong Park
gate_ref(unsigned int idx)626*54fd6939SJiyong Park static const struct stm32mp1_clk_gate *gate_ref(unsigned int idx)
627*54fd6939SJiyong Park {
628*54fd6939SJiyong Park return &stm32mp1_clk_gate[idx];
629*54fd6939SJiyong Park }
630*54fd6939SJiyong Park
clk_sel_ref(unsigned int idx)631*54fd6939SJiyong Park static const struct stm32mp1_clk_sel *clk_sel_ref(unsigned int idx)
632*54fd6939SJiyong Park {
633*54fd6939SJiyong Park return &stm32mp1_clk_sel[idx];
634*54fd6939SJiyong Park }
635*54fd6939SJiyong Park
pll_ref(unsigned int idx)636*54fd6939SJiyong Park static const struct stm32mp1_clk_pll *pll_ref(unsigned int idx)
637*54fd6939SJiyong Park {
638*54fd6939SJiyong Park return &stm32mp1_clk_pll[idx];
639*54fd6939SJiyong Park }
640*54fd6939SJiyong Park
stm32mp1_clk_lock(struct spinlock * lock)641*54fd6939SJiyong Park static void stm32mp1_clk_lock(struct spinlock *lock)
642*54fd6939SJiyong Park {
643*54fd6939SJiyong Park if (stm32mp_lock_available()) {
644*54fd6939SJiyong Park /* Assume interrupts are masked */
645*54fd6939SJiyong Park spin_lock(lock);
646*54fd6939SJiyong Park }
647*54fd6939SJiyong Park }
648*54fd6939SJiyong Park
stm32mp1_clk_unlock(struct spinlock * lock)649*54fd6939SJiyong Park static void stm32mp1_clk_unlock(struct spinlock *lock)
650*54fd6939SJiyong Park {
651*54fd6939SJiyong Park if (stm32mp_lock_available()) {
652*54fd6939SJiyong Park spin_unlock(lock);
653*54fd6939SJiyong Park }
654*54fd6939SJiyong Park }
655*54fd6939SJiyong Park
stm32mp1_rcc_is_secure(void)656*54fd6939SJiyong Park bool stm32mp1_rcc_is_secure(void)
657*54fd6939SJiyong Park {
658*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
659*54fd6939SJiyong Park uint32_t mask = RCC_TZCR_TZEN;
660*54fd6939SJiyong Park
661*54fd6939SJiyong Park return (mmio_read_32(rcc_base + RCC_TZCR) & mask) == mask;
662*54fd6939SJiyong Park }
663*54fd6939SJiyong Park
stm32mp1_rcc_is_mckprot(void)664*54fd6939SJiyong Park bool stm32mp1_rcc_is_mckprot(void)
665*54fd6939SJiyong Park {
666*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
667*54fd6939SJiyong Park uint32_t mask = RCC_TZCR_TZEN | RCC_TZCR_MCKPROT;
668*54fd6939SJiyong Park
669*54fd6939SJiyong Park return (mmio_read_32(rcc_base + RCC_TZCR) & mask) == mask;
670*54fd6939SJiyong Park }
671*54fd6939SJiyong Park
stm32mp1_clk_rcc_regs_lock(void)672*54fd6939SJiyong Park void stm32mp1_clk_rcc_regs_lock(void)
673*54fd6939SJiyong Park {
674*54fd6939SJiyong Park stm32mp1_clk_lock(®_lock);
675*54fd6939SJiyong Park }
676*54fd6939SJiyong Park
stm32mp1_clk_rcc_regs_unlock(void)677*54fd6939SJiyong Park void stm32mp1_clk_rcc_regs_unlock(void)
678*54fd6939SJiyong Park {
679*54fd6939SJiyong Park stm32mp1_clk_unlock(®_lock);
680*54fd6939SJiyong Park }
681*54fd6939SJiyong Park
stm32mp1_clk_get_fixed(enum stm32mp_osc_id idx)682*54fd6939SJiyong Park static unsigned long stm32mp1_clk_get_fixed(enum stm32mp_osc_id idx)
683*54fd6939SJiyong Park {
684*54fd6939SJiyong Park if (idx >= NB_OSC) {
685*54fd6939SJiyong Park return 0;
686*54fd6939SJiyong Park }
687*54fd6939SJiyong Park
688*54fd6939SJiyong Park return stm32mp1_osc[idx];
689*54fd6939SJiyong Park }
690*54fd6939SJiyong Park
stm32mp1_clk_get_gated_id(unsigned long id)691*54fd6939SJiyong Park static int stm32mp1_clk_get_gated_id(unsigned long id)
692*54fd6939SJiyong Park {
693*54fd6939SJiyong Park unsigned int i;
694*54fd6939SJiyong Park
695*54fd6939SJiyong Park for (i = 0U; i < NB_GATES; i++) {
696*54fd6939SJiyong Park if (gate_ref(i)->index == id) {
697*54fd6939SJiyong Park return i;
698*54fd6939SJiyong Park }
699*54fd6939SJiyong Park }
700*54fd6939SJiyong Park
701*54fd6939SJiyong Park ERROR("%s: clk id %d not found\n", __func__, (uint32_t)id);
702*54fd6939SJiyong Park
703*54fd6939SJiyong Park return -EINVAL;
704*54fd6939SJiyong Park }
705*54fd6939SJiyong Park
stm32mp1_clk_get_sel(int i)706*54fd6939SJiyong Park static enum stm32mp1_parent_sel stm32mp1_clk_get_sel(int i)
707*54fd6939SJiyong Park {
708*54fd6939SJiyong Park return (enum stm32mp1_parent_sel)(gate_ref(i)->sel);
709*54fd6939SJiyong Park }
710*54fd6939SJiyong Park
stm32mp1_clk_get_fixed_parent(int i)711*54fd6939SJiyong Park static enum stm32mp1_parent_id stm32mp1_clk_get_fixed_parent(int i)
712*54fd6939SJiyong Park {
713*54fd6939SJiyong Park return (enum stm32mp1_parent_id)(gate_ref(i)->fixed);
714*54fd6939SJiyong Park }
715*54fd6939SJiyong Park
stm32mp1_clk_get_parent(unsigned long id)716*54fd6939SJiyong Park static int stm32mp1_clk_get_parent(unsigned long id)
717*54fd6939SJiyong Park {
718*54fd6939SJiyong Park const struct stm32mp1_clk_sel *sel;
719*54fd6939SJiyong Park uint32_t p_sel;
720*54fd6939SJiyong Park int i;
721*54fd6939SJiyong Park enum stm32mp1_parent_id p;
722*54fd6939SJiyong Park enum stm32mp1_parent_sel s;
723*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
724*54fd6939SJiyong Park
725*54fd6939SJiyong Park /* Few non gateable clock have a static parent ID, find them */
726*54fd6939SJiyong Park i = (int)clock_id2parent_id(id);
727*54fd6939SJiyong Park if (i != _UNKNOWN_ID) {
728*54fd6939SJiyong Park return i;
729*54fd6939SJiyong Park }
730*54fd6939SJiyong Park
731*54fd6939SJiyong Park i = stm32mp1_clk_get_gated_id(id);
732*54fd6939SJiyong Park if (i < 0) {
733*54fd6939SJiyong Park panic();
734*54fd6939SJiyong Park }
735*54fd6939SJiyong Park
736*54fd6939SJiyong Park p = stm32mp1_clk_get_fixed_parent(i);
737*54fd6939SJiyong Park if (p < _PARENT_NB) {
738*54fd6939SJiyong Park return (int)p;
739*54fd6939SJiyong Park }
740*54fd6939SJiyong Park
741*54fd6939SJiyong Park s = stm32mp1_clk_get_sel(i);
742*54fd6939SJiyong Park if (s == _UNKNOWN_SEL) {
743*54fd6939SJiyong Park return -EINVAL;
744*54fd6939SJiyong Park }
745*54fd6939SJiyong Park if (s >= _PARENT_SEL_NB) {
746*54fd6939SJiyong Park panic();
747*54fd6939SJiyong Park }
748*54fd6939SJiyong Park
749*54fd6939SJiyong Park sel = clk_sel_ref(s);
750*54fd6939SJiyong Park p_sel = (mmio_read_32(rcc_base + sel->offset) &
751*54fd6939SJiyong Park (sel->msk << sel->src)) >> sel->src;
752*54fd6939SJiyong Park if (p_sel < sel->nb_parent) {
753*54fd6939SJiyong Park return (int)sel->parent[p_sel];
754*54fd6939SJiyong Park }
755*54fd6939SJiyong Park
756*54fd6939SJiyong Park return -EINVAL;
757*54fd6939SJiyong Park }
758*54fd6939SJiyong Park
stm32mp1_pll_get_fref(const struct stm32mp1_clk_pll * pll)759*54fd6939SJiyong Park static unsigned long stm32mp1_pll_get_fref(const struct stm32mp1_clk_pll *pll)
760*54fd6939SJiyong Park {
761*54fd6939SJiyong Park uint32_t selr = mmio_read_32(stm32mp_rcc_base() + pll->rckxselr);
762*54fd6939SJiyong Park uint32_t src = selr & RCC_SELR_REFCLK_SRC_MASK;
763*54fd6939SJiyong Park
764*54fd6939SJiyong Park return stm32mp1_clk_get_fixed(pll->refclk[src]);
765*54fd6939SJiyong Park }
766*54fd6939SJiyong Park
767*54fd6939SJiyong Park /*
768*54fd6939SJiyong Park * pll_get_fvco() : return the VCO or (VCO / 2) frequency for the requested PLL
769*54fd6939SJiyong Park * - PLL1 & PLL2 => return VCO / 2 with Fpll_y_ck = FVCO / 2 * (DIVy + 1)
770*54fd6939SJiyong Park * - PLL3 & PLL4 => return VCO with Fpll_y_ck = FVCO / (DIVy + 1)
771*54fd6939SJiyong Park * => in all cases Fpll_y_ck = pll_get_fvco() / (DIVy + 1)
772*54fd6939SJiyong Park */
stm32mp1_pll_get_fvco(const struct stm32mp1_clk_pll * pll)773*54fd6939SJiyong Park static unsigned long stm32mp1_pll_get_fvco(const struct stm32mp1_clk_pll *pll)
774*54fd6939SJiyong Park {
775*54fd6939SJiyong Park unsigned long refclk, fvco;
776*54fd6939SJiyong Park uint32_t cfgr1, fracr, divm, divn;
777*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
778*54fd6939SJiyong Park
779*54fd6939SJiyong Park cfgr1 = mmio_read_32(rcc_base + pll->pllxcfgr1);
780*54fd6939SJiyong Park fracr = mmio_read_32(rcc_base + pll->pllxfracr);
781*54fd6939SJiyong Park
782*54fd6939SJiyong Park divm = (cfgr1 & (RCC_PLLNCFGR1_DIVM_MASK)) >> RCC_PLLNCFGR1_DIVM_SHIFT;
783*54fd6939SJiyong Park divn = cfgr1 & RCC_PLLNCFGR1_DIVN_MASK;
784*54fd6939SJiyong Park
785*54fd6939SJiyong Park refclk = stm32mp1_pll_get_fref(pll);
786*54fd6939SJiyong Park
787*54fd6939SJiyong Park /*
788*54fd6939SJiyong Park * With FRACV :
789*54fd6939SJiyong Park * Fvco = Fck_ref * ((DIVN + 1) + FRACV / 2^13) / (DIVM + 1)
790*54fd6939SJiyong Park * Without FRACV
791*54fd6939SJiyong Park * Fvco = Fck_ref * ((DIVN + 1) / (DIVM + 1)
792*54fd6939SJiyong Park */
793*54fd6939SJiyong Park if ((fracr & RCC_PLLNFRACR_FRACLE) != 0U) {
794*54fd6939SJiyong Park uint32_t fracv = (fracr & RCC_PLLNFRACR_FRACV_MASK) >>
795*54fd6939SJiyong Park RCC_PLLNFRACR_FRACV_SHIFT;
796*54fd6939SJiyong Park unsigned long long numerator, denominator;
797*54fd6939SJiyong Park
798*54fd6939SJiyong Park numerator = (((unsigned long long)divn + 1U) << 13) + fracv;
799*54fd6939SJiyong Park numerator = refclk * numerator;
800*54fd6939SJiyong Park denominator = ((unsigned long long)divm + 1U) << 13;
801*54fd6939SJiyong Park fvco = (unsigned long)(numerator / denominator);
802*54fd6939SJiyong Park } else {
803*54fd6939SJiyong Park fvco = (unsigned long)(refclk * (divn + 1U) / (divm + 1U));
804*54fd6939SJiyong Park }
805*54fd6939SJiyong Park
806*54fd6939SJiyong Park return fvco;
807*54fd6939SJiyong Park }
808*54fd6939SJiyong Park
stm32mp1_read_pll_freq(enum stm32mp1_pll_id pll_id,enum stm32mp1_div_id div_id)809*54fd6939SJiyong Park static unsigned long stm32mp1_read_pll_freq(enum stm32mp1_pll_id pll_id,
810*54fd6939SJiyong Park enum stm32mp1_div_id div_id)
811*54fd6939SJiyong Park {
812*54fd6939SJiyong Park const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
813*54fd6939SJiyong Park unsigned long dfout;
814*54fd6939SJiyong Park uint32_t cfgr2, divy;
815*54fd6939SJiyong Park
816*54fd6939SJiyong Park if (div_id >= _DIV_NB) {
817*54fd6939SJiyong Park return 0;
818*54fd6939SJiyong Park }
819*54fd6939SJiyong Park
820*54fd6939SJiyong Park cfgr2 = mmio_read_32(stm32mp_rcc_base() + pll->pllxcfgr2);
821*54fd6939SJiyong Park divy = (cfgr2 >> pllncfgr2[div_id]) & RCC_PLLNCFGR2_DIVX_MASK;
822*54fd6939SJiyong Park
823*54fd6939SJiyong Park dfout = stm32mp1_pll_get_fvco(pll) / (divy + 1U);
824*54fd6939SJiyong Park
825*54fd6939SJiyong Park return dfout;
826*54fd6939SJiyong Park }
827*54fd6939SJiyong Park
get_clock_rate(int p)828*54fd6939SJiyong Park static unsigned long get_clock_rate(int p)
829*54fd6939SJiyong Park {
830*54fd6939SJiyong Park uint32_t reg, clkdiv;
831*54fd6939SJiyong Park unsigned long clock = 0;
832*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
833*54fd6939SJiyong Park
834*54fd6939SJiyong Park switch (p) {
835*54fd6939SJiyong Park case _CK_MPU:
836*54fd6939SJiyong Park /* MPU sub system */
837*54fd6939SJiyong Park reg = mmio_read_32(rcc_base + RCC_MPCKSELR);
838*54fd6939SJiyong Park switch (reg & RCC_SELR_SRC_MASK) {
839*54fd6939SJiyong Park case RCC_MPCKSELR_HSI:
840*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_HSI);
841*54fd6939SJiyong Park break;
842*54fd6939SJiyong Park case RCC_MPCKSELR_HSE:
843*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_HSE);
844*54fd6939SJiyong Park break;
845*54fd6939SJiyong Park case RCC_MPCKSELR_PLL:
846*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
847*54fd6939SJiyong Park break;
848*54fd6939SJiyong Park case RCC_MPCKSELR_PLL_MPUDIV:
849*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
850*54fd6939SJiyong Park
851*54fd6939SJiyong Park reg = mmio_read_32(rcc_base + RCC_MPCKDIVR);
852*54fd6939SJiyong Park clkdiv = reg & RCC_MPUDIV_MASK;
853*54fd6939SJiyong Park clock >>= stm32mp1_mpu_div[clkdiv];
854*54fd6939SJiyong Park break;
855*54fd6939SJiyong Park default:
856*54fd6939SJiyong Park break;
857*54fd6939SJiyong Park }
858*54fd6939SJiyong Park break;
859*54fd6939SJiyong Park /* AXI sub system */
860*54fd6939SJiyong Park case _ACLK:
861*54fd6939SJiyong Park case _HCLK2:
862*54fd6939SJiyong Park case _HCLK6:
863*54fd6939SJiyong Park case _PCLK4:
864*54fd6939SJiyong Park case _PCLK5:
865*54fd6939SJiyong Park reg = mmio_read_32(rcc_base + RCC_ASSCKSELR);
866*54fd6939SJiyong Park switch (reg & RCC_SELR_SRC_MASK) {
867*54fd6939SJiyong Park case RCC_ASSCKSELR_HSI:
868*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_HSI);
869*54fd6939SJiyong Park break;
870*54fd6939SJiyong Park case RCC_ASSCKSELR_HSE:
871*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_HSE);
872*54fd6939SJiyong Park break;
873*54fd6939SJiyong Park case RCC_ASSCKSELR_PLL:
874*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P);
875*54fd6939SJiyong Park break;
876*54fd6939SJiyong Park default:
877*54fd6939SJiyong Park break;
878*54fd6939SJiyong Park }
879*54fd6939SJiyong Park
880*54fd6939SJiyong Park /* System clock divider */
881*54fd6939SJiyong Park reg = mmio_read_32(rcc_base + RCC_AXIDIVR);
882*54fd6939SJiyong Park clock /= stm32mp1_axi_div[reg & RCC_AXIDIV_MASK];
883*54fd6939SJiyong Park
884*54fd6939SJiyong Park switch (p) {
885*54fd6939SJiyong Park case _PCLK4:
886*54fd6939SJiyong Park reg = mmio_read_32(rcc_base + RCC_APB4DIVR);
887*54fd6939SJiyong Park clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
888*54fd6939SJiyong Park break;
889*54fd6939SJiyong Park case _PCLK5:
890*54fd6939SJiyong Park reg = mmio_read_32(rcc_base + RCC_APB5DIVR);
891*54fd6939SJiyong Park clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
892*54fd6939SJiyong Park break;
893*54fd6939SJiyong Park default:
894*54fd6939SJiyong Park break;
895*54fd6939SJiyong Park }
896*54fd6939SJiyong Park break;
897*54fd6939SJiyong Park /* MCU sub system */
898*54fd6939SJiyong Park case _CK_MCU:
899*54fd6939SJiyong Park case _PCLK1:
900*54fd6939SJiyong Park case _PCLK2:
901*54fd6939SJiyong Park case _PCLK3:
902*54fd6939SJiyong Park reg = mmio_read_32(rcc_base + RCC_MSSCKSELR);
903*54fd6939SJiyong Park switch (reg & RCC_SELR_SRC_MASK) {
904*54fd6939SJiyong Park case RCC_MSSCKSELR_HSI:
905*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_HSI);
906*54fd6939SJiyong Park break;
907*54fd6939SJiyong Park case RCC_MSSCKSELR_HSE:
908*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_HSE);
909*54fd6939SJiyong Park break;
910*54fd6939SJiyong Park case RCC_MSSCKSELR_CSI:
911*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_CSI);
912*54fd6939SJiyong Park break;
913*54fd6939SJiyong Park case RCC_MSSCKSELR_PLL:
914*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P);
915*54fd6939SJiyong Park break;
916*54fd6939SJiyong Park default:
917*54fd6939SJiyong Park break;
918*54fd6939SJiyong Park }
919*54fd6939SJiyong Park
920*54fd6939SJiyong Park /* MCU clock divider */
921*54fd6939SJiyong Park reg = mmio_read_32(rcc_base + RCC_MCUDIVR);
922*54fd6939SJiyong Park clock >>= stm32mp1_mcu_div[reg & RCC_MCUDIV_MASK];
923*54fd6939SJiyong Park
924*54fd6939SJiyong Park switch (p) {
925*54fd6939SJiyong Park case _PCLK1:
926*54fd6939SJiyong Park reg = mmio_read_32(rcc_base + RCC_APB1DIVR);
927*54fd6939SJiyong Park clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
928*54fd6939SJiyong Park break;
929*54fd6939SJiyong Park case _PCLK2:
930*54fd6939SJiyong Park reg = mmio_read_32(rcc_base + RCC_APB2DIVR);
931*54fd6939SJiyong Park clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
932*54fd6939SJiyong Park break;
933*54fd6939SJiyong Park case _PCLK3:
934*54fd6939SJiyong Park reg = mmio_read_32(rcc_base + RCC_APB3DIVR);
935*54fd6939SJiyong Park clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
936*54fd6939SJiyong Park break;
937*54fd6939SJiyong Park case _CK_MCU:
938*54fd6939SJiyong Park default:
939*54fd6939SJiyong Park break;
940*54fd6939SJiyong Park }
941*54fd6939SJiyong Park break;
942*54fd6939SJiyong Park case _CK_PER:
943*54fd6939SJiyong Park reg = mmio_read_32(rcc_base + RCC_CPERCKSELR);
944*54fd6939SJiyong Park switch (reg & RCC_SELR_SRC_MASK) {
945*54fd6939SJiyong Park case RCC_CPERCKSELR_HSI:
946*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_HSI);
947*54fd6939SJiyong Park break;
948*54fd6939SJiyong Park case RCC_CPERCKSELR_HSE:
949*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_HSE);
950*54fd6939SJiyong Park break;
951*54fd6939SJiyong Park case RCC_CPERCKSELR_CSI:
952*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_CSI);
953*54fd6939SJiyong Park break;
954*54fd6939SJiyong Park default:
955*54fd6939SJiyong Park break;
956*54fd6939SJiyong Park }
957*54fd6939SJiyong Park break;
958*54fd6939SJiyong Park case _HSI:
959*54fd6939SJiyong Park case _HSI_KER:
960*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_HSI);
961*54fd6939SJiyong Park break;
962*54fd6939SJiyong Park case _CSI:
963*54fd6939SJiyong Park case _CSI_KER:
964*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_CSI);
965*54fd6939SJiyong Park break;
966*54fd6939SJiyong Park case _HSE:
967*54fd6939SJiyong Park case _HSE_KER:
968*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_HSE);
969*54fd6939SJiyong Park break;
970*54fd6939SJiyong Park case _HSE_KER_DIV2:
971*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_HSE) >> 1;
972*54fd6939SJiyong Park break;
973*54fd6939SJiyong Park case _HSE_RTC:
974*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_HSE);
975*54fd6939SJiyong Park clock /= (mmio_read_32(rcc_base + RCC_RTCDIVR) & RCC_DIVR_DIV_MASK) + 1U;
976*54fd6939SJiyong Park break;
977*54fd6939SJiyong Park case _LSI:
978*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_LSI);
979*54fd6939SJiyong Park break;
980*54fd6939SJiyong Park case _LSE:
981*54fd6939SJiyong Park clock = stm32mp1_clk_get_fixed(_LSE);
982*54fd6939SJiyong Park break;
983*54fd6939SJiyong Park /* PLL */
984*54fd6939SJiyong Park case _PLL1_P:
985*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
986*54fd6939SJiyong Park break;
987*54fd6939SJiyong Park case _PLL1_Q:
988*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL1, _DIV_Q);
989*54fd6939SJiyong Park break;
990*54fd6939SJiyong Park case _PLL1_R:
991*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL1, _DIV_R);
992*54fd6939SJiyong Park break;
993*54fd6939SJiyong Park case _PLL2_P:
994*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P);
995*54fd6939SJiyong Park break;
996*54fd6939SJiyong Park case _PLL2_Q:
997*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL2, _DIV_Q);
998*54fd6939SJiyong Park break;
999*54fd6939SJiyong Park case _PLL2_R:
1000*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL2, _DIV_R);
1001*54fd6939SJiyong Park break;
1002*54fd6939SJiyong Park case _PLL3_P:
1003*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P);
1004*54fd6939SJiyong Park break;
1005*54fd6939SJiyong Park case _PLL3_Q:
1006*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL3, _DIV_Q);
1007*54fd6939SJiyong Park break;
1008*54fd6939SJiyong Park case _PLL3_R:
1009*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL3, _DIV_R);
1010*54fd6939SJiyong Park break;
1011*54fd6939SJiyong Park case _PLL4_P:
1012*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL4, _DIV_P);
1013*54fd6939SJiyong Park break;
1014*54fd6939SJiyong Park case _PLL4_Q:
1015*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL4, _DIV_Q);
1016*54fd6939SJiyong Park break;
1017*54fd6939SJiyong Park case _PLL4_R:
1018*54fd6939SJiyong Park clock = stm32mp1_read_pll_freq(_PLL4, _DIV_R);
1019*54fd6939SJiyong Park break;
1020*54fd6939SJiyong Park /* Other */
1021*54fd6939SJiyong Park case _USB_PHY_48:
1022*54fd6939SJiyong Park clock = USB_PHY_48_MHZ;
1023*54fd6939SJiyong Park break;
1024*54fd6939SJiyong Park default:
1025*54fd6939SJiyong Park break;
1026*54fd6939SJiyong Park }
1027*54fd6939SJiyong Park
1028*54fd6939SJiyong Park return clock;
1029*54fd6939SJiyong Park }
1030*54fd6939SJiyong Park
__clk_enable(struct stm32mp1_clk_gate const * gate)1031*54fd6939SJiyong Park static void __clk_enable(struct stm32mp1_clk_gate const *gate)
1032*54fd6939SJiyong Park {
1033*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
1034*54fd6939SJiyong Park
1035*54fd6939SJiyong Park VERBOSE("Enable clock %u\n", gate->index);
1036*54fd6939SJiyong Park
1037*54fd6939SJiyong Park if (gate->set_clr != 0U) {
1038*54fd6939SJiyong Park mmio_write_32(rcc_base + gate->offset, BIT(gate->bit));
1039*54fd6939SJiyong Park } else {
1040*54fd6939SJiyong Park mmio_setbits_32(rcc_base + gate->offset, BIT(gate->bit));
1041*54fd6939SJiyong Park }
1042*54fd6939SJiyong Park }
1043*54fd6939SJiyong Park
__clk_disable(struct stm32mp1_clk_gate const * gate)1044*54fd6939SJiyong Park static void __clk_disable(struct stm32mp1_clk_gate const *gate)
1045*54fd6939SJiyong Park {
1046*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
1047*54fd6939SJiyong Park
1048*54fd6939SJiyong Park VERBOSE("Disable clock %u\n", gate->index);
1049*54fd6939SJiyong Park
1050*54fd6939SJiyong Park if (gate->set_clr != 0U) {
1051*54fd6939SJiyong Park mmio_write_32(rcc_base + gate->offset + RCC_MP_ENCLRR_OFFSET,
1052*54fd6939SJiyong Park BIT(gate->bit));
1053*54fd6939SJiyong Park } else {
1054*54fd6939SJiyong Park mmio_clrbits_32(rcc_base + gate->offset, BIT(gate->bit));
1055*54fd6939SJiyong Park }
1056*54fd6939SJiyong Park }
1057*54fd6939SJiyong Park
__clk_is_enabled(struct stm32mp1_clk_gate const * gate)1058*54fd6939SJiyong Park static bool __clk_is_enabled(struct stm32mp1_clk_gate const *gate)
1059*54fd6939SJiyong Park {
1060*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
1061*54fd6939SJiyong Park
1062*54fd6939SJiyong Park return mmio_read_32(rcc_base + gate->offset) & BIT(gate->bit);
1063*54fd6939SJiyong Park }
1064*54fd6939SJiyong Park
stm32mp1_clk_get_refcount(unsigned long id)1065*54fd6939SJiyong Park unsigned int stm32mp1_clk_get_refcount(unsigned long id)
1066*54fd6939SJiyong Park {
1067*54fd6939SJiyong Park int i = stm32mp1_clk_get_gated_id(id);
1068*54fd6939SJiyong Park
1069*54fd6939SJiyong Park if (i < 0) {
1070*54fd6939SJiyong Park panic();
1071*54fd6939SJiyong Park }
1072*54fd6939SJiyong Park
1073*54fd6939SJiyong Park return gate_refcounts[i];
1074*54fd6939SJiyong Park }
1075*54fd6939SJiyong Park
1076*54fd6939SJiyong Park /* Oscillators and PLLs are not gated at runtime */
clock_is_always_on(unsigned long id)1077*54fd6939SJiyong Park static bool clock_is_always_on(unsigned long id)
1078*54fd6939SJiyong Park {
1079*54fd6939SJiyong Park switch (id) {
1080*54fd6939SJiyong Park case CK_HSE:
1081*54fd6939SJiyong Park case CK_CSI:
1082*54fd6939SJiyong Park case CK_LSI:
1083*54fd6939SJiyong Park case CK_LSE:
1084*54fd6939SJiyong Park case CK_HSI:
1085*54fd6939SJiyong Park case CK_HSE_DIV2:
1086*54fd6939SJiyong Park case PLL1_Q:
1087*54fd6939SJiyong Park case PLL1_R:
1088*54fd6939SJiyong Park case PLL2_P:
1089*54fd6939SJiyong Park case PLL2_Q:
1090*54fd6939SJiyong Park case PLL2_R:
1091*54fd6939SJiyong Park case PLL3_P:
1092*54fd6939SJiyong Park case PLL3_Q:
1093*54fd6939SJiyong Park case PLL3_R:
1094*54fd6939SJiyong Park case CK_AXI:
1095*54fd6939SJiyong Park case CK_MPU:
1096*54fd6939SJiyong Park case CK_MCU:
1097*54fd6939SJiyong Park case RTC:
1098*54fd6939SJiyong Park return true;
1099*54fd6939SJiyong Park default:
1100*54fd6939SJiyong Park return false;
1101*54fd6939SJiyong Park }
1102*54fd6939SJiyong Park }
1103*54fd6939SJiyong Park
__stm32mp1_clk_enable(unsigned long id,bool secure)1104*54fd6939SJiyong Park void __stm32mp1_clk_enable(unsigned long id, bool secure)
1105*54fd6939SJiyong Park {
1106*54fd6939SJiyong Park const struct stm32mp1_clk_gate *gate;
1107*54fd6939SJiyong Park int i;
1108*54fd6939SJiyong Park unsigned int *refcnt;
1109*54fd6939SJiyong Park
1110*54fd6939SJiyong Park if (clock_is_always_on(id)) {
1111*54fd6939SJiyong Park return;
1112*54fd6939SJiyong Park }
1113*54fd6939SJiyong Park
1114*54fd6939SJiyong Park i = stm32mp1_clk_get_gated_id(id);
1115*54fd6939SJiyong Park if (i < 0) {
1116*54fd6939SJiyong Park ERROR("Clock %d can't be enabled\n", (uint32_t)id);
1117*54fd6939SJiyong Park panic();
1118*54fd6939SJiyong Park }
1119*54fd6939SJiyong Park
1120*54fd6939SJiyong Park gate = gate_ref(i);
1121*54fd6939SJiyong Park refcnt = &gate_refcounts[i];
1122*54fd6939SJiyong Park
1123*54fd6939SJiyong Park stm32mp1_clk_lock(&refcount_lock);
1124*54fd6939SJiyong Park
1125*54fd6939SJiyong Park if (stm32mp_incr_shrefcnt(refcnt, secure) != 0) {
1126*54fd6939SJiyong Park __clk_enable(gate);
1127*54fd6939SJiyong Park }
1128*54fd6939SJiyong Park
1129*54fd6939SJiyong Park stm32mp1_clk_unlock(&refcount_lock);
1130*54fd6939SJiyong Park }
1131*54fd6939SJiyong Park
__stm32mp1_clk_disable(unsigned long id,bool secure)1132*54fd6939SJiyong Park void __stm32mp1_clk_disable(unsigned long id, bool secure)
1133*54fd6939SJiyong Park {
1134*54fd6939SJiyong Park const struct stm32mp1_clk_gate *gate;
1135*54fd6939SJiyong Park int i;
1136*54fd6939SJiyong Park unsigned int *refcnt;
1137*54fd6939SJiyong Park
1138*54fd6939SJiyong Park if (clock_is_always_on(id)) {
1139*54fd6939SJiyong Park return;
1140*54fd6939SJiyong Park }
1141*54fd6939SJiyong Park
1142*54fd6939SJiyong Park i = stm32mp1_clk_get_gated_id(id);
1143*54fd6939SJiyong Park if (i < 0) {
1144*54fd6939SJiyong Park ERROR("Clock %d can't be disabled\n", (uint32_t)id);
1145*54fd6939SJiyong Park panic();
1146*54fd6939SJiyong Park }
1147*54fd6939SJiyong Park
1148*54fd6939SJiyong Park gate = gate_ref(i);
1149*54fd6939SJiyong Park refcnt = &gate_refcounts[i];
1150*54fd6939SJiyong Park
1151*54fd6939SJiyong Park stm32mp1_clk_lock(&refcount_lock);
1152*54fd6939SJiyong Park
1153*54fd6939SJiyong Park if (stm32mp_decr_shrefcnt(refcnt, secure) != 0) {
1154*54fd6939SJiyong Park __clk_disable(gate);
1155*54fd6939SJiyong Park }
1156*54fd6939SJiyong Park
1157*54fd6939SJiyong Park stm32mp1_clk_unlock(&refcount_lock);
1158*54fd6939SJiyong Park }
1159*54fd6939SJiyong Park
stm32mp_clk_enable(unsigned long id)1160*54fd6939SJiyong Park void stm32mp_clk_enable(unsigned long id)
1161*54fd6939SJiyong Park {
1162*54fd6939SJiyong Park __stm32mp1_clk_enable(id, true);
1163*54fd6939SJiyong Park }
1164*54fd6939SJiyong Park
stm32mp_clk_disable(unsigned long id)1165*54fd6939SJiyong Park void stm32mp_clk_disable(unsigned long id)
1166*54fd6939SJiyong Park {
1167*54fd6939SJiyong Park __stm32mp1_clk_disable(id, true);
1168*54fd6939SJiyong Park }
1169*54fd6939SJiyong Park
stm32mp_clk_is_enabled(unsigned long id)1170*54fd6939SJiyong Park bool stm32mp_clk_is_enabled(unsigned long id)
1171*54fd6939SJiyong Park {
1172*54fd6939SJiyong Park int i;
1173*54fd6939SJiyong Park
1174*54fd6939SJiyong Park if (clock_is_always_on(id)) {
1175*54fd6939SJiyong Park return true;
1176*54fd6939SJiyong Park }
1177*54fd6939SJiyong Park
1178*54fd6939SJiyong Park i = stm32mp1_clk_get_gated_id(id);
1179*54fd6939SJiyong Park if (i < 0) {
1180*54fd6939SJiyong Park panic();
1181*54fd6939SJiyong Park }
1182*54fd6939SJiyong Park
1183*54fd6939SJiyong Park return __clk_is_enabled(gate_ref(i));
1184*54fd6939SJiyong Park }
1185*54fd6939SJiyong Park
stm32mp_clk_get_rate(unsigned long id)1186*54fd6939SJiyong Park unsigned long stm32mp_clk_get_rate(unsigned long id)
1187*54fd6939SJiyong Park {
1188*54fd6939SJiyong Park int p = stm32mp1_clk_get_parent(id);
1189*54fd6939SJiyong Park
1190*54fd6939SJiyong Park if (p < 0) {
1191*54fd6939SJiyong Park return 0;
1192*54fd6939SJiyong Park }
1193*54fd6939SJiyong Park
1194*54fd6939SJiyong Park return get_clock_rate(p);
1195*54fd6939SJiyong Park }
1196*54fd6939SJiyong Park
stm32mp1_ls_osc_set(bool enable,uint32_t offset,uint32_t mask_on)1197*54fd6939SJiyong Park static void stm32mp1_ls_osc_set(bool enable, uint32_t offset, uint32_t mask_on)
1198*54fd6939SJiyong Park {
1199*54fd6939SJiyong Park uintptr_t address = stm32mp_rcc_base() + offset;
1200*54fd6939SJiyong Park
1201*54fd6939SJiyong Park if (enable) {
1202*54fd6939SJiyong Park mmio_setbits_32(address, mask_on);
1203*54fd6939SJiyong Park } else {
1204*54fd6939SJiyong Park mmio_clrbits_32(address, mask_on);
1205*54fd6939SJiyong Park }
1206*54fd6939SJiyong Park }
1207*54fd6939SJiyong Park
stm32mp1_hs_ocs_set(bool enable,uint32_t mask_on)1208*54fd6939SJiyong Park static void stm32mp1_hs_ocs_set(bool enable, uint32_t mask_on)
1209*54fd6939SJiyong Park {
1210*54fd6939SJiyong Park uint32_t offset = enable ? RCC_OCENSETR : RCC_OCENCLRR;
1211*54fd6939SJiyong Park uintptr_t address = stm32mp_rcc_base() + offset;
1212*54fd6939SJiyong Park
1213*54fd6939SJiyong Park mmio_write_32(address, mask_on);
1214*54fd6939SJiyong Park }
1215*54fd6939SJiyong Park
stm32mp1_osc_wait(bool enable,uint32_t offset,uint32_t mask_rdy)1216*54fd6939SJiyong Park static int stm32mp1_osc_wait(bool enable, uint32_t offset, uint32_t mask_rdy)
1217*54fd6939SJiyong Park {
1218*54fd6939SJiyong Park uint64_t timeout;
1219*54fd6939SJiyong Park uint32_t mask_test;
1220*54fd6939SJiyong Park uintptr_t address = stm32mp_rcc_base() + offset;
1221*54fd6939SJiyong Park
1222*54fd6939SJiyong Park if (enable) {
1223*54fd6939SJiyong Park mask_test = mask_rdy;
1224*54fd6939SJiyong Park } else {
1225*54fd6939SJiyong Park mask_test = 0;
1226*54fd6939SJiyong Park }
1227*54fd6939SJiyong Park
1228*54fd6939SJiyong Park timeout = timeout_init_us(OSCRDY_TIMEOUT);
1229*54fd6939SJiyong Park while ((mmio_read_32(address) & mask_rdy) != mask_test) {
1230*54fd6939SJiyong Park if (timeout_elapsed(timeout)) {
1231*54fd6939SJiyong Park ERROR("OSC %x @ %lx timeout for enable=%d : 0x%x\n",
1232*54fd6939SJiyong Park mask_rdy, address, enable, mmio_read_32(address));
1233*54fd6939SJiyong Park return -ETIMEDOUT;
1234*54fd6939SJiyong Park }
1235*54fd6939SJiyong Park }
1236*54fd6939SJiyong Park
1237*54fd6939SJiyong Park return 0;
1238*54fd6939SJiyong Park }
1239*54fd6939SJiyong Park
stm32mp1_lse_enable(bool bypass,bool digbyp,uint32_t lsedrv)1240*54fd6939SJiyong Park static void stm32mp1_lse_enable(bool bypass, bool digbyp, uint32_t lsedrv)
1241*54fd6939SJiyong Park {
1242*54fd6939SJiyong Park uint32_t value;
1243*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
1244*54fd6939SJiyong Park
1245*54fd6939SJiyong Park if (digbyp) {
1246*54fd6939SJiyong Park mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_DIGBYP);
1247*54fd6939SJiyong Park }
1248*54fd6939SJiyong Park
1249*54fd6939SJiyong Park if (bypass || digbyp) {
1250*54fd6939SJiyong Park mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_LSEBYP);
1251*54fd6939SJiyong Park }
1252*54fd6939SJiyong Park
1253*54fd6939SJiyong Park /*
1254*54fd6939SJiyong Park * Warning: not recommended to switch directly from "high drive"
1255*54fd6939SJiyong Park * to "medium low drive", and vice-versa.
1256*54fd6939SJiyong Park */
1257*54fd6939SJiyong Park value = (mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_LSEDRV_MASK) >>
1258*54fd6939SJiyong Park RCC_BDCR_LSEDRV_SHIFT;
1259*54fd6939SJiyong Park
1260*54fd6939SJiyong Park while (value != lsedrv) {
1261*54fd6939SJiyong Park if (value > lsedrv) {
1262*54fd6939SJiyong Park value--;
1263*54fd6939SJiyong Park } else {
1264*54fd6939SJiyong Park value++;
1265*54fd6939SJiyong Park }
1266*54fd6939SJiyong Park
1267*54fd6939SJiyong Park mmio_clrsetbits_32(rcc_base + RCC_BDCR,
1268*54fd6939SJiyong Park RCC_BDCR_LSEDRV_MASK,
1269*54fd6939SJiyong Park value << RCC_BDCR_LSEDRV_SHIFT);
1270*54fd6939SJiyong Park }
1271*54fd6939SJiyong Park
1272*54fd6939SJiyong Park stm32mp1_ls_osc_set(true, RCC_BDCR, RCC_BDCR_LSEON);
1273*54fd6939SJiyong Park }
1274*54fd6939SJiyong Park
stm32mp1_lse_wait(void)1275*54fd6939SJiyong Park static void stm32mp1_lse_wait(void)
1276*54fd6939SJiyong Park {
1277*54fd6939SJiyong Park if (stm32mp1_osc_wait(true, RCC_BDCR, RCC_BDCR_LSERDY) != 0) {
1278*54fd6939SJiyong Park VERBOSE("%s: failed\n", __func__);
1279*54fd6939SJiyong Park }
1280*54fd6939SJiyong Park }
1281*54fd6939SJiyong Park
stm32mp1_lsi_set(bool enable)1282*54fd6939SJiyong Park static void stm32mp1_lsi_set(bool enable)
1283*54fd6939SJiyong Park {
1284*54fd6939SJiyong Park stm32mp1_ls_osc_set(enable, RCC_RDLSICR, RCC_RDLSICR_LSION);
1285*54fd6939SJiyong Park
1286*54fd6939SJiyong Park if (stm32mp1_osc_wait(enable, RCC_RDLSICR, RCC_RDLSICR_LSIRDY) != 0) {
1287*54fd6939SJiyong Park VERBOSE("%s: failed\n", __func__);
1288*54fd6939SJiyong Park }
1289*54fd6939SJiyong Park }
1290*54fd6939SJiyong Park
stm32mp1_hse_enable(bool bypass,bool digbyp,bool css)1291*54fd6939SJiyong Park static void stm32mp1_hse_enable(bool bypass, bool digbyp, bool css)
1292*54fd6939SJiyong Park {
1293*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
1294*54fd6939SJiyong Park
1295*54fd6939SJiyong Park if (digbyp) {
1296*54fd6939SJiyong Park mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_DIGBYP);
1297*54fd6939SJiyong Park }
1298*54fd6939SJiyong Park
1299*54fd6939SJiyong Park if (bypass || digbyp) {
1300*54fd6939SJiyong Park mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSEBYP);
1301*54fd6939SJiyong Park }
1302*54fd6939SJiyong Park
1303*54fd6939SJiyong Park stm32mp1_hs_ocs_set(true, RCC_OCENR_HSEON);
1304*54fd6939SJiyong Park if (stm32mp1_osc_wait(true, RCC_OCRDYR, RCC_OCRDYR_HSERDY) != 0) {
1305*54fd6939SJiyong Park VERBOSE("%s: failed\n", __func__);
1306*54fd6939SJiyong Park }
1307*54fd6939SJiyong Park
1308*54fd6939SJiyong Park if (css) {
1309*54fd6939SJiyong Park mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSECSSON);
1310*54fd6939SJiyong Park }
1311*54fd6939SJiyong Park }
1312*54fd6939SJiyong Park
stm32mp1_csi_set(bool enable)1313*54fd6939SJiyong Park static void stm32mp1_csi_set(bool enable)
1314*54fd6939SJiyong Park {
1315*54fd6939SJiyong Park stm32mp1_hs_ocs_set(enable, RCC_OCENR_CSION);
1316*54fd6939SJiyong Park if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_CSIRDY) != 0) {
1317*54fd6939SJiyong Park VERBOSE("%s: failed\n", __func__);
1318*54fd6939SJiyong Park }
1319*54fd6939SJiyong Park }
1320*54fd6939SJiyong Park
stm32mp1_hsi_set(bool enable)1321*54fd6939SJiyong Park static void stm32mp1_hsi_set(bool enable)
1322*54fd6939SJiyong Park {
1323*54fd6939SJiyong Park stm32mp1_hs_ocs_set(enable, RCC_OCENR_HSION);
1324*54fd6939SJiyong Park if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_HSIRDY) != 0) {
1325*54fd6939SJiyong Park VERBOSE("%s: failed\n", __func__);
1326*54fd6939SJiyong Park }
1327*54fd6939SJiyong Park }
1328*54fd6939SJiyong Park
stm32mp1_set_hsidiv(uint8_t hsidiv)1329*54fd6939SJiyong Park static int stm32mp1_set_hsidiv(uint8_t hsidiv)
1330*54fd6939SJiyong Park {
1331*54fd6939SJiyong Park uint64_t timeout;
1332*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
1333*54fd6939SJiyong Park uintptr_t address = rcc_base + RCC_OCRDYR;
1334*54fd6939SJiyong Park
1335*54fd6939SJiyong Park mmio_clrsetbits_32(rcc_base + RCC_HSICFGR,
1336*54fd6939SJiyong Park RCC_HSICFGR_HSIDIV_MASK,
1337*54fd6939SJiyong Park RCC_HSICFGR_HSIDIV_MASK & (uint32_t)hsidiv);
1338*54fd6939SJiyong Park
1339*54fd6939SJiyong Park timeout = timeout_init_us(HSIDIV_TIMEOUT);
1340*54fd6939SJiyong Park while ((mmio_read_32(address) & RCC_OCRDYR_HSIDIVRDY) == 0U) {
1341*54fd6939SJiyong Park if (timeout_elapsed(timeout)) {
1342*54fd6939SJiyong Park ERROR("HSIDIV failed @ 0x%lx: 0x%x\n",
1343*54fd6939SJiyong Park address, mmio_read_32(address));
1344*54fd6939SJiyong Park return -ETIMEDOUT;
1345*54fd6939SJiyong Park }
1346*54fd6939SJiyong Park }
1347*54fd6939SJiyong Park
1348*54fd6939SJiyong Park return 0;
1349*54fd6939SJiyong Park }
1350*54fd6939SJiyong Park
stm32mp1_hsidiv(unsigned long hsifreq)1351*54fd6939SJiyong Park static int stm32mp1_hsidiv(unsigned long hsifreq)
1352*54fd6939SJiyong Park {
1353*54fd6939SJiyong Park uint8_t hsidiv;
1354*54fd6939SJiyong Park uint32_t hsidivfreq = MAX_HSI_HZ;
1355*54fd6939SJiyong Park
1356*54fd6939SJiyong Park for (hsidiv = 0; hsidiv < 4U; hsidiv++) {
1357*54fd6939SJiyong Park if (hsidivfreq == hsifreq) {
1358*54fd6939SJiyong Park break;
1359*54fd6939SJiyong Park }
1360*54fd6939SJiyong Park
1361*54fd6939SJiyong Park hsidivfreq /= 2U;
1362*54fd6939SJiyong Park }
1363*54fd6939SJiyong Park
1364*54fd6939SJiyong Park if (hsidiv == 4U) {
1365*54fd6939SJiyong Park ERROR("Invalid clk-hsi frequency\n");
1366*54fd6939SJiyong Park return -1;
1367*54fd6939SJiyong Park }
1368*54fd6939SJiyong Park
1369*54fd6939SJiyong Park if (hsidiv != 0U) {
1370*54fd6939SJiyong Park return stm32mp1_set_hsidiv(hsidiv);
1371*54fd6939SJiyong Park }
1372*54fd6939SJiyong Park
1373*54fd6939SJiyong Park return 0;
1374*54fd6939SJiyong Park }
1375*54fd6939SJiyong Park
stm32mp1_check_pll_conf(enum stm32mp1_pll_id pll_id,unsigned int clksrc,uint32_t * pllcfg,int plloff)1376*54fd6939SJiyong Park static bool stm32mp1_check_pll_conf(enum stm32mp1_pll_id pll_id,
1377*54fd6939SJiyong Park unsigned int clksrc,
1378*54fd6939SJiyong Park uint32_t *pllcfg, int plloff)
1379*54fd6939SJiyong Park {
1380*54fd6939SJiyong Park const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
1381*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
1382*54fd6939SJiyong Park uintptr_t pllxcr = rcc_base + pll->pllxcr;
1383*54fd6939SJiyong Park enum stm32mp1_plltype type = pll->plltype;
1384*54fd6939SJiyong Park uintptr_t clksrc_address = rcc_base + (clksrc >> 4);
1385*54fd6939SJiyong Park unsigned long refclk;
1386*54fd6939SJiyong Park uint32_t ifrge = 0U;
1387*54fd6939SJiyong Park uint32_t src, value, fracv = 0;
1388*54fd6939SJiyong Park void *fdt;
1389*54fd6939SJiyong Park
1390*54fd6939SJiyong Park /* Check PLL output */
1391*54fd6939SJiyong Park if (mmio_read_32(pllxcr) != RCC_PLLNCR_PLLON) {
1392*54fd6939SJiyong Park return false;
1393*54fd6939SJiyong Park }
1394*54fd6939SJiyong Park
1395*54fd6939SJiyong Park /* Check current clksrc */
1396*54fd6939SJiyong Park src = mmio_read_32(clksrc_address) & RCC_SELR_SRC_MASK;
1397*54fd6939SJiyong Park if (src != (clksrc & RCC_SELR_SRC_MASK)) {
1398*54fd6939SJiyong Park return false;
1399*54fd6939SJiyong Park }
1400*54fd6939SJiyong Park
1401*54fd6939SJiyong Park /* Check Div */
1402*54fd6939SJiyong Park src = mmio_read_32(rcc_base + pll->rckxselr) & RCC_SELR_REFCLK_SRC_MASK;
1403*54fd6939SJiyong Park
1404*54fd6939SJiyong Park refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) /
1405*54fd6939SJiyong Park (pllcfg[PLLCFG_M] + 1U);
1406*54fd6939SJiyong Park
1407*54fd6939SJiyong Park if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) ||
1408*54fd6939SJiyong Park (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) {
1409*54fd6939SJiyong Park return false;
1410*54fd6939SJiyong Park }
1411*54fd6939SJiyong Park
1412*54fd6939SJiyong Park if ((type == PLL_800) && (refclk >= 8000000U)) {
1413*54fd6939SJiyong Park ifrge = 1U;
1414*54fd6939SJiyong Park }
1415*54fd6939SJiyong Park
1416*54fd6939SJiyong Park value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) &
1417*54fd6939SJiyong Park RCC_PLLNCFGR1_DIVN_MASK;
1418*54fd6939SJiyong Park value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) &
1419*54fd6939SJiyong Park RCC_PLLNCFGR1_DIVM_MASK;
1420*54fd6939SJiyong Park value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) &
1421*54fd6939SJiyong Park RCC_PLLNCFGR1_IFRGE_MASK;
1422*54fd6939SJiyong Park if (mmio_read_32(rcc_base + pll->pllxcfgr1) != value) {
1423*54fd6939SJiyong Park return false;
1424*54fd6939SJiyong Park }
1425*54fd6939SJiyong Park
1426*54fd6939SJiyong Park /* Fractional configuration */
1427*54fd6939SJiyong Park if (fdt_get_address(&fdt) == 1) {
1428*54fd6939SJiyong Park fracv = fdt_read_uint32_default(fdt, plloff, "frac", 0);
1429*54fd6939SJiyong Park }
1430*54fd6939SJiyong Park
1431*54fd6939SJiyong Park value = fracv << RCC_PLLNFRACR_FRACV_SHIFT;
1432*54fd6939SJiyong Park value |= RCC_PLLNFRACR_FRACLE;
1433*54fd6939SJiyong Park if (mmio_read_32(rcc_base + pll->pllxfracr) != value) {
1434*54fd6939SJiyong Park return false;
1435*54fd6939SJiyong Park }
1436*54fd6939SJiyong Park
1437*54fd6939SJiyong Park /* Output config */
1438*54fd6939SJiyong Park value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) &
1439*54fd6939SJiyong Park RCC_PLLNCFGR2_DIVP_MASK;
1440*54fd6939SJiyong Park value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) &
1441*54fd6939SJiyong Park RCC_PLLNCFGR2_DIVQ_MASK;
1442*54fd6939SJiyong Park value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) &
1443*54fd6939SJiyong Park RCC_PLLNCFGR2_DIVR_MASK;
1444*54fd6939SJiyong Park if (mmio_read_32(rcc_base + pll->pllxcfgr2) != value) {
1445*54fd6939SJiyong Park return false;
1446*54fd6939SJiyong Park }
1447*54fd6939SJiyong Park
1448*54fd6939SJiyong Park return true;
1449*54fd6939SJiyong Park }
1450*54fd6939SJiyong Park
stm32mp1_pll_start(enum stm32mp1_pll_id pll_id)1451*54fd6939SJiyong Park static void stm32mp1_pll_start(enum stm32mp1_pll_id pll_id)
1452*54fd6939SJiyong Park {
1453*54fd6939SJiyong Park const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
1454*54fd6939SJiyong Park uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1455*54fd6939SJiyong Park
1456*54fd6939SJiyong Park /* Preserve RCC_PLLNCR_SSCG_CTRL value */
1457*54fd6939SJiyong Park mmio_clrsetbits_32(pllxcr,
1458*54fd6939SJiyong Park RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN |
1459*54fd6939SJiyong Park RCC_PLLNCR_DIVREN,
1460*54fd6939SJiyong Park RCC_PLLNCR_PLLON);
1461*54fd6939SJiyong Park }
1462*54fd6939SJiyong Park
stm32mp1_pll_output(enum stm32mp1_pll_id pll_id,uint32_t output)1463*54fd6939SJiyong Park static int stm32mp1_pll_output(enum stm32mp1_pll_id pll_id, uint32_t output)
1464*54fd6939SJiyong Park {
1465*54fd6939SJiyong Park const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
1466*54fd6939SJiyong Park uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1467*54fd6939SJiyong Park uint64_t timeout = timeout_init_us(PLLRDY_TIMEOUT);
1468*54fd6939SJiyong Park
1469*54fd6939SJiyong Park /* Wait PLL lock */
1470*54fd6939SJiyong Park while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) == 0U) {
1471*54fd6939SJiyong Park if (timeout_elapsed(timeout)) {
1472*54fd6939SJiyong Park ERROR("PLL%d start failed @ 0x%lx: 0x%x\n",
1473*54fd6939SJiyong Park pll_id, pllxcr, mmio_read_32(pllxcr));
1474*54fd6939SJiyong Park return -ETIMEDOUT;
1475*54fd6939SJiyong Park }
1476*54fd6939SJiyong Park }
1477*54fd6939SJiyong Park
1478*54fd6939SJiyong Park /* Start the requested output */
1479*54fd6939SJiyong Park mmio_setbits_32(pllxcr, output << RCC_PLLNCR_DIVEN_SHIFT);
1480*54fd6939SJiyong Park
1481*54fd6939SJiyong Park return 0;
1482*54fd6939SJiyong Park }
1483*54fd6939SJiyong Park
stm32mp1_pll_stop(enum stm32mp1_pll_id pll_id)1484*54fd6939SJiyong Park static int stm32mp1_pll_stop(enum stm32mp1_pll_id pll_id)
1485*54fd6939SJiyong Park {
1486*54fd6939SJiyong Park const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
1487*54fd6939SJiyong Park uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1488*54fd6939SJiyong Park uint64_t timeout;
1489*54fd6939SJiyong Park
1490*54fd6939SJiyong Park /* Stop all output */
1491*54fd6939SJiyong Park mmio_clrbits_32(pllxcr, RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN |
1492*54fd6939SJiyong Park RCC_PLLNCR_DIVREN);
1493*54fd6939SJiyong Park
1494*54fd6939SJiyong Park /* Stop PLL */
1495*54fd6939SJiyong Park mmio_clrbits_32(pllxcr, RCC_PLLNCR_PLLON);
1496*54fd6939SJiyong Park
1497*54fd6939SJiyong Park timeout = timeout_init_us(PLLRDY_TIMEOUT);
1498*54fd6939SJiyong Park /* Wait PLL stopped */
1499*54fd6939SJiyong Park while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) != 0U) {
1500*54fd6939SJiyong Park if (timeout_elapsed(timeout)) {
1501*54fd6939SJiyong Park ERROR("PLL%d stop failed @ 0x%lx: 0x%x\n",
1502*54fd6939SJiyong Park pll_id, pllxcr, mmio_read_32(pllxcr));
1503*54fd6939SJiyong Park return -ETIMEDOUT;
1504*54fd6939SJiyong Park }
1505*54fd6939SJiyong Park }
1506*54fd6939SJiyong Park
1507*54fd6939SJiyong Park return 0;
1508*54fd6939SJiyong Park }
1509*54fd6939SJiyong Park
stm32mp1_pll_config_output(enum stm32mp1_pll_id pll_id,uint32_t * pllcfg)1510*54fd6939SJiyong Park static void stm32mp1_pll_config_output(enum stm32mp1_pll_id pll_id,
1511*54fd6939SJiyong Park uint32_t *pllcfg)
1512*54fd6939SJiyong Park {
1513*54fd6939SJiyong Park const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
1514*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
1515*54fd6939SJiyong Park uint32_t value;
1516*54fd6939SJiyong Park
1517*54fd6939SJiyong Park value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) &
1518*54fd6939SJiyong Park RCC_PLLNCFGR2_DIVP_MASK;
1519*54fd6939SJiyong Park value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) &
1520*54fd6939SJiyong Park RCC_PLLNCFGR2_DIVQ_MASK;
1521*54fd6939SJiyong Park value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) &
1522*54fd6939SJiyong Park RCC_PLLNCFGR2_DIVR_MASK;
1523*54fd6939SJiyong Park mmio_write_32(rcc_base + pll->pllxcfgr2, value);
1524*54fd6939SJiyong Park }
1525*54fd6939SJiyong Park
stm32mp1_pll_config(enum stm32mp1_pll_id pll_id,uint32_t * pllcfg,uint32_t fracv)1526*54fd6939SJiyong Park static int stm32mp1_pll_config(enum stm32mp1_pll_id pll_id,
1527*54fd6939SJiyong Park uint32_t *pllcfg, uint32_t fracv)
1528*54fd6939SJiyong Park {
1529*54fd6939SJiyong Park const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
1530*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
1531*54fd6939SJiyong Park enum stm32mp1_plltype type = pll->plltype;
1532*54fd6939SJiyong Park unsigned long refclk;
1533*54fd6939SJiyong Park uint32_t ifrge = 0;
1534*54fd6939SJiyong Park uint32_t src, value;
1535*54fd6939SJiyong Park
1536*54fd6939SJiyong Park src = mmio_read_32(rcc_base + pll->rckxselr) &
1537*54fd6939SJiyong Park RCC_SELR_REFCLK_SRC_MASK;
1538*54fd6939SJiyong Park
1539*54fd6939SJiyong Park refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) /
1540*54fd6939SJiyong Park (pllcfg[PLLCFG_M] + 1U);
1541*54fd6939SJiyong Park
1542*54fd6939SJiyong Park if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) ||
1543*54fd6939SJiyong Park (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) {
1544*54fd6939SJiyong Park return -EINVAL;
1545*54fd6939SJiyong Park }
1546*54fd6939SJiyong Park
1547*54fd6939SJiyong Park if ((type == PLL_800) && (refclk >= 8000000U)) {
1548*54fd6939SJiyong Park ifrge = 1U;
1549*54fd6939SJiyong Park }
1550*54fd6939SJiyong Park
1551*54fd6939SJiyong Park value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) &
1552*54fd6939SJiyong Park RCC_PLLNCFGR1_DIVN_MASK;
1553*54fd6939SJiyong Park value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) &
1554*54fd6939SJiyong Park RCC_PLLNCFGR1_DIVM_MASK;
1555*54fd6939SJiyong Park value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) &
1556*54fd6939SJiyong Park RCC_PLLNCFGR1_IFRGE_MASK;
1557*54fd6939SJiyong Park mmio_write_32(rcc_base + pll->pllxcfgr1, value);
1558*54fd6939SJiyong Park
1559*54fd6939SJiyong Park /* Fractional configuration */
1560*54fd6939SJiyong Park value = 0;
1561*54fd6939SJiyong Park mmio_write_32(rcc_base + pll->pllxfracr, value);
1562*54fd6939SJiyong Park
1563*54fd6939SJiyong Park value = fracv << RCC_PLLNFRACR_FRACV_SHIFT;
1564*54fd6939SJiyong Park mmio_write_32(rcc_base + pll->pllxfracr, value);
1565*54fd6939SJiyong Park
1566*54fd6939SJiyong Park value |= RCC_PLLNFRACR_FRACLE;
1567*54fd6939SJiyong Park mmio_write_32(rcc_base + pll->pllxfracr, value);
1568*54fd6939SJiyong Park
1569*54fd6939SJiyong Park stm32mp1_pll_config_output(pll_id, pllcfg);
1570*54fd6939SJiyong Park
1571*54fd6939SJiyong Park return 0;
1572*54fd6939SJiyong Park }
1573*54fd6939SJiyong Park
stm32mp1_pll_csg(enum stm32mp1_pll_id pll_id,uint32_t * csg)1574*54fd6939SJiyong Park static void stm32mp1_pll_csg(enum stm32mp1_pll_id pll_id, uint32_t *csg)
1575*54fd6939SJiyong Park {
1576*54fd6939SJiyong Park const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
1577*54fd6939SJiyong Park uint32_t pllxcsg = 0;
1578*54fd6939SJiyong Park
1579*54fd6939SJiyong Park pllxcsg |= (csg[PLLCSG_MOD_PER] << RCC_PLLNCSGR_MOD_PER_SHIFT) &
1580*54fd6939SJiyong Park RCC_PLLNCSGR_MOD_PER_MASK;
1581*54fd6939SJiyong Park
1582*54fd6939SJiyong Park pllxcsg |= (csg[PLLCSG_INC_STEP] << RCC_PLLNCSGR_INC_STEP_SHIFT) &
1583*54fd6939SJiyong Park RCC_PLLNCSGR_INC_STEP_MASK;
1584*54fd6939SJiyong Park
1585*54fd6939SJiyong Park pllxcsg |= (csg[PLLCSG_SSCG_MODE] << RCC_PLLNCSGR_SSCG_MODE_SHIFT) &
1586*54fd6939SJiyong Park RCC_PLLNCSGR_SSCG_MODE_MASK;
1587*54fd6939SJiyong Park
1588*54fd6939SJiyong Park mmio_write_32(stm32mp_rcc_base() + pll->pllxcsgr, pllxcsg);
1589*54fd6939SJiyong Park
1590*54fd6939SJiyong Park mmio_setbits_32(stm32mp_rcc_base() + pll->pllxcr,
1591*54fd6939SJiyong Park RCC_PLLNCR_SSCG_CTRL);
1592*54fd6939SJiyong Park }
1593*54fd6939SJiyong Park
stm32mp1_set_clksrc(unsigned int clksrc)1594*54fd6939SJiyong Park static int stm32mp1_set_clksrc(unsigned int clksrc)
1595*54fd6939SJiyong Park {
1596*54fd6939SJiyong Park uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4);
1597*54fd6939SJiyong Park uint64_t timeout;
1598*54fd6939SJiyong Park
1599*54fd6939SJiyong Park mmio_clrsetbits_32(clksrc_address, RCC_SELR_SRC_MASK,
1600*54fd6939SJiyong Park clksrc & RCC_SELR_SRC_MASK);
1601*54fd6939SJiyong Park
1602*54fd6939SJiyong Park timeout = timeout_init_us(CLKSRC_TIMEOUT);
1603*54fd6939SJiyong Park while ((mmio_read_32(clksrc_address) & RCC_SELR_SRCRDY) == 0U) {
1604*54fd6939SJiyong Park if (timeout_elapsed(timeout)) {
1605*54fd6939SJiyong Park ERROR("CLKSRC %x start failed @ 0x%lx: 0x%x\n", clksrc,
1606*54fd6939SJiyong Park clksrc_address, mmio_read_32(clksrc_address));
1607*54fd6939SJiyong Park return -ETIMEDOUT;
1608*54fd6939SJiyong Park }
1609*54fd6939SJiyong Park }
1610*54fd6939SJiyong Park
1611*54fd6939SJiyong Park return 0;
1612*54fd6939SJiyong Park }
1613*54fd6939SJiyong Park
stm32mp1_set_clkdiv(unsigned int clkdiv,uintptr_t address)1614*54fd6939SJiyong Park static int stm32mp1_set_clkdiv(unsigned int clkdiv, uintptr_t address)
1615*54fd6939SJiyong Park {
1616*54fd6939SJiyong Park uint64_t timeout;
1617*54fd6939SJiyong Park
1618*54fd6939SJiyong Park mmio_clrsetbits_32(address, RCC_DIVR_DIV_MASK,
1619*54fd6939SJiyong Park clkdiv & RCC_DIVR_DIV_MASK);
1620*54fd6939SJiyong Park
1621*54fd6939SJiyong Park timeout = timeout_init_us(CLKDIV_TIMEOUT);
1622*54fd6939SJiyong Park while ((mmio_read_32(address) & RCC_DIVR_DIVRDY) == 0U) {
1623*54fd6939SJiyong Park if (timeout_elapsed(timeout)) {
1624*54fd6939SJiyong Park ERROR("CLKDIV %x start failed @ 0x%lx: 0x%x\n",
1625*54fd6939SJiyong Park clkdiv, address, mmio_read_32(address));
1626*54fd6939SJiyong Park return -ETIMEDOUT;
1627*54fd6939SJiyong Park }
1628*54fd6939SJiyong Park }
1629*54fd6939SJiyong Park
1630*54fd6939SJiyong Park return 0;
1631*54fd6939SJiyong Park }
1632*54fd6939SJiyong Park
stm32mp1_mco_csg(uint32_t clksrc,uint32_t clkdiv)1633*54fd6939SJiyong Park static void stm32mp1_mco_csg(uint32_t clksrc, uint32_t clkdiv)
1634*54fd6939SJiyong Park {
1635*54fd6939SJiyong Park uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4);
1636*54fd6939SJiyong Park
1637*54fd6939SJiyong Park /*
1638*54fd6939SJiyong Park * Binding clksrc :
1639*54fd6939SJiyong Park * bit15-4 offset
1640*54fd6939SJiyong Park * bit3: disable
1641*54fd6939SJiyong Park * bit2-0: MCOSEL[2:0]
1642*54fd6939SJiyong Park */
1643*54fd6939SJiyong Park if ((clksrc & 0x8U) != 0U) {
1644*54fd6939SJiyong Park mmio_clrbits_32(clksrc_address, RCC_MCOCFG_MCOON);
1645*54fd6939SJiyong Park } else {
1646*54fd6939SJiyong Park mmio_clrsetbits_32(clksrc_address,
1647*54fd6939SJiyong Park RCC_MCOCFG_MCOSRC_MASK,
1648*54fd6939SJiyong Park clksrc & RCC_MCOCFG_MCOSRC_MASK);
1649*54fd6939SJiyong Park mmio_clrsetbits_32(clksrc_address,
1650*54fd6939SJiyong Park RCC_MCOCFG_MCODIV_MASK,
1651*54fd6939SJiyong Park clkdiv << RCC_MCOCFG_MCODIV_SHIFT);
1652*54fd6939SJiyong Park mmio_setbits_32(clksrc_address, RCC_MCOCFG_MCOON);
1653*54fd6939SJiyong Park }
1654*54fd6939SJiyong Park }
1655*54fd6939SJiyong Park
stm32mp1_set_rtcsrc(unsigned int clksrc,bool lse_css)1656*54fd6939SJiyong Park static void stm32mp1_set_rtcsrc(unsigned int clksrc, bool lse_css)
1657*54fd6939SJiyong Park {
1658*54fd6939SJiyong Park uintptr_t address = stm32mp_rcc_base() + RCC_BDCR;
1659*54fd6939SJiyong Park
1660*54fd6939SJiyong Park if (((mmio_read_32(address) & RCC_BDCR_RTCCKEN) == 0U) ||
1661*54fd6939SJiyong Park (clksrc != (uint32_t)CLK_RTC_DISABLED)) {
1662*54fd6939SJiyong Park mmio_clrsetbits_32(address,
1663*54fd6939SJiyong Park RCC_BDCR_RTCSRC_MASK,
1664*54fd6939SJiyong Park (clksrc & RCC_SELR_SRC_MASK) << RCC_BDCR_RTCSRC_SHIFT);
1665*54fd6939SJiyong Park
1666*54fd6939SJiyong Park mmio_setbits_32(address, RCC_BDCR_RTCCKEN);
1667*54fd6939SJiyong Park }
1668*54fd6939SJiyong Park
1669*54fd6939SJiyong Park if (lse_css) {
1670*54fd6939SJiyong Park mmio_setbits_32(address, RCC_BDCR_LSECSSON);
1671*54fd6939SJiyong Park }
1672*54fd6939SJiyong Park }
1673*54fd6939SJiyong Park
stm32mp1_stgen_config(void)1674*54fd6939SJiyong Park static void stm32mp1_stgen_config(void)
1675*54fd6939SJiyong Park {
1676*54fd6939SJiyong Park uint32_t cntfid0;
1677*54fd6939SJiyong Park unsigned long rate;
1678*54fd6939SJiyong Park unsigned long long counter;
1679*54fd6939SJiyong Park
1680*54fd6939SJiyong Park cntfid0 = mmio_read_32(STGEN_BASE + CNTFID_OFF);
1681*54fd6939SJiyong Park rate = get_clock_rate(stm32mp1_clk_get_parent(STGEN_K));
1682*54fd6939SJiyong Park
1683*54fd6939SJiyong Park if (cntfid0 == rate) {
1684*54fd6939SJiyong Park return;
1685*54fd6939SJiyong Park }
1686*54fd6939SJiyong Park
1687*54fd6939SJiyong Park mmio_clrbits_32(STGEN_BASE + CNTCR_OFF, CNTCR_EN);
1688*54fd6939SJiyong Park counter = (unsigned long long)mmio_read_32(STGEN_BASE + CNTCVL_OFF);
1689*54fd6939SJiyong Park counter |= ((unsigned long long)mmio_read_32(STGEN_BASE + CNTCVU_OFF)) << 32;
1690*54fd6939SJiyong Park counter = (counter * rate / cntfid0);
1691*54fd6939SJiyong Park
1692*54fd6939SJiyong Park mmio_write_32(STGEN_BASE + CNTCVL_OFF, (uint32_t)counter);
1693*54fd6939SJiyong Park mmio_write_32(STGEN_BASE + CNTCVU_OFF, (uint32_t)(counter >> 32));
1694*54fd6939SJiyong Park mmio_write_32(STGEN_BASE + CNTFID_OFF, rate);
1695*54fd6939SJiyong Park mmio_setbits_32(STGEN_BASE + CNTCR_OFF, CNTCR_EN);
1696*54fd6939SJiyong Park
1697*54fd6939SJiyong Park write_cntfrq((u_register_t)rate);
1698*54fd6939SJiyong Park
1699*54fd6939SJiyong Park /* Need to update timer with new frequency */
1700*54fd6939SJiyong Park generic_delay_timer_init();
1701*54fd6939SJiyong Park }
1702*54fd6939SJiyong Park
stm32mp1_stgen_increment(unsigned long long offset_in_ms)1703*54fd6939SJiyong Park void stm32mp1_stgen_increment(unsigned long long offset_in_ms)
1704*54fd6939SJiyong Park {
1705*54fd6939SJiyong Park unsigned long long cnt;
1706*54fd6939SJiyong Park
1707*54fd6939SJiyong Park cnt = ((unsigned long long)mmio_read_32(STGEN_BASE + CNTCVU_OFF) << 32) |
1708*54fd6939SJiyong Park mmio_read_32(STGEN_BASE + CNTCVL_OFF);
1709*54fd6939SJiyong Park
1710*54fd6939SJiyong Park cnt += (offset_in_ms * mmio_read_32(STGEN_BASE + CNTFID_OFF)) / 1000U;
1711*54fd6939SJiyong Park
1712*54fd6939SJiyong Park mmio_clrbits_32(STGEN_BASE + CNTCR_OFF, CNTCR_EN);
1713*54fd6939SJiyong Park mmio_write_32(STGEN_BASE + CNTCVL_OFF, (uint32_t)cnt);
1714*54fd6939SJiyong Park mmio_write_32(STGEN_BASE + CNTCVU_OFF, (uint32_t)(cnt >> 32));
1715*54fd6939SJiyong Park mmio_setbits_32(STGEN_BASE + CNTCR_OFF, CNTCR_EN);
1716*54fd6939SJiyong Park }
1717*54fd6939SJiyong Park
stm32mp1_pkcs_config(uint32_t pkcs)1718*54fd6939SJiyong Park static void stm32mp1_pkcs_config(uint32_t pkcs)
1719*54fd6939SJiyong Park {
1720*54fd6939SJiyong Park uintptr_t address = stm32mp_rcc_base() + ((pkcs >> 4) & 0xFFFU);
1721*54fd6939SJiyong Park uint32_t value = pkcs & 0xFU;
1722*54fd6939SJiyong Park uint32_t mask = 0xFU;
1723*54fd6939SJiyong Park
1724*54fd6939SJiyong Park if ((pkcs & BIT(31)) != 0U) {
1725*54fd6939SJiyong Park mask <<= 4;
1726*54fd6939SJiyong Park value <<= 4;
1727*54fd6939SJiyong Park }
1728*54fd6939SJiyong Park
1729*54fd6939SJiyong Park mmio_clrsetbits_32(address, mask, value);
1730*54fd6939SJiyong Park }
1731*54fd6939SJiyong Park
stm32mp1_clk_init(void)1732*54fd6939SJiyong Park int stm32mp1_clk_init(void)
1733*54fd6939SJiyong Park {
1734*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
1735*54fd6939SJiyong Park unsigned int clksrc[CLKSRC_NB];
1736*54fd6939SJiyong Park unsigned int clkdiv[CLKDIV_NB];
1737*54fd6939SJiyong Park unsigned int pllcfg[_PLL_NB][PLLCFG_NB];
1738*54fd6939SJiyong Park int plloff[_PLL_NB];
1739*54fd6939SJiyong Park int ret, len;
1740*54fd6939SJiyong Park enum stm32mp1_pll_id i;
1741*54fd6939SJiyong Park bool lse_css = false;
1742*54fd6939SJiyong Park bool pll3_preserve = false;
1743*54fd6939SJiyong Park bool pll4_preserve = false;
1744*54fd6939SJiyong Park bool pll4_bootrom = false;
1745*54fd6939SJiyong Park const fdt32_t *pkcs_cell;
1746*54fd6939SJiyong Park void *fdt;
1747*54fd6939SJiyong Park
1748*54fd6939SJiyong Park if (fdt_get_address(&fdt) == 0) {
1749*54fd6939SJiyong Park return -FDT_ERR_NOTFOUND;
1750*54fd6939SJiyong Park }
1751*54fd6939SJiyong Park
1752*54fd6939SJiyong Park /* Check status field to disable security */
1753*54fd6939SJiyong Park if (!fdt_get_rcc_secure_status()) {
1754*54fd6939SJiyong Park mmio_write_32(rcc_base + RCC_TZCR, 0);
1755*54fd6939SJiyong Park }
1756*54fd6939SJiyong Park
1757*54fd6939SJiyong Park ret = fdt_rcc_read_uint32_array("st,clksrc", (uint32_t)CLKSRC_NB,
1758*54fd6939SJiyong Park clksrc);
1759*54fd6939SJiyong Park if (ret < 0) {
1760*54fd6939SJiyong Park return -FDT_ERR_NOTFOUND;
1761*54fd6939SJiyong Park }
1762*54fd6939SJiyong Park
1763*54fd6939SJiyong Park ret = fdt_rcc_read_uint32_array("st,clkdiv", (uint32_t)CLKDIV_NB,
1764*54fd6939SJiyong Park clkdiv);
1765*54fd6939SJiyong Park if (ret < 0) {
1766*54fd6939SJiyong Park return -FDT_ERR_NOTFOUND;
1767*54fd6939SJiyong Park }
1768*54fd6939SJiyong Park
1769*54fd6939SJiyong Park for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
1770*54fd6939SJiyong Park char name[12];
1771*54fd6939SJiyong Park
1772*54fd6939SJiyong Park snprintf(name, sizeof(name), "st,pll@%d", i);
1773*54fd6939SJiyong Park plloff[i] = fdt_rcc_subnode_offset(name);
1774*54fd6939SJiyong Park
1775*54fd6939SJiyong Park if (!fdt_check_node(plloff[i])) {
1776*54fd6939SJiyong Park continue;
1777*54fd6939SJiyong Park }
1778*54fd6939SJiyong Park
1779*54fd6939SJiyong Park ret = fdt_read_uint32_array(fdt, plloff[i], "cfg",
1780*54fd6939SJiyong Park (int)PLLCFG_NB, pllcfg[i]);
1781*54fd6939SJiyong Park if (ret < 0) {
1782*54fd6939SJiyong Park return -FDT_ERR_NOTFOUND;
1783*54fd6939SJiyong Park }
1784*54fd6939SJiyong Park }
1785*54fd6939SJiyong Park
1786*54fd6939SJiyong Park stm32mp1_mco_csg(clksrc[CLKSRC_MCO1], clkdiv[CLKDIV_MCO1]);
1787*54fd6939SJiyong Park stm32mp1_mco_csg(clksrc[CLKSRC_MCO2], clkdiv[CLKDIV_MCO2]);
1788*54fd6939SJiyong Park
1789*54fd6939SJiyong Park /*
1790*54fd6939SJiyong Park * Switch ON oscillator found in device-tree.
1791*54fd6939SJiyong Park * Note: HSI already ON after BootROM stage.
1792*54fd6939SJiyong Park */
1793*54fd6939SJiyong Park if (stm32mp1_osc[_LSI] != 0U) {
1794*54fd6939SJiyong Park stm32mp1_lsi_set(true);
1795*54fd6939SJiyong Park }
1796*54fd6939SJiyong Park if (stm32mp1_osc[_LSE] != 0U) {
1797*54fd6939SJiyong Park bool bypass, digbyp;
1798*54fd6939SJiyong Park uint32_t lsedrv;
1799*54fd6939SJiyong Park
1800*54fd6939SJiyong Park bypass = fdt_osc_read_bool(_LSE, "st,bypass");
1801*54fd6939SJiyong Park digbyp = fdt_osc_read_bool(_LSE, "st,digbypass");
1802*54fd6939SJiyong Park lse_css = fdt_osc_read_bool(_LSE, "st,css");
1803*54fd6939SJiyong Park lsedrv = fdt_osc_read_uint32_default(_LSE, "st,drive",
1804*54fd6939SJiyong Park LSEDRV_MEDIUM_HIGH);
1805*54fd6939SJiyong Park stm32mp1_lse_enable(bypass, digbyp, lsedrv);
1806*54fd6939SJiyong Park }
1807*54fd6939SJiyong Park if (stm32mp1_osc[_HSE] != 0U) {
1808*54fd6939SJiyong Park bool bypass, digbyp, css;
1809*54fd6939SJiyong Park
1810*54fd6939SJiyong Park bypass = fdt_osc_read_bool(_HSE, "st,bypass");
1811*54fd6939SJiyong Park digbyp = fdt_osc_read_bool(_HSE, "st,digbypass");
1812*54fd6939SJiyong Park css = fdt_osc_read_bool(_HSE, "st,css");
1813*54fd6939SJiyong Park stm32mp1_hse_enable(bypass, digbyp, css);
1814*54fd6939SJiyong Park }
1815*54fd6939SJiyong Park /*
1816*54fd6939SJiyong Park * CSI is mandatory for automatic I/O compensation (SYSCFG_CMPCR)
1817*54fd6939SJiyong Park * => switch on CSI even if node is not present in device tree
1818*54fd6939SJiyong Park */
1819*54fd6939SJiyong Park stm32mp1_csi_set(true);
1820*54fd6939SJiyong Park
1821*54fd6939SJiyong Park /* Come back to HSI */
1822*54fd6939SJiyong Park ret = stm32mp1_set_clksrc(CLK_MPU_HSI);
1823*54fd6939SJiyong Park if (ret != 0) {
1824*54fd6939SJiyong Park return ret;
1825*54fd6939SJiyong Park }
1826*54fd6939SJiyong Park ret = stm32mp1_set_clksrc(CLK_AXI_HSI);
1827*54fd6939SJiyong Park if (ret != 0) {
1828*54fd6939SJiyong Park return ret;
1829*54fd6939SJiyong Park }
1830*54fd6939SJiyong Park ret = stm32mp1_set_clksrc(CLK_MCU_HSI);
1831*54fd6939SJiyong Park if (ret != 0) {
1832*54fd6939SJiyong Park return ret;
1833*54fd6939SJiyong Park }
1834*54fd6939SJiyong Park
1835*54fd6939SJiyong Park if ((mmio_read_32(rcc_base + RCC_MP_RSTSCLRR) &
1836*54fd6939SJiyong Park RCC_MP_RSTSCLRR_MPUP0RSTF) != 0) {
1837*54fd6939SJiyong Park pll3_preserve = stm32mp1_check_pll_conf(_PLL3,
1838*54fd6939SJiyong Park clksrc[CLKSRC_PLL3],
1839*54fd6939SJiyong Park pllcfg[_PLL3],
1840*54fd6939SJiyong Park plloff[_PLL3]);
1841*54fd6939SJiyong Park pll4_preserve = stm32mp1_check_pll_conf(_PLL4,
1842*54fd6939SJiyong Park clksrc[CLKSRC_PLL4],
1843*54fd6939SJiyong Park pllcfg[_PLL4],
1844*54fd6939SJiyong Park plloff[_PLL4]);
1845*54fd6939SJiyong Park }
1846*54fd6939SJiyong Park
1847*54fd6939SJiyong Park for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
1848*54fd6939SJiyong Park if (((i == _PLL3) && pll3_preserve) ||
1849*54fd6939SJiyong Park ((i == _PLL4) && pll4_preserve)) {
1850*54fd6939SJiyong Park continue;
1851*54fd6939SJiyong Park }
1852*54fd6939SJiyong Park
1853*54fd6939SJiyong Park ret = stm32mp1_pll_stop(i);
1854*54fd6939SJiyong Park if (ret != 0) {
1855*54fd6939SJiyong Park return ret;
1856*54fd6939SJiyong Park }
1857*54fd6939SJiyong Park }
1858*54fd6939SJiyong Park
1859*54fd6939SJiyong Park /* Configure HSIDIV */
1860*54fd6939SJiyong Park if (stm32mp1_osc[_HSI] != 0U) {
1861*54fd6939SJiyong Park ret = stm32mp1_hsidiv(stm32mp1_osc[_HSI]);
1862*54fd6939SJiyong Park if (ret != 0) {
1863*54fd6939SJiyong Park return ret;
1864*54fd6939SJiyong Park }
1865*54fd6939SJiyong Park stm32mp1_stgen_config();
1866*54fd6939SJiyong Park }
1867*54fd6939SJiyong Park
1868*54fd6939SJiyong Park /* Select DIV */
1869*54fd6939SJiyong Park /* No ready bit when MPUSRC != CLK_MPU_PLL1P_DIV, MPUDIV is disabled */
1870*54fd6939SJiyong Park mmio_write_32(rcc_base + RCC_MPCKDIVR,
1871*54fd6939SJiyong Park clkdiv[CLKDIV_MPU] & RCC_DIVR_DIV_MASK);
1872*54fd6939SJiyong Park ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_AXI], rcc_base + RCC_AXIDIVR);
1873*54fd6939SJiyong Park if (ret != 0) {
1874*54fd6939SJiyong Park return ret;
1875*54fd6939SJiyong Park }
1876*54fd6939SJiyong Park ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB4], rcc_base + RCC_APB4DIVR);
1877*54fd6939SJiyong Park if (ret != 0) {
1878*54fd6939SJiyong Park return ret;
1879*54fd6939SJiyong Park }
1880*54fd6939SJiyong Park ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB5], rcc_base + RCC_APB5DIVR);
1881*54fd6939SJiyong Park if (ret != 0) {
1882*54fd6939SJiyong Park return ret;
1883*54fd6939SJiyong Park }
1884*54fd6939SJiyong Park ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_MCU], rcc_base + RCC_MCUDIVR);
1885*54fd6939SJiyong Park if (ret != 0) {
1886*54fd6939SJiyong Park return ret;
1887*54fd6939SJiyong Park }
1888*54fd6939SJiyong Park ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB1], rcc_base + RCC_APB1DIVR);
1889*54fd6939SJiyong Park if (ret != 0) {
1890*54fd6939SJiyong Park return ret;
1891*54fd6939SJiyong Park }
1892*54fd6939SJiyong Park ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB2], rcc_base + RCC_APB2DIVR);
1893*54fd6939SJiyong Park if (ret != 0) {
1894*54fd6939SJiyong Park return ret;
1895*54fd6939SJiyong Park }
1896*54fd6939SJiyong Park ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB3], rcc_base + RCC_APB3DIVR);
1897*54fd6939SJiyong Park if (ret != 0) {
1898*54fd6939SJiyong Park return ret;
1899*54fd6939SJiyong Park }
1900*54fd6939SJiyong Park
1901*54fd6939SJiyong Park /* No ready bit for RTC */
1902*54fd6939SJiyong Park mmio_write_32(rcc_base + RCC_RTCDIVR,
1903*54fd6939SJiyong Park clkdiv[CLKDIV_RTC] & RCC_DIVR_DIV_MASK);
1904*54fd6939SJiyong Park
1905*54fd6939SJiyong Park /* Configure PLLs source */
1906*54fd6939SJiyong Park ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL12]);
1907*54fd6939SJiyong Park if (ret != 0) {
1908*54fd6939SJiyong Park return ret;
1909*54fd6939SJiyong Park }
1910*54fd6939SJiyong Park
1911*54fd6939SJiyong Park if (!pll3_preserve) {
1912*54fd6939SJiyong Park ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL3]);
1913*54fd6939SJiyong Park if (ret != 0) {
1914*54fd6939SJiyong Park return ret;
1915*54fd6939SJiyong Park }
1916*54fd6939SJiyong Park }
1917*54fd6939SJiyong Park
1918*54fd6939SJiyong Park if (!pll4_preserve) {
1919*54fd6939SJiyong Park ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL4]);
1920*54fd6939SJiyong Park if (ret != 0) {
1921*54fd6939SJiyong Park return ret;
1922*54fd6939SJiyong Park }
1923*54fd6939SJiyong Park }
1924*54fd6939SJiyong Park
1925*54fd6939SJiyong Park /* Configure and start PLLs */
1926*54fd6939SJiyong Park for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
1927*54fd6939SJiyong Park uint32_t fracv;
1928*54fd6939SJiyong Park uint32_t csg[PLLCSG_NB];
1929*54fd6939SJiyong Park
1930*54fd6939SJiyong Park if (((i == _PLL3) && pll3_preserve) ||
1931*54fd6939SJiyong Park ((i == _PLL4) && pll4_preserve && !pll4_bootrom)) {
1932*54fd6939SJiyong Park continue;
1933*54fd6939SJiyong Park }
1934*54fd6939SJiyong Park
1935*54fd6939SJiyong Park if (!fdt_check_node(plloff[i])) {
1936*54fd6939SJiyong Park continue;
1937*54fd6939SJiyong Park }
1938*54fd6939SJiyong Park
1939*54fd6939SJiyong Park if ((i == _PLL4) && pll4_bootrom) {
1940*54fd6939SJiyong Park /* Set output divider if not done by the Bootrom */
1941*54fd6939SJiyong Park stm32mp1_pll_config_output(i, pllcfg[i]);
1942*54fd6939SJiyong Park continue;
1943*54fd6939SJiyong Park }
1944*54fd6939SJiyong Park
1945*54fd6939SJiyong Park fracv = fdt_read_uint32_default(fdt, plloff[i], "frac", 0);
1946*54fd6939SJiyong Park
1947*54fd6939SJiyong Park ret = stm32mp1_pll_config(i, pllcfg[i], fracv);
1948*54fd6939SJiyong Park if (ret != 0) {
1949*54fd6939SJiyong Park return ret;
1950*54fd6939SJiyong Park }
1951*54fd6939SJiyong Park ret = fdt_read_uint32_array(fdt, plloff[i], "csg",
1952*54fd6939SJiyong Park (uint32_t)PLLCSG_NB, csg);
1953*54fd6939SJiyong Park if (ret == 0) {
1954*54fd6939SJiyong Park stm32mp1_pll_csg(i, csg);
1955*54fd6939SJiyong Park } else if (ret != -FDT_ERR_NOTFOUND) {
1956*54fd6939SJiyong Park return ret;
1957*54fd6939SJiyong Park }
1958*54fd6939SJiyong Park
1959*54fd6939SJiyong Park stm32mp1_pll_start(i);
1960*54fd6939SJiyong Park }
1961*54fd6939SJiyong Park /* Wait and start PLLs ouptut when ready */
1962*54fd6939SJiyong Park for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
1963*54fd6939SJiyong Park if (!fdt_check_node(plloff[i])) {
1964*54fd6939SJiyong Park continue;
1965*54fd6939SJiyong Park }
1966*54fd6939SJiyong Park
1967*54fd6939SJiyong Park ret = stm32mp1_pll_output(i, pllcfg[i][PLLCFG_O]);
1968*54fd6939SJiyong Park if (ret != 0) {
1969*54fd6939SJiyong Park return ret;
1970*54fd6939SJiyong Park }
1971*54fd6939SJiyong Park }
1972*54fd6939SJiyong Park /* Wait LSE ready before to use it */
1973*54fd6939SJiyong Park if (stm32mp1_osc[_LSE] != 0U) {
1974*54fd6939SJiyong Park stm32mp1_lse_wait();
1975*54fd6939SJiyong Park }
1976*54fd6939SJiyong Park
1977*54fd6939SJiyong Park /* Configure with expected clock source */
1978*54fd6939SJiyong Park ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MPU]);
1979*54fd6939SJiyong Park if (ret != 0) {
1980*54fd6939SJiyong Park return ret;
1981*54fd6939SJiyong Park }
1982*54fd6939SJiyong Park ret = stm32mp1_set_clksrc(clksrc[CLKSRC_AXI]);
1983*54fd6939SJiyong Park if (ret != 0) {
1984*54fd6939SJiyong Park return ret;
1985*54fd6939SJiyong Park }
1986*54fd6939SJiyong Park ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MCU]);
1987*54fd6939SJiyong Park if (ret != 0) {
1988*54fd6939SJiyong Park return ret;
1989*54fd6939SJiyong Park }
1990*54fd6939SJiyong Park stm32mp1_set_rtcsrc(clksrc[CLKSRC_RTC], lse_css);
1991*54fd6939SJiyong Park
1992*54fd6939SJiyong Park /* Configure PKCK */
1993*54fd6939SJiyong Park pkcs_cell = fdt_rcc_read_prop("st,pkcs", &len);
1994*54fd6939SJiyong Park if (pkcs_cell != NULL) {
1995*54fd6939SJiyong Park bool ckper_disabled = false;
1996*54fd6939SJiyong Park uint32_t j;
1997*54fd6939SJiyong Park
1998*54fd6939SJiyong Park for (j = 0; j < ((uint32_t)len / sizeof(uint32_t)); j++) {
1999*54fd6939SJiyong Park uint32_t pkcs = fdt32_to_cpu(pkcs_cell[j]);
2000*54fd6939SJiyong Park
2001*54fd6939SJiyong Park if (pkcs == (uint32_t)CLK_CKPER_DISABLED) {
2002*54fd6939SJiyong Park ckper_disabled = true;
2003*54fd6939SJiyong Park continue;
2004*54fd6939SJiyong Park }
2005*54fd6939SJiyong Park stm32mp1_pkcs_config(pkcs);
2006*54fd6939SJiyong Park }
2007*54fd6939SJiyong Park
2008*54fd6939SJiyong Park /*
2009*54fd6939SJiyong Park * CKPER is source for some peripheral clocks
2010*54fd6939SJiyong Park * (FMC-NAND / QPSI-NOR) and switching source is allowed
2011*54fd6939SJiyong Park * only if previous clock is still ON
2012*54fd6939SJiyong Park * => deactivated CKPER only after switching clock
2013*54fd6939SJiyong Park */
2014*54fd6939SJiyong Park if (ckper_disabled) {
2015*54fd6939SJiyong Park stm32mp1_pkcs_config(CLK_CKPER_DISABLED);
2016*54fd6939SJiyong Park }
2017*54fd6939SJiyong Park }
2018*54fd6939SJiyong Park
2019*54fd6939SJiyong Park /* Switch OFF HSI if not found in device-tree */
2020*54fd6939SJiyong Park if (stm32mp1_osc[_HSI] == 0U) {
2021*54fd6939SJiyong Park stm32mp1_hsi_set(false);
2022*54fd6939SJiyong Park }
2023*54fd6939SJiyong Park stm32mp1_stgen_config();
2024*54fd6939SJiyong Park
2025*54fd6939SJiyong Park /* Software Self-Refresh mode (SSR) during DDR initilialization */
2026*54fd6939SJiyong Park mmio_clrsetbits_32(rcc_base + RCC_DDRITFCR,
2027*54fd6939SJiyong Park RCC_DDRITFCR_DDRCKMOD_MASK,
2028*54fd6939SJiyong Park RCC_DDRITFCR_DDRCKMOD_SSR <<
2029*54fd6939SJiyong Park RCC_DDRITFCR_DDRCKMOD_SHIFT);
2030*54fd6939SJiyong Park
2031*54fd6939SJiyong Park return 0;
2032*54fd6939SJiyong Park }
2033*54fd6939SJiyong Park
stm32mp1_osc_clk_init(const char * name,enum stm32mp_osc_id index)2034*54fd6939SJiyong Park static void stm32mp1_osc_clk_init(const char *name,
2035*54fd6939SJiyong Park enum stm32mp_osc_id index)
2036*54fd6939SJiyong Park {
2037*54fd6939SJiyong Park uint32_t frequency;
2038*54fd6939SJiyong Park
2039*54fd6939SJiyong Park if (fdt_osc_read_freq(name, &frequency) == 0) {
2040*54fd6939SJiyong Park stm32mp1_osc[index] = frequency;
2041*54fd6939SJiyong Park }
2042*54fd6939SJiyong Park }
2043*54fd6939SJiyong Park
stm32mp1_osc_init(void)2044*54fd6939SJiyong Park static void stm32mp1_osc_init(void)
2045*54fd6939SJiyong Park {
2046*54fd6939SJiyong Park enum stm32mp_osc_id i;
2047*54fd6939SJiyong Park
2048*54fd6939SJiyong Park for (i = (enum stm32mp_osc_id)0 ; i < NB_OSC; i++) {
2049*54fd6939SJiyong Park stm32mp1_osc_clk_init(stm32mp_osc_node_label[i], i);
2050*54fd6939SJiyong Park }
2051*54fd6939SJiyong Park }
2052*54fd6939SJiyong Park
2053*54fd6939SJiyong Park #ifdef STM32MP_SHARED_RESOURCES
2054*54fd6939SJiyong Park /*
2055*54fd6939SJiyong Park * Get the parent ID of the target parent clock, for tagging as secure
2056*54fd6939SJiyong Park * shared clock dependencies.
2057*54fd6939SJiyong Park */
get_parent_id_parent(unsigned int parent_id)2058*54fd6939SJiyong Park static int get_parent_id_parent(unsigned int parent_id)
2059*54fd6939SJiyong Park {
2060*54fd6939SJiyong Park enum stm32mp1_parent_sel s = _UNKNOWN_SEL;
2061*54fd6939SJiyong Park enum stm32mp1_pll_id pll_id;
2062*54fd6939SJiyong Park uint32_t p_sel;
2063*54fd6939SJiyong Park uintptr_t rcc_base = stm32mp_rcc_base();
2064*54fd6939SJiyong Park
2065*54fd6939SJiyong Park switch (parent_id) {
2066*54fd6939SJiyong Park case _ACLK:
2067*54fd6939SJiyong Park case _PCLK4:
2068*54fd6939SJiyong Park case _PCLK5:
2069*54fd6939SJiyong Park s = _AXIS_SEL;
2070*54fd6939SJiyong Park break;
2071*54fd6939SJiyong Park case _PLL1_P:
2072*54fd6939SJiyong Park case _PLL1_Q:
2073*54fd6939SJiyong Park case _PLL1_R:
2074*54fd6939SJiyong Park pll_id = _PLL1;
2075*54fd6939SJiyong Park break;
2076*54fd6939SJiyong Park case _PLL2_P:
2077*54fd6939SJiyong Park case _PLL2_Q:
2078*54fd6939SJiyong Park case _PLL2_R:
2079*54fd6939SJiyong Park pll_id = _PLL2;
2080*54fd6939SJiyong Park break;
2081*54fd6939SJiyong Park case _PLL3_P:
2082*54fd6939SJiyong Park case _PLL3_Q:
2083*54fd6939SJiyong Park case _PLL3_R:
2084*54fd6939SJiyong Park pll_id = _PLL3;
2085*54fd6939SJiyong Park break;
2086*54fd6939SJiyong Park case _PLL4_P:
2087*54fd6939SJiyong Park case _PLL4_Q:
2088*54fd6939SJiyong Park case _PLL4_R:
2089*54fd6939SJiyong Park pll_id = _PLL4;
2090*54fd6939SJiyong Park break;
2091*54fd6939SJiyong Park case _PCLK1:
2092*54fd6939SJiyong Park case _PCLK2:
2093*54fd6939SJiyong Park case _HCLK2:
2094*54fd6939SJiyong Park case _HCLK6:
2095*54fd6939SJiyong Park case _CK_PER:
2096*54fd6939SJiyong Park case _CK_MPU:
2097*54fd6939SJiyong Park case _CK_MCU:
2098*54fd6939SJiyong Park case _USB_PHY_48:
2099*54fd6939SJiyong Park /* We do not expect to access these */
2100*54fd6939SJiyong Park panic();
2101*54fd6939SJiyong Park break;
2102*54fd6939SJiyong Park default:
2103*54fd6939SJiyong Park /* Other parents have no parent */
2104*54fd6939SJiyong Park return -1;
2105*54fd6939SJiyong Park }
2106*54fd6939SJiyong Park
2107*54fd6939SJiyong Park if (s != _UNKNOWN_SEL) {
2108*54fd6939SJiyong Park const struct stm32mp1_clk_sel *sel = clk_sel_ref(s);
2109*54fd6939SJiyong Park
2110*54fd6939SJiyong Park p_sel = (mmio_read_32(rcc_base + sel->offset) >> sel->src) &
2111*54fd6939SJiyong Park sel->msk;
2112*54fd6939SJiyong Park
2113*54fd6939SJiyong Park if (p_sel < sel->nb_parent) {
2114*54fd6939SJiyong Park return (int)sel->parent[p_sel];
2115*54fd6939SJiyong Park }
2116*54fd6939SJiyong Park } else {
2117*54fd6939SJiyong Park const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
2118*54fd6939SJiyong Park
2119*54fd6939SJiyong Park p_sel = mmio_read_32(rcc_base + pll->rckxselr) &
2120*54fd6939SJiyong Park RCC_SELR_REFCLK_SRC_MASK;
2121*54fd6939SJiyong Park
2122*54fd6939SJiyong Park if (pll->refclk[p_sel] != _UNKNOWN_OSC_ID) {
2123*54fd6939SJiyong Park return (int)pll->refclk[p_sel];
2124*54fd6939SJiyong Park }
2125*54fd6939SJiyong Park }
2126*54fd6939SJiyong Park
2127*54fd6939SJiyong Park VERBOSE("No parent selected for %s\n",
2128*54fd6939SJiyong Park stm32mp1_clk_parent_name[parent_id]);
2129*54fd6939SJiyong Park
2130*54fd6939SJiyong Park return -1;
2131*54fd6939SJiyong Park }
2132*54fd6939SJiyong Park
secure_parent_clocks(unsigned long parent_id)2133*54fd6939SJiyong Park static void secure_parent_clocks(unsigned long parent_id)
2134*54fd6939SJiyong Park {
2135*54fd6939SJiyong Park int grandparent_id;
2136*54fd6939SJiyong Park
2137*54fd6939SJiyong Park switch (parent_id) {
2138*54fd6939SJiyong Park case _PLL3_P:
2139*54fd6939SJiyong Park case _PLL3_Q:
2140*54fd6939SJiyong Park case _PLL3_R:
2141*54fd6939SJiyong Park stm32mp_register_secure_periph(STM32MP1_SHRES_PLL3);
2142*54fd6939SJiyong Park break;
2143*54fd6939SJiyong Park
2144*54fd6939SJiyong Park /* These clocks are always secure when RCC is secure */
2145*54fd6939SJiyong Park case _ACLK:
2146*54fd6939SJiyong Park case _HCLK2:
2147*54fd6939SJiyong Park case _HCLK6:
2148*54fd6939SJiyong Park case _PCLK4:
2149*54fd6939SJiyong Park case _PCLK5:
2150*54fd6939SJiyong Park case _PLL1_P:
2151*54fd6939SJiyong Park case _PLL1_Q:
2152*54fd6939SJiyong Park case _PLL1_R:
2153*54fd6939SJiyong Park case _PLL2_P:
2154*54fd6939SJiyong Park case _PLL2_Q:
2155*54fd6939SJiyong Park case _PLL2_R:
2156*54fd6939SJiyong Park case _HSI:
2157*54fd6939SJiyong Park case _HSI_KER:
2158*54fd6939SJiyong Park case _LSI:
2159*54fd6939SJiyong Park case _CSI:
2160*54fd6939SJiyong Park case _CSI_KER:
2161*54fd6939SJiyong Park case _HSE:
2162*54fd6939SJiyong Park case _HSE_KER:
2163*54fd6939SJiyong Park case _HSE_KER_DIV2:
2164*54fd6939SJiyong Park case _HSE_RTC:
2165*54fd6939SJiyong Park case _LSE:
2166*54fd6939SJiyong Park break;
2167*54fd6939SJiyong Park
2168*54fd6939SJiyong Park default:
2169*54fd6939SJiyong Park VERBOSE("Cannot secure parent clock %s\n",
2170*54fd6939SJiyong Park stm32mp1_clk_parent_name[parent_id]);
2171*54fd6939SJiyong Park panic();
2172*54fd6939SJiyong Park }
2173*54fd6939SJiyong Park
2174*54fd6939SJiyong Park grandparent_id = get_parent_id_parent(parent_id);
2175*54fd6939SJiyong Park if (grandparent_id >= 0) {
2176*54fd6939SJiyong Park secure_parent_clocks(grandparent_id);
2177*54fd6939SJiyong Park }
2178*54fd6939SJiyong Park }
2179*54fd6939SJiyong Park
stm32mp1_register_clock_parents_secure(unsigned long clock_id)2180*54fd6939SJiyong Park void stm32mp1_register_clock_parents_secure(unsigned long clock_id)
2181*54fd6939SJiyong Park {
2182*54fd6939SJiyong Park int parent_id;
2183*54fd6939SJiyong Park
2184*54fd6939SJiyong Park if (!stm32mp1_rcc_is_secure()) {
2185*54fd6939SJiyong Park return;
2186*54fd6939SJiyong Park }
2187*54fd6939SJiyong Park
2188*54fd6939SJiyong Park switch (clock_id) {
2189*54fd6939SJiyong Park case PLL1:
2190*54fd6939SJiyong Park case PLL2:
2191*54fd6939SJiyong Park /* PLL1/PLL2 are always secure: nothing to do */
2192*54fd6939SJiyong Park break;
2193*54fd6939SJiyong Park case PLL3:
2194*54fd6939SJiyong Park stm32mp_register_secure_periph(STM32MP1_SHRES_PLL3);
2195*54fd6939SJiyong Park break;
2196*54fd6939SJiyong Park case PLL4:
2197*54fd6939SJiyong Park ERROR("PLL4 cannot be secured\n");
2198*54fd6939SJiyong Park panic();
2199*54fd6939SJiyong Park break;
2200*54fd6939SJiyong Park default:
2201*54fd6939SJiyong Park /* Others are expected gateable clock */
2202*54fd6939SJiyong Park parent_id = stm32mp1_clk_get_parent(clock_id);
2203*54fd6939SJiyong Park if (parent_id < 0) {
2204*54fd6939SJiyong Park INFO("No parent found for clock %lu\n", clock_id);
2205*54fd6939SJiyong Park } else {
2206*54fd6939SJiyong Park secure_parent_clocks(parent_id);
2207*54fd6939SJiyong Park }
2208*54fd6939SJiyong Park break;
2209*54fd6939SJiyong Park }
2210*54fd6939SJiyong Park }
2211*54fd6939SJiyong Park #endif /* STM32MP_SHARED_RESOURCES */
2212*54fd6939SJiyong Park
sync_earlyboot_clocks_state(void)2213*54fd6939SJiyong Park static void sync_earlyboot_clocks_state(void)
2214*54fd6939SJiyong Park {
2215*54fd6939SJiyong Park unsigned int idx;
2216*54fd6939SJiyong Park const unsigned long secure_enable[] = {
2217*54fd6939SJiyong Park AXIDCG,
2218*54fd6939SJiyong Park BSEC,
2219*54fd6939SJiyong Park DDRC1, DDRC1LP,
2220*54fd6939SJiyong Park DDRC2, DDRC2LP,
2221*54fd6939SJiyong Park DDRCAPB, DDRPHYCAPB, DDRPHYCAPBLP,
2222*54fd6939SJiyong Park DDRPHYC, DDRPHYCLP,
2223*54fd6939SJiyong Park RTCAPB,
2224*54fd6939SJiyong Park TZC1, TZC2,
2225*54fd6939SJiyong Park TZPC,
2226*54fd6939SJiyong Park STGEN_K,
2227*54fd6939SJiyong Park };
2228*54fd6939SJiyong Park
2229*54fd6939SJiyong Park for (idx = 0U; idx < ARRAY_SIZE(secure_enable); idx++) {
2230*54fd6939SJiyong Park stm32mp_clk_enable(secure_enable[idx]);
2231*54fd6939SJiyong Park }
2232*54fd6939SJiyong Park }
2233*54fd6939SJiyong Park
stm32mp1_clk_probe(void)2234*54fd6939SJiyong Park int stm32mp1_clk_probe(void)
2235*54fd6939SJiyong Park {
2236*54fd6939SJiyong Park stm32mp1_osc_init();
2237*54fd6939SJiyong Park
2238*54fd6939SJiyong Park sync_earlyboot_clocks_state();
2239*54fd6939SJiyong Park
2240*54fd6939SJiyong Park return 0;
2241*54fd6939SJiyong Park }
2242