1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park * Copyright (C) 2018-2020 Marvell International Ltd.
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park * https://spdx.org/licenses
6*54fd6939SJiyong Park */
7*54fd6939SJiyong Park
8*54fd6939SJiyong Park /* CP110 Marvell SoC driver */
9*54fd6939SJiyong Park
10*54fd6939SJiyong Park #include <common/debug.h>
11*54fd6939SJiyong Park #include <drivers/delay_timer.h>
12*54fd6939SJiyong Park #include <drivers/marvell/amb_adec.h>
13*54fd6939SJiyong Park #include <drivers/marvell/iob.h>
14*54fd6939SJiyong Park #include <drivers/marvell/mochi/cp110_setup.h>
15*54fd6939SJiyong Park #include <drivers/rambus/trng_ip_76.h>
16*54fd6939SJiyong Park
17*54fd6939SJiyong Park #include <efuse_def.h>
18*54fd6939SJiyong Park #include <plat_marvell.h>
19*54fd6939SJiyong Park
20*54fd6939SJiyong Park /*
21*54fd6939SJiyong Park * AXI Configuration.
22*54fd6939SJiyong Park */
23*54fd6939SJiyong Park
24*54fd6939SJiyong Park /* Used for Units of CP-110 (e.g. USB device, USB Host, and etc) */
25*54fd6939SJiyong Park #define MVEBU_AXI_ATTR_OFFSET (0x441300)
26*54fd6939SJiyong Park #define MVEBU_AXI_ATTR_REG(index) (MVEBU_AXI_ATTR_OFFSET + \
27*54fd6939SJiyong Park 0x4 * index)
28*54fd6939SJiyong Park
29*54fd6939SJiyong Park /* AXI Protection bits */
30*54fd6939SJiyong Park #define MVEBU_AXI_PROT_OFFSET (0x441200)
31*54fd6939SJiyong Park
32*54fd6939SJiyong Park /* AXI Protection regs */
33*54fd6939SJiyong Park #define MVEBU_AXI_PROT_REG(index) ((index <= 4) ? \
34*54fd6939SJiyong Park (MVEBU_AXI_PROT_OFFSET + \
35*54fd6939SJiyong Park 0x4 * index) : \
36*54fd6939SJiyong Park (MVEBU_AXI_PROT_OFFSET + 0x18))
37*54fd6939SJiyong Park #define MVEBU_AXI_PROT_REGS_NUM (6)
38*54fd6939SJiyong Park
39*54fd6939SJiyong Park #define MVEBU_SOC_CFGS_OFFSET (0x441900)
40*54fd6939SJiyong Park #define MVEBU_SOC_CFG_REG(index) (MVEBU_SOC_CFGS_OFFSET + \
41*54fd6939SJiyong Park 0x4 * index)
42*54fd6939SJiyong Park #define MVEBU_SOC_CFG_REG_NUM (0)
43*54fd6939SJiyong Park #define MVEBU_SOC_CFG_GLOG_SECURE_EN_MASK (0xE)
44*54fd6939SJiyong Park
45*54fd6939SJiyong Park /* SATA3 MBUS to AXI regs */
46*54fd6939SJiyong Park #define MVEBU_BRIDGE_WIN_DIS_REG (MVEBU_SOC_CFGS_OFFSET + 0x10)
47*54fd6939SJiyong Park #define MVEBU_BRIDGE_WIN_DIS_OFF (0x0)
48*54fd6939SJiyong Park
49*54fd6939SJiyong Park /* SATA3 MBUS to AXI regs */
50*54fd6939SJiyong Park #define MVEBU_SATA_M2A_AXI_PORT_CTRL_REG (0x54ff04)
51*54fd6939SJiyong Park
52*54fd6939SJiyong Park /* AXI to MBUS bridge registers */
53*54fd6939SJiyong Park #define MVEBU_AMB_IP_OFFSET (0x13ff00)
54*54fd6939SJiyong Park #define MVEBU_AMB_IP_BRIDGE_WIN_REG(win) (MVEBU_AMB_IP_OFFSET + \
55*54fd6939SJiyong Park (win * 0x8))
56*54fd6939SJiyong Park #define MVEBU_AMB_IP_BRIDGE_WIN_EN_OFFSET 0
57*54fd6939SJiyong Park #define MVEBU_AMB_IP_BRIDGE_WIN_EN_MASK \
58*54fd6939SJiyong Park (0x1 << MVEBU_AMB_IP_BRIDGE_WIN_EN_OFFSET)
59*54fd6939SJiyong Park #define MVEBU_AMB_IP_BRIDGE_WIN_SIZE_OFFSET 16
60*54fd6939SJiyong Park #define MVEBU_AMB_IP_BRIDGE_WIN_SIZE_MASK \
61*54fd6939SJiyong Park (0xffffu << MVEBU_AMB_IP_BRIDGE_WIN_SIZE_OFFSET)
62*54fd6939SJiyong Park
63*54fd6939SJiyong Park #define MVEBU_SAMPLE_AT_RESET_REG (0x440600)
64*54fd6939SJiyong Park #define SAR_PCIE1_CLK_CFG_OFFSET 31
65*54fd6939SJiyong Park #define SAR_PCIE1_CLK_CFG_MASK (0x1u << SAR_PCIE1_CLK_CFG_OFFSET)
66*54fd6939SJiyong Park #define SAR_PCIE0_CLK_CFG_OFFSET 30
67*54fd6939SJiyong Park #define SAR_PCIE0_CLK_CFG_MASK (0x1 << SAR_PCIE0_CLK_CFG_OFFSET)
68*54fd6939SJiyong Park #define SAR_I2C_INIT_EN_OFFSET 24
69*54fd6939SJiyong Park #define SAR_I2C_INIT_EN_MASK (1 << SAR_I2C_INIT_EN_OFFSET)
70*54fd6939SJiyong Park
71*54fd6939SJiyong Park /*******************************************************************************
72*54fd6939SJiyong Park * PCIE clock buffer control
73*54fd6939SJiyong Park ******************************************************************************/
74*54fd6939SJiyong Park #define MVEBU_PCIE_REF_CLK_BUF_CTRL (0x4404F0)
75*54fd6939SJiyong Park #define PCIE1_REFCLK_BUFF_SOURCE 0x800
76*54fd6939SJiyong Park #define PCIE0_REFCLK_BUFF_SOURCE 0x400
77*54fd6939SJiyong Park
78*54fd6939SJiyong Park /*******************************************************************************
79*54fd6939SJiyong Park * MSS Device Push Set Register
80*54fd6939SJiyong Park ******************************************************************************/
81*54fd6939SJiyong Park #define MVEBU_CP_MSS_DPSHSR_REG (0x280040)
82*54fd6939SJiyong Park #define MSS_DPSHSR_REG_PCIE_CLK_SEL 0x8
83*54fd6939SJiyong Park
84*54fd6939SJiyong Park /*******************************************************************************
85*54fd6939SJiyong Park * RTC Configuration
86*54fd6939SJiyong Park ******************************************************************************/
87*54fd6939SJiyong Park #define MVEBU_RTC_BASE (0x284000)
88*54fd6939SJiyong Park #define MVEBU_RTC_STATUS_REG (MVEBU_RTC_BASE + 0x0)
89*54fd6939SJiyong Park #define MVEBU_RTC_STATUS_ALARM1_MASK 0x1
90*54fd6939SJiyong Park #define MVEBU_RTC_STATUS_ALARM2_MASK 0x2
91*54fd6939SJiyong Park #define MVEBU_RTC_IRQ_1_CONFIG_REG (MVEBU_RTC_BASE + 0x4)
92*54fd6939SJiyong Park #define MVEBU_RTC_IRQ_2_CONFIG_REG (MVEBU_RTC_BASE + 0x8)
93*54fd6939SJiyong Park #define MVEBU_RTC_TIME_REG (MVEBU_RTC_BASE + 0xC)
94*54fd6939SJiyong Park #define MVEBU_RTC_ALARM_1_REG (MVEBU_RTC_BASE + 0x10)
95*54fd6939SJiyong Park #define MVEBU_RTC_ALARM_2_REG (MVEBU_RTC_BASE + 0x14)
96*54fd6939SJiyong Park #define MVEBU_RTC_CCR_REG (MVEBU_RTC_BASE + 0x18)
97*54fd6939SJiyong Park #define MVEBU_RTC_NOMINAL_TIMING 0x2000
98*54fd6939SJiyong Park #define MVEBU_RTC_NOMINAL_TIMING_MASK 0x7FFF
99*54fd6939SJiyong Park #define MVEBU_RTC_TEST_CONFIG_REG (MVEBU_RTC_BASE + 0x1C)
100*54fd6939SJiyong Park #define MVEBU_RTC_BRIDGE_TIMING_CTRL0_REG (MVEBU_RTC_BASE + 0x80)
101*54fd6939SJiyong Park #define MVEBU_RTC_WRCLK_PERIOD_MASK 0xFFFF
102*54fd6939SJiyong Park #define MVEBU_RTC_WRCLK_PERIOD_DEFAULT 0x3FF
103*54fd6939SJiyong Park #define MVEBU_RTC_WRCLK_SETUP_OFFS 16
104*54fd6939SJiyong Park #define MVEBU_RTC_WRCLK_SETUP_MASK 0xFFFF0000
105*54fd6939SJiyong Park #define MVEBU_RTC_WRCLK_SETUP_DEFAULT 0x29
106*54fd6939SJiyong Park #define MVEBU_RTC_BRIDGE_TIMING_CTRL1_REG (MVEBU_RTC_BASE + 0x84)
107*54fd6939SJiyong Park #define MVEBU_RTC_READ_OUTPUT_DELAY_MASK 0xFFFF
108*54fd6939SJiyong Park #define MVEBU_RTC_READ_OUTPUT_DELAY_DEFAULT 0x1F
109*54fd6939SJiyong Park
110*54fd6939SJiyong Park /*******************************************************************************
111*54fd6939SJiyong Park * TRNG Configuration
112*54fd6939SJiyong Park ******************************************************************************/
113*54fd6939SJiyong Park #define MVEBU_TRNG_BASE (0x760000)
114*54fd6939SJiyong Park #define MVEBU_EFUSE_TRNG_ENABLE_EFUSE_WORD MVEBU_AP_LDX_220_189_EFUSE_OFFS
115*54fd6939SJiyong Park #define MVEBU_EFUSE_TRNG_ENABLE_BIT_OFFSET 13 /* LD0[202] */
116*54fd6939SJiyong Park
117*54fd6939SJiyong Park enum axi_attr {
118*54fd6939SJiyong Park AXI_ADUNIT_ATTR = 0,
119*54fd6939SJiyong Park AXI_COMUNIT_ATTR,
120*54fd6939SJiyong Park AXI_EIP197_ATTR,
121*54fd6939SJiyong Park AXI_USB3D_ATTR,
122*54fd6939SJiyong Park AXI_USB3H0_ATTR,
123*54fd6939SJiyong Park AXI_USB3H1_ATTR,
124*54fd6939SJiyong Park AXI_SATA0_ATTR,
125*54fd6939SJiyong Park AXI_SATA1_ATTR,
126*54fd6939SJiyong Park AXI_DAP_ATTR,
127*54fd6939SJiyong Park AXI_DFX_ATTR,
128*54fd6939SJiyong Park AXI_DBG_TRC_ATTR = 12,
129*54fd6939SJiyong Park AXI_SDIO_ATTR,
130*54fd6939SJiyong Park AXI_MSS_ATTR,
131*54fd6939SJiyong Park AXI_MAX_ATTR,
132*54fd6939SJiyong Park };
133*54fd6939SJiyong Park
134*54fd6939SJiyong Park /* Most stream IDS are configured centrally in the CP-110 RFU
135*54fd6939SJiyong Park * but some are configured inside the unit registers
136*54fd6939SJiyong Park */
137*54fd6939SJiyong Park #define RFU_STREAM_ID_BASE (0x450000)
138*54fd6939SJiyong Park #define USB3H_0_STREAM_ID_REG (RFU_STREAM_ID_BASE + 0xC)
139*54fd6939SJiyong Park #define USB3H_1_STREAM_ID_REG (RFU_STREAM_ID_BASE + 0x10)
140*54fd6939SJiyong Park #define SATA_0_STREAM_ID_REG (RFU_STREAM_ID_BASE + 0x14)
141*54fd6939SJiyong Park #define SATA_1_STREAM_ID_REG (RFU_STREAM_ID_BASE + 0x18)
142*54fd6939SJiyong Park #define SDIO_STREAM_ID_REG (RFU_STREAM_ID_BASE + 0x28)
143*54fd6939SJiyong Park
144*54fd6939SJiyong Park #define CP_DMA_0_STREAM_ID_REG (0x6B0010)
145*54fd6939SJiyong Park #define CP_DMA_1_STREAM_ID_REG (0x6D0010)
146*54fd6939SJiyong Park
147*54fd6939SJiyong Park /* We allocate IDs 128-255 for PCIe */
148*54fd6939SJiyong Park #define MAX_STREAM_ID (0x80)
149*54fd6939SJiyong Park
150*54fd6939SJiyong Park static uintptr_t stream_id_reg[] = {
151*54fd6939SJiyong Park USB3H_0_STREAM_ID_REG,
152*54fd6939SJiyong Park USB3H_1_STREAM_ID_REG,
153*54fd6939SJiyong Park CP_DMA_0_STREAM_ID_REG,
154*54fd6939SJiyong Park CP_DMA_1_STREAM_ID_REG,
155*54fd6939SJiyong Park SATA_0_STREAM_ID_REG,
156*54fd6939SJiyong Park SATA_1_STREAM_ID_REG,
157*54fd6939SJiyong Park SDIO_STREAM_ID_REG,
158*54fd6939SJiyong Park 0
159*54fd6939SJiyong Park };
160*54fd6939SJiyong Park
cp110_errata_wa_init(uintptr_t base)161*54fd6939SJiyong Park static void cp110_errata_wa_init(uintptr_t base)
162*54fd6939SJiyong Park {
163*54fd6939SJiyong Park uint32_t data;
164*54fd6939SJiyong Park
165*54fd6939SJiyong Park /* ERRATA GL-4076863:
166*54fd6939SJiyong Park * Reset value for global_secure_enable inputs must be changed
167*54fd6939SJiyong Park * from '1' to '0'.
168*54fd6939SJiyong Park * When asserted, only "secured" transactions can enter IHB
169*54fd6939SJiyong Park * configuration space.
170*54fd6939SJiyong Park * However, blocking AXI transactions is performed by IOB.
171*54fd6939SJiyong Park * Performing it also at IHB/HB complicates programming model.
172*54fd6939SJiyong Park *
173*54fd6939SJiyong Park * Enable non-secure access in SOC configuration register
174*54fd6939SJiyong Park */
175*54fd6939SJiyong Park data = mmio_read_32(base + MVEBU_SOC_CFG_REG(MVEBU_SOC_CFG_REG_NUM));
176*54fd6939SJiyong Park data &= ~MVEBU_SOC_CFG_GLOG_SECURE_EN_MASK;
177*54fd6939SJiyong Park mmio_write_32(base + MVEBU_SOC_CFG_REG(MVEBU_SOC_CFG_REG_NUM), data);
178*54fd6939SJiyong Park }
179*54fd6939SJiyong Park
cp110_pcie_clk_cfg(uintptr_t base)180*54fd6939SJiyong Park static void cp110_pcie_clk_cfg(uintptr_t base)
181*54fd6939SJiyong Park {
182*54fd6939SJiyong Park uint32_t pcie0_clk, pcie1_clk, reg;
183*54fd6939SJiyong Park
184*54fd6939SJiyong Park /*
185*54fd6939SJiyong Park * Determine the pcie0/1 clock direction (input/output) from the
186*54fd6939SJiyong Park * sample at reset.
187*54fd6939SJiyong Park */
188*54fd6939SJiyong Park reg = mmio_read_32(base + MVEBU_SAMPLE_AT_RESET_REG);
189*54fd6939SJiyong Park pcie0_clk = (reg & SAR_PCIE0_CLK_CFG_MASK) >> SAR_PCIE0_CLK_CFG_OFFSET;
190*54fd6939SJiyong Park pcie1_clk = (reg & SAR_PCIE1_CLK_CFG_MASK) >> SAR_PCIE1_CLK_CFG_OFFSET;
191*54fd6939SJiyong Park
192*54fd6939SJiyong Park /* CP110 revision A2 or CN913x */
193*54fd6939SJiyong Park if (cp110_rev_id_get(base) == MVEBU_CP110_REF_ID_A2 ||
194*54fd6939SJiyong Park cp110_device_id_get(base) == MVEBU_CN9130_DEV_ID) {
195*54fd6939SJiyong Park /*
196*54fd6939SJiyong Park * PCIe Reference Clock Buffer Control register must be
197*54fd6939SJiyong Park * set according to the clock direction (input/output)
198*54fd6939SJiyong Park */
199*54fd6939SJiyong Park reg = mmio_read_32(base + MVEBU_PCIE_REF_CLK_BUF_CTRL);
200*54fd6939SJiyong Park reg &= ~(PCIE0_REFCLK_BUFF_SOURCE | PCIE1_REFCLK_BUFF_SOURCE);
201*54fd6939SJiyong Park if (!pcie0_clk)
202*54fd6939SJiyong Park reg |= PCIE0_REFCLK_BUFF_SOURCE;
203*54fd6939SJiyong Park if (!pcie1_clk)
204*54fd6939SJiyong Park reg |= PCIE1_REFCLK_BUFF_SOURCE;
205*54fd6939SJiyong Park
206*54fd6939SJiyong Park mmio_write_32(base + MVEBU_PCIE_REF_CLK_BUF_CTRL, reg);
207*54fd6939SJiyong Park }
208*54fd6939SJiyong Park
209*54fd6939SJiyong Park /* CP110 revision A1 */
210*54fd6939SJiyong Park if (cp110_rev_id_get(base) == MVEBU_CP110_REF_ID_A1) {
211*54fd6939SJiyong Park if (!pcie0_clk || !pcie1_clk) {
212*54fd6939SJiyong Park /*
213*54fd6939SJiyong Park * if one of the pcie clocks is set to input,
214*54fd6939SJiyong Park * we need to set mss_push[131] field, otherwise,
215*54fd6939SJiyong Park * the pcie clock might not work.
216*54fd6939SJiyong Park */
217*54fd6939SJiyong Park reg = mmio_read_32(base + MVEBU_CP_MSS_DPSHSR_REG);
218*54fd6939SJiyong Park reg |= MSS_DPSHSR_REG_PCIE_CLK_SEL;
219*54fd6939SJiyong Park mmio_write_32(base + MVEBU_CP_MSS_DPSHSR_REG, reg);
220*54fd6939SJiyong Park }
221*54fd6939SJiyong Park }
222*54fd6939SJiyong Park }
223*54fd6939SJiyong Park
224*54fd6939SJiyong Park /* Set a unique stream id for all DMA capable devices */
cp110_stream_id_init(uintptr_t base,uint32_t stream_id)225*54fd6939SJiyong Park static void cp110_stream_id_init(uintptr_t base, uint32_t stream_id)
226*54fd6939SJiyong Park {
227*54fd6939SJiyong Park int i = 0;
228*54fd6939SJiyong Park
229*54fd6939SJiyong Park while (stream_id_reg[i]) {
230*54fd6939SJiyong Park if (i > MAX_STREAM_ID_PER_CP) {
231*54fd6939SJiyong Park NOTICE("Only first %d (maximum) Stream IDs allocated\n",
232*54fd6939SJiyong Park MAX_STREAM_ID_PER_CP);
233*54fd6939SJiyong Park return;
234*54fd6939SJiyong Park }
235*54fd6939SJiyong Park
236*54fd6939SJiyong Park if ((stream_id_reg[i] == CP_DMA_0_STREAM_ID_REG) ||
237*54fd6939SJiyong Park (stream_id_reg[i] == CP_DMA_1_STREAM_ID_REG))
238*54fd6939SJiyong Park mmio_write_32(base + stream_id_reg[i],
239*54fd6939SJiyong Park stream_id << 16 | stream_id);
240*54fd6939SJiyong Park else
241*54fd6939SJiyong Park mmio_write_32(base + stream_id_reg[i], stream_id);
242*54fd6939SJiyong Park
243*54fd6939SJiyong Park /* SATA port 0/1 are in the same SATA unit, and they should use
244*54fd6939SJiyong Park * the same STREAM ID number
245*54fd6939SJiyong Park */
246*54fd6939SJiyong Park if (stream_id_reg[i] != SATA_0_STREAM_ID_REG)
247*54fd6939SJiyong Park stream_id++;
248*54fd6939SJiyong Park
249*54fd6939SJiyong Park i++;
250*54fd6939SJiyong Park }
251*54fd6939SJiyong Park }
252*54fd6939SJiyong Park
cp110_axi_attr_init(uintptr_t base)253*54fd6939SJiyong Park static void cp110_axi_attr_init(uintptr_t base)
254*54fd6939SJiyong Park {
255*54fd6939SJiyong Park uint32_t index, data;
256*54fd6939SJiyong Park
257*54fd6939SJiyong Park /* Initialize AXI attributes for Armada-7K/8K SoC */
258*54fd6939SJiyong Park
259*54fd6939SJiyong Park /* Go over the AXI attributes and set Ax-Cache and Ax-Domain */
260*54fd6939SJiyong Park for (index = 0; index < AXI_MAX_ATTR; index++) {
261*54fd6939SJiyong Park switch (index) {
262*54fd6939SJiyong Park /* DFX and MSS unit works with no coherent only -
263*54fd6939SJiyong Park * there's no option to configure the Ax-Cache and Ax-Domain
264*54fd6939SJiyong Park */
265*54fd6939SJiyong Park case AXI_DFX_ATTR:
266*54fd6939SJiyong Park case AXI_MSS_ATTR:
267*54fd6939SJiyong Park continue;
268*54fd6939SJiyong Park default:
269*54fd6939SJiyong Park /* Set Ax-Cache as cacheable, no allocate, modifiable,
270*54fd6939SJiyong Park * bufferable
271*54fd6939SJiyong Park * The values are different because Read & Write
272*54fd6939SJiyong Park * definition is different in Ax-Cache
273*54fd6939SJiyong Park */
274*54fd6939SJiyong Park data = mmio_read_32(base + MVEBU_AXI_ATTR_REG(index));
275*54fd6939SJiyong Park data &= ~MVEBU_AXI_ATTR_ARCACHE_MASK;
276*54fd6939SJiyong Park data |= (CACHE_ATTR_WRITE_ALLOC |
277*54fd6939SJiyong Park CACHE_ATTR_CACHEABLE |
278*54fd6939SJiyong Park CACHE_ATTR_BUFFERABLE) <<
279*54fd6939SJiyong Park MVEBU_AXI_ATTR_ARCACHE_OFFSET;
280*54fd6939SJiyong Park data &= ~MVEBU_AXI_ATTR_AWCACHE_MASK;
281*54fd6939SJiyong Park data |= (CACHE_ATTR_READ_ALLOC |
282*54fd6939SJiyong Park CACHE_ATTR_CACHEABLE |
283*54fd6939SJiyong Park CACHE_ATTR_BUFFERABLE) <<
284*54fd6939SJiyong Park MVEBU_AXI_ATTR_AWCACHE_OFFSET;
285*54fd6939SJiyong Park /* Set Ax-Domain as Outer domain */
286*54fd6939SJiyong Park data &= ~MVEBU_AXI_ATTR_ARDOMAIN_MASK;
287*54fd6939SJiyong Park data |= DOMAIN_OUTER_SHAREABLE <<
288*54fd6939SJiyong Park MVEBU_AXI_ATTR_ARDOMAIN_OFFSET;
289*54fd6939SJiyong Park data &= ~MVEBU_AXI_ATTR_AWDOMAIN_MASK;
290*54fd6939SJiyong Park data |= DOMAIN_OUTER_SHAREABLE <<
291*54fd6939SJiyong Park MVEBU_AXI_ATTR_AWDOMAIN_OFFSET;
292*54fd6939SJiyong Park mmio_write_32(base + MVEBU_AXI_ATTR_REG(index), data);
293*54fd6939SJiyong Park }
294*54fd6939SJiyong Park }
295*54fd6939SJiyong Park
296*54fd6939SJiyong Park /* SATA IOCC supported, cache attributes
297*54fd6939SJiyong Park * for SATA MBUS to AXI configuration.
298*54fd6939SJiyong Park */
299*54fd6939SJiyong Park data = mmio_read_32(base + MVEBU_SATA_M2A_AXI_PORT_CTRL_REG);
300*54fd6939SJiyong Park data &= ~MVEBU_SATA_M2A_AXI_AWCACHE_MASK;
301*54fd6939SJiyong Park data |= (CACHE_ATTR_WRITE_ALLOC |
302*54fd6939SJiyong Park CACHE_ATTR_CACHEABLE |
303*54fd6939SJiyong Park CACHE_ATTR_BUFFERABLE) <<
304*54fd6939SJiyong Park MVEBU_SATA_M2A_AXI_AWCACHE_OFFSET;
305*54fd6939SJiyong Park data &= ~MVEBU_SATA_M2A_AXI_ARCACHE_MASK;
306*54fd6939SJiyong Park data |= (CACHE_ATTR_READ_ALLOC |
307*54fd6939SJiyong Park CACHE_ATTR_CACHEABLE |
308*54fd6939SJiyong Park CACHE_ATTR_BUFFERABLE) <<
309*54fd6939SJiyong Park MVEBU_SATA_M2A_AXI_ARCACHE_OFFSET;
310*54fd6939SJiyong Park mmio_write_32(base + MVEBU_SATA_M2A_AXI_PORT_CTRL_REG, data);
311*54fd6939SJiyong Park
312*54fd6939SJiyong Park /* Set all IO's AXI attribute to non-secure access. */
313*54fd6939SJiyong Park for (index = 0; index < MVEBU_AXI_PROT_REGS_NUM; index++)
314*54fd6939SJiyong Park mmio_write_32(base + MVEBU_AXI_PROT_REG(index),
315*54fd6939SJiyong Park DOMAIN_SYSTEM_SHAREABLE);
316*54fd6939SJiyong Park }
317*54fd6939SJiyong Park
cp110_amb_init(uintptr_t base)318*54fd6939SJiyong Park void cp110_amb_init(uintptr_t base)
319*54fd6939SJiyong Park {
320*54fd6939SJiyong Park uint32_t reg;
321*54fd6939SJiyong Park
322*54fd6939SJiyong Park /* Open AMB bridge Window to Access COMPHY/MDIO registers */
323*54fd6939SJiyong Park reg = mmio_read_32(base + MVEBU_AMB_IP_BRIDGE_WIN_REG(0));
324*54fd6939SJiyong Park reg &= ~(MVEBU_AMB_IP_BRIDGE_WIN_SIZE_MASK |
325*54fd6939SJiyong Park MVEBU_AMB_IP_BRIDGE_WIN_EN_MASK);
326*54fd6939SJiyong Park reg |= (0x7ff << MVEBU_AMB_IP_BRIDGE_WIN_SIZE_OFFSET) |
327*54fd6939SJiyong Park (0x1 << MVEBU_AMB_IP_BRIDGE_WIN_EN_OFFSET);
328*54fd6939SJiyong Park mmio_write_32(base + MVEBU_AMB_IP_BRIDGE_WIN_REG(0), reg);
329*54fd6939SJiyong Park }
330*54fd6939SJiyong Park
cp110_rtc_init(uintptr_t base)331*54fd6939SJiyong Park static void cp110_rtc_init(uintptr_t base)
332*54fd6939SJiyong Park {
333*54fd6939SJiyong Park /* Update MBus timing parameters before accessing RTC registers */
334*54fd6939SJiyong Park mmio_clrsetbits_32(base + MVEBU_RTC_BRIDGE_TIMING_CTRL0_REG,
335*54fd6939SJiyong Park MVEBU_RTC_WRCLK_PERIOD_MASK,
336*54fd6939SJiyong Park MVEBU_RTC_WRCLK_PERIOD_DEFAULT);
337*54fd6939SJiyong Park
338*54fd6939SJiyong Park mmio_clrsetbits_32(base + MVEBU_RTC_BRIDGE_TIMING_CTRL0_REG,
339*54fd6939SJiyong Park MVEBU_RTC_WRCLK_SETUP_MASK,
340*54fd6939SJiyong Park MVEBU_RTC_WRCLK_SETUP_DEFAULT <<
341*54fd6939SJiyong Park MVEBU_RTC_WRCLK_SETUP_OFFS);
342*54fd6939SJiyong Park
343*54fd6939SJiyong Park mmio_clrsetbits_32(base + MVEBU_RTC_BRIDGE_TIMING_CTRL1_REG,
344*54fd6939SJiyong Park MVEBU_RTC_READ_OUTPUT_DELAY_MASK,
345*54fd6939SJiyong Park MVEBU_RTC_READ_OUTPUT_DELAY_DEFAULT);
346*54fd6939SJiyong Park
347*54fd6939SJiyong Park /*
348*54fd6939SJiyong Park * Issue reset to the RTC if Clock Correction register
349*54fd6939SJiyong Park * contents did not sustain the reboot/power-on.
350*54fd6939SJiyong Park */
351*54fd6939SJiyong Park if ((mmio_read_32(base + MVEBU_RTC_CCR_REG) &
352*54fd6939SJiyong Park MVEBU_RTC_NOMINAL_TIMING_MASK) != MVEBU_RTC_NOMINAL_TIMING) {
353*54fd6939SJiyong Park /* Reset Test register */
354*54fd6939SJiyong Park mmio_write_32(base + MVEBU_RTC_TEST_CONFIG_REG, 0);
355*54fd6939SJiyong Park mdelay(500);
356*54fd6939SJiyong Park
357*54fd6939SJiyong Park /* Reset Status register */
358*54fd6939SJiyong Park mmio_write_32(base + MVEBU_RTC_STATUS_REG,
359*54fd6939SJiyong Park (MVEBU_RTC_STATUS_ALARM1_MASK |
360*54fd6939SJiyong Park MVEBU_RTC_STATUS_ALARM2_MASK));
361*54fd6939SJiyong Park udelay(62);
362*54fd6939SJiyong Park
363*54fd6939SJiyong Park /* Turn off Int1 and Int2 sources & clear the Alarm count */
364*54fd6939SJiyong Park mmio_write_32(base + MVEBU_RTC_IRQ_1_CONFIG_REG, 0);
365*54fd6939SJiyong Park mmio_write_32(base + MVEBU_RTC_IRQ_2_CONFIG_REG, 0);
366*54fd6939SJiyong Park mmio_write_32(base + MVEBU_RTC_ALARM_1_REG, 0);
367*54fd6939SJiyong Park mmio_write_32(base + MVEBU_RTC_ALARM_2_REG, 0);
368*54fd6939SJiyong Park
369*54fd6939SJiyong Park /* Setup nominal register access timing */
370*54fd6939SJiyong Park mmio_write_32(base + MVEBU_RTC_CCR_REG,
371*54fd6939SJiyong Park MVEBU_RTC_NOMINAL_TIMING);
372*54fd6939SJiyong Park
373*54fd6939SJiyong Park /* Reset Status register */
374*54fd6939SJiyong Park mmio_write_32(base + MVEBU_RTC_STATUS_REG,
375*54fd6939SJiyong Park (MVEBU_RTC_STATUS_ALARM1_MASK |
376*54fd6939SJiyong Park MVEBU_RTC_STATUS_ALARM2_MASK));
377*54fd6939SJiyong Park udelay(50);
378*54fd6939SJiyong Park }
379*54fd6939SJiyong Park }
380*54fd6939SJiyong Park
cp110_amb_adec_init(uintptr_t base)381*54fd6939SJiyong Park static void cp110_amb_adec_init(uintptr_t base)
382*54fd6939SJiyong Park {
383*54fd6939SJiyong Park /* enable AXI-MBUS by clearing "Bridge Windows Disable" */
384*54fd6939SJiyong Park mmio_clrbits_32(base + MVEBU_BRIDGE_WIN_DIS_REG,
385*54fd6939SJiyong Park (1 << MVEBU_BRIDGE_WIN_DIS_OFF));
386*54fd6939SJiyong Park
387*54fd6939SJiyong Park /* configure AXI-MBUS windows for CP */
388*54fd6939SJiyong Park init_amb_adec(base);
389*54fd6939SJiyong Park }
390*54fd6939SJiyong Park
cp110_trng_init(uintptr_t base)391*54fd6939SJiyong Park static void cp110_trng_init(uintptr_t base)
392*54fd6939SJiyong Park {
393*54fd6939SJiyong Park static bool done;
394*54fd6939SJiyong Park int ret;
395*54fd6939SJiyong Park uint32_t reg_val, efuse;
396*54fd6939SJiyong Park
397*54fd6939SJiyong Park /* Set access to LD0 */
398*54fd6939SJiyong Park reg_val = mmio_read_32(MVEBU_AP_EFUSE_SRV_CTRL_REG);
399*54fd6939SJiyong Park reg_val &= ~EFUSE_SRV_CTRL_LD_SELECT_MASK;
400*54fd6939SJiyong Park mmio_write_32(MVEBU_AP_EFUSE_SRV_CTRL_REG, reg_val);
401*54fd6939SJiyong Park
402*54fd6939SJiyong Park /* Obtain the AP LD0 bit defining TRNG presence */
403*54fd6939SJiyong Park efuse = mmio_read_32(MVEBU_EFUSE_TRNG_ENABLE_EFUSE_WORD);
404*54fd6939SJiyong Park efuse >>= MVEBU_EFUSE_TRNG_ENABLE_BIT_OFFSET;
405*54fd6939SJiyong Park efuse &= 1;
406*54fd6939SJiyong Park
407*54fd6939SJiyong Park if (efuse == 0) {
408*54fd6939SJiyong Park VERBOSE("TRNG is not present, skipping");
409*54fd6939SJiyong Park return;
410*54fd6939SJiyong Park }
411*54fd6939SJiyong Park
412*54fd6939SJiyong Park if (!done) {
413*54fd6939SJiyong Park ret = eip76_rng_probe(base + MVEBU_TRNG_BASE);
414*54fd6939SJiyong Park if (ret != 0) {
415*54fd6939SJiyong Park ERROR("Failed to init TRNG @ 0x%lx\n", base);
416*54fd6939SJiyong Park return;
417*54fd6939SJiyong Park }
418*54fd6939SJiyong Park done = true;
419*54fd6939SJiyong Park }
420*54fd6939SJiyong Park }
cp110_init(uintptr_t cp110_base,uint32_t stream_id)421*54fd6939SJiyong Park void cp110_init(uintptr_t cp110_base, uint32_t stream_id)
422*54fd6939SJiyong Park {
423*54fd6939SJiyong Park INFO("%s: Initialize CPx - base = %lx\n", __func__, cp110_base);
424*54fd6939SJiyong Park
425*54fd6939SJiyong Park /* configure IOB windows for CP0*/
426*54fd6939SJiyong Park init_iob(cp110_base);
427*54fd6939SJiyong Park
428*54fd6939SJiyong Park /* configure AXI-MBUS windows for CP0*/
429*54fd6939SJiyong Park cp110_amb_adec_init(cp110_base);
430*54fd6939SJiyong Park
431*54fd6939SJiyong Park /* configure axi for CP0*/
432*54fd6939SJiyong Park cp110_axi_attr_init(cp110_base);
433*54fd6939SJiyong Park
434*54fd6939SJiyong Park /* Execute SW WA for erratas */
435*54fd6939SJiyong Park cp110_errata_wa_init(cp110_base);
436*54fd6939SJiyong Park
437*54fd6939SJiyong Park /* Confiure pcie clock according to clock direction */
438*54fd6939SJiyong Park cp110_pcie_clk_cfg(cp110_base);
439*54fd6939SJiyong Park
440*54fd6939SJiyong Park /* configure stream id for CP0 */
441*54fd6939SJiyong Park cp110_stream_id_init(cp110_base, stream_id);
442*54fd6939SJiyong Park
443*54fd6939SJiyong Park /* Open AMB bridge for comphy for CP0 & CP1*/
444*54fd6939SJiyong Park cp110_amb_init(cp110_base);
445*54fd6939SJiyong Park
446*54fd6939SJiyong Park /* Reset RTC if needed */
447*54fd6939SJiyong Park cp110_rtc_init(cp110_base);
448*54fd6939SJiyong Park
449*54fd6939SJiyong Park /* TRNG init - for CP0 only */
450*54fd6939SJiyong Park cp110_trng_init(cp110_base);
451*54fd6939SJiyong Park }
452*54fd6939SJiyong Park
453*54fd6939SJiyong Park /* Do the minimal setup required to configure the CP in BLE */
cp110_ble_init(uintptr_t cp110_base)454*54fd6939SJiyong Park void cp110_ble_init(uintptr_t cp110_base)
455*54fd6939SJiyong Park {
456*54fd6939SJiyong Park #if PCI_EP_SUPPORT
457*54fd6939SJiyong Park INFO("%s: Initialize CPx - base = %lx\n", __func__, cp110_base);
458*54fd6939SJiyong Park
459*54fd6939SJiyong Park cp110_amb_init(cp110_base);
460*54fd6939SJiyong Park
461*54fd6939SJiyong Park /* Configure PCIe clock */
462*54fd6939SJiyong Park cp110_pcie_clk_cfg(cp110_base);
463*54fd6939SJiyong Park
464*54fd6939SJiyong Park /* Configure PCIe endpoint */
465*54fd6939SJiyong Park ble_plat_pcie_ep_setup();
466*54fd6939SJiyong Park #endif
467*54fd6939SJiyong Park }
468