xref: /aosp_15_r20/external/arm-trusted-firmware/drivers/marvell/iob.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (C) 2016 - 2018 Marvell International Ltd.
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier:     BSD-3-Clause
5*54fd6939SJiyong Park  * https://spdx.org/licenses
6*54fd6939SJiyong Park  */
7*54fd6939SJiyong Park 
8*54fd6939SJiyong Park /* IOW unit device driver for Marvell CP110 and CP115 SoCs */
9*54fd6939SJiyong Park 
10*54fd6939SJiyong Park #include <inttypes.h>
11*54fd6939SJiyong Park #include <stdint.h>
12*54fd6939SJiyong Park 
13*54fd6939SJiyong Park #include <arch_helpers.h>
14*54fd6939SJiyong Park #include <common/debug.h>
15*54fd6939SJiyong Park #include <drivers/marvell/iob.h>
16*54fd6939SJiyong Park #include <lib/mmio.h>
17*54fd6939SJiyong Park 
18*54fd6939SJiyong Park #include <armada_common.h>
19*54fd6939SJiyong Park #include <mvebu.h>
20*54fd6939SJiyong Park #include <mvebu_def.h>
21*54fd6939SJiyong Park 
22*54fd6939SJiyong Park #if LOG_LEVEL >= LOG_LEVEL_INFO
23*54fd6939SJiyong Park #define DEBUG_ADDR_MAP
24*54fd6939SJiyong Park #endif
25*54fd6939SJiyong Park 
26*54fd6939SJiyong Park #define MVEBU_IOB_OFFSET		(0x190000)
27*54fd6939SJiyong Park #define MVEBU_IOB_MAX_WINS		16
28*54fd6939SJiyong Park 
29*54fd6939SJiyong Park /* common defines */
30*54fd6939SJiyong Park #define WIN_ENABLE_BIT			(0x1)
31*54fd6939SJiyong Park /* Physical address of the base of the window = {AddrLow[19:0],20`h0} */
32*54fd6939SJiyong Park #define ADDRESS_SHIFT			(20 - 4)
33*54fd6939SJiyong Park #define ADDRESS_MASK			(0xFFFFFFF0)
34*54fd6939SJiyong Park #define IOB_WIN_ALIGNMENT		(0x100000)
35*54fd6939SJiyong Park 
36*54fd6939SJiyong Park /* IOB registers */
37*54fd6939SJiyong Park #define IOB_WIN_CR_OFFSET(win)		(iob_base + 0x0 + (0x20 * win))
38*54fd6939SJiyong Park #define IOB_TARGET_ID_OFFSET		(8)
39*54fd6939SJiyong Park #define IOB_TARGET_ID_MASK		(0xF)
40*54fd6939SJiyong Park 
41*54fd6939SJiyong Park #define IOB_WIN_SCR_OFFSET(win)		(iob_base + 0x4 + (0x20 * win))
42*54fd6939SJiyong Park #define IOB_WIN_ENA_CTRL_WRITE_SECURE	(0x1)
43*54fd6939SJiyong Park #define IOB_WIN_ENA_CTRL_READ_SECURE	(0x2)
44*54fd6939SJiyong Park #define IOB_WIN_ENA_WRITE_SECURE	(0x4)
45*54fd6939SJiyong Park #define IOB_WIN_ENA_READ_SECURE		(0x8)
46*54fd6939SJiyong Park 
47*54fd6939SJiyong Park #define IOB_WIN_ALR_OFFSET(win)		(iob_base + 0x8 + (0x20 * win))
48*54fd6939SJiyong Park #define IOB_WIN_AHR_OFFSET(win)		(iob_base + 0xC + (0x20 * win))
49*54fd6939SJiyong Park 
50*54fd6939SJiyong Park #define IOB_WIN_DIOB_CR_OFFSET(win)	(iob_base + 0x10 + (0x20 * win))
51*54fd6939SJiyong Park #define IOB_WIN_XOR0_DIOB_EN		BIT(0)
52*54fd6939SJiyong Park #define IOB_WIN_XOR1_DIOB_EN		BIT(1)
53*54fd6939SJiyong Park 
54*54fd6939SJiyong Park uintptr_t iob_base;
55*54fd6939SJiyong Park 
iob_win_check(struct addr_map_win * win,uint32_t win_num)56*54fd6939SJiyong Park static void iob_win_check(struct addr_map_win *win, uint32_t win_num)
57*54fd6939SJiyong Park {
58*54fd6939SJiyong Park 	/* check if address is aligned to the size */
59*54fd6939SJiyong Park 	if (IS_NOT_ALIGN(win->base_addr, IOB_WIN_ALIGNMENT)) {
60*54fd6939SJiyong Park 		win->base_addr = ALIGN_UP(win->base_addr, IOB_WIN_ALIGNMENT);
61*54fd6939SJiyong Park 		ERROR("Window %d: base address unaligned to 0x%x\n",
62*54fd6939SJiyong Park 		      win_num, IOB_WIN_ALIGNMENT);
63*54fd6939SJiyong Park 		printf("Align up the base address to 0x%" PRIx64 "\n",
64*54fd6939SJiyong Park 		       win->base_addr);
65*54fd6939SJiyong Park 	}
66*54fd6939SJiyong Park 
67*54fd6939SJiyong Park 	/* size parameter validity check */
68*54fd6939SJiyong Park 	if (IS_NOT_ALIGN(win->win_size, IOB_WIN_ALIGNMENT)) {
69*54fd6939SJiyong Park 		win->win_size = ALIGN_UP(win->win_size, IOB_WIN_ALIGNMENT);
70*54fd6939SJiyong Park 		ERROR("Window %d: window size unaligned to 0x%x\n", win_num,
71*54fd6939SJiyong Park 		      IOB_WIN_ALIGNMENT);
72*54fd6939SJiyong Park 		printf("Aligning size to 0x%" PRIx64 "\n", win->win_size);
73*54fd6939SJiyong Park 	}
74*54fd6939SJiyong Park }
75*54fd6939SJiyong Park 
iob_enable_win(struct addr_map_win * win,uint32_t win_id)76*54fd6939SJiyong Park static void iob_enable_win(struct addr_map_win *win, uint32_t win_id)
77*54fd6939SJiyong Park {
78*54fd6939SJiyong Park 	uint32_t iob_win_reg;
79*54fd6939SJiyong Park 	uint32_t alr, ahr;
80*54fd6939SJiyong Park 	uint64_t end_addr;
81*54fd6939SJiyong Park 	uint32_t reg_en;
82*54fd6939SJiyong Park 
83*54fd6939SJiyong Park 	/* move XOR (DMA) to use WIN1 which is used for PCI-EP address space */
84*54fd6939SJiyong Park 	reg_en = IOB_WIN_XOR0_DIOB_EN | IOB_WIN_XOR1_DIOB_EN;
85*54fd6939SJiyong Park 	iob_win_reg = mmio_read_32(IOB_WIN_DIOB_CR_OFFSET(0));
86*54fd6939SJiyong Park 	iob_win_reg &= ~reg_en;
87*54fd6939SJiyong Park 	mmio_write_32(IOB_WIN_DIOB_CR_OFFSET(0), iob_win_reg);
88*54fd6939SJiyong Park 
89*54fd6939SJiyong Park 	iob_win_reg = mmio_read_32(IOB_WIN_DIOB_CR_OFFSET(1));
90*54fd6939SJiyong Park 	iob_win_reg |= reg_en;
91*54fd6939SJiyong Park 	mmio_write_32(IOB_WIN_DIOB_CR_OFFSET(1), iob_win_reg);
92*54fd6939SJiyong Park 
93*54fd6939SJiyong Park 	end_addr = (win->base_addr + win->win_size - 1);
94*54fd6939SJiyong Park 	alr = (uint32_t)((win->base_addr >> ADDRESS_SHIFT) & ADDRESS_MASK);
95*54fd6939SJiyong Park 	ahr = (uint32_t)((end_addr >> ADDRESS_SHIFT) & ADDRESS_MASK);
96*54fd6939SJiyong Park 
97*54fd6939SJiyong Park 	mmio_write_32(IOB_WIN_ALR_OFFSET(win_id), alr);
98*54fd6939SJiyong Park 	mmio_write_32(IOB_WIN_AHR_OFFSET(win_id), ahr);
99*54fd6939SJiyong Park 
100*54fd6939SJiyong Park 	iob_win_reg = WIN_ENABLE_BIT;
101*54fd6939SJiyong Park 	iob_win_reg |= (win->target_id & IOB_TARGET_ID_MASK)
102*54fd6939SJiyong Park 		       << IOB_TARGET_ID_OFFSET;
103*54fd6939SJiyong Park 	mmio_write_32(IOB_WIN_CR_OFFSET(win_id), iob_win_reg);
104*54fd6939SJiyong Park 
105*54fd6939SJiyong Park }
106*54fd6939SJiyong Park 
107*54fd6939SJiyong Park #ifdef DEBUG_ADDR_MAP
dump_iob(void)108*54fd6939SJiyong Park static void dump_iob(void)
109*54fd6939SJiyong Park {
110*54fd6939SJiyong Park 	uint32_t win_id, win_cr, alr, ahr;
111*54fd6939SJiyong Park 	uint8_t target_id;
112*54fd6939SJiyong Park 	uint64_t start, end;
113*54fd6939SJiyong Park 	char *iob_target_name[IOB_MAX_TID] = {
114*54fd6939SJiyong Park 		"CFG  ", "MCI0 ", "PEX1 ", "PEX2 ",
115*54fd6939SJiyong Park 		"PEX0 ", "NAND ", "RUNIT", "MCI1 " };
116*54fd6939SJiyong Park 
117*54fd6939SJiyong Park 	/* Dump all IOB windows */
118*54fd6939SJiyong Park 	printf("bank  id target  start              end\n");
119*54fd6939SJiyong Park 	printf("----------------------------------------------------\n");
120*54fd6939SJiyong Park 	for (win_id = 0; win_id < MVEBU_IOB_MAX_WINS; win_id++) {
121*54fd6939SJiyong Park 		win_cr = mmio_read_32(IOB_WIN_CR_OFFSET(win_id));
122*54fd6939SJiyong Park 		if (win_cr & WIN_ENABLE_BIT) {
123*54fd6939SJiyong Park 			target_id = (win_cr >> IOB_TARGET_ID_OFFSET) &
124*54fd6939SJiyong Park 				     IOB_TARGET_ID_MASK;
125*54fd6939SJiyong Park 			alr = mmio_read_32(IOB_WIN_ALR_OFFSET(win_id));
126*54fd6939SJiyong Park 			start = ((uint64_t)alr << ADDRESS_SHIFT);
127*54fd6939SJiyong Park 			if (win_id != 0) {
128*54fd6939SJiyong Park 				ahr = mmio_read_32(IOB_WIN_AHR_OFFSET(win_id));
129*54fd6939SJiyong Park 				end = (((uint64_t)ahr + 0x10) << ADDRESS_SHIFT);
130*54fd6939SJiyong Park 			} else {
131*54fd6939SJiyong Park 				/* Window #0 size is hardcoded to 16MB, as it's
132*54fd6939SJiyong Park 				 * reserved for CP configuration space.
133*54fd6939SJiyong Park 				 */
134*54fd6939SJiyong Park 				end = start + (16 << 20);
135*54fd6939SJiyong Park 			}
136*54fd6939SJiyong Park 			printf("iob   %02d %s   0x%016" PRIx64 " 0x%016" PRIx64 "\n",
137*54fd6939SJiyong Park 			       win_id, iob_target_name[target_id],
138*54fd6939SJiyong Park 			       start, end);
139*54fd6939SJiyong Park 		}
140*54fd6939SJiyong Park 	}
141*54fd6939SJiyong Park }
142*54fd6939SJiyong Park #endif
143*54fd6939SJiyong Park 
iob_cfg_space_update(int ap_idx,int cp_idx,uintptr_t base,uintptr_t new_base)144*54fd6939SJiyong Park void iob_cfg_space_update(int ap_idx, int cp_idx, uintptr_t base,
145*54fd6939SJiyong Park 			  uintptr_t new_base)
146*54fd6939SJiyong Park {
147*54fd6939SJiyong Park 	debug_enter();
148*54fd6939SJiyong Park 
149*54fd6939SJiyong Park 	iob_base = base + MVEBU_IOB_OFFSET;
150*54fd6939SJiyong Park 
151*54fd6939SJiyong Park 	NOTICE("Change the base address of AP%d-CP%d to %lx\n",
152*54fd6939SJiyong Park 	       ap_idx, cp_idx, new_base);
153*54fd6939SJiyong Park 	mmio_write_32(IOB_WIN_ALR_OFFSET(0), new_base >> ADDRESS_SHIFT);
154*54fd6939SJiyong Park 
155*54fd6939SJiyong Park 	iob_base = new_base + MVEBU_IOB_OFFSET;
156*54fd6939SJiyong Park 
157*54fd6939SJiyong Park 	/* Make sure the address was configured by the CPU before
158*54fd6939SJiyong Park 	 * any possible access to the CP.
159*54fd6939SJiyong Park 	 */
160*54fd6939SJiyong Park 	dsb();
161*54fd6939SJiyong Park 
162*54fd6939SJiyong Park 	debug_exit();
163*54fd6939SJiyong Park }
164*54fd6939SJiyong Park 
init_iob(uintptr_t base)165*54fd6939SJiyong Park int init_iob(uintptr_t base)
166*54fd6939SJiyong Park {
167*54fd6939SJiyong Park 	struct addr_map_win *win;
168*54fd6939SJiyong Park 	uint32_t win_id, win_reg;
169*54fd6939SJiyong Park 	uint32_t win_count;
170*54fd6939SJiyong Park 
171*54fd6939SJiyong Park 	INFO("Initializing IOB Address decoding\n");
172*54fd6939SJiyong Park 
173*54fd6939SJiyong Park 	/* Get the base address of the address decoding MBUS */
174*54fd6939SJiyong Park 	iob_base = base + MVEBU_IOB_OFFSET;
175*54fd6939SJiyong Park 
176*54fd6939SJiyong Park 	/* Get the array of the windows and fill the map data */
177*54fd6939SJiyong Park 	marvell_get_iob_memory_map(&win, &win_count, base);
178*54fd6939SJiyong Park 	if (win_count <= 0) {
179*54fd6939SJiyong Park 		INFO("no windows configurations found\n");
180*54fd6939SJiyong Park 		return 0;
181*54fd6939SJiyong Park 	} else if (win_count > (MVEBU_IOB_MAX_WINS - 1)) {
182*54fd6939SJiyong Park 		ERROR("IOB mem map array > than max available windows (%d)\n",
183*54fd6939SJiyong Park 		      MVEBU_IOB_MAX_WINS);
184*54fd6939SJiyong Park 		win_count = MVEBU_IOB_MAX_WINS;
185*54fd6939SJiyong Park 	}
186*54fd6939SJiyong Park 
187*54fd6939SJiyong Park 	/* disable all IOB windows, start from win_id = 1
188*54fd6939SJiyong Park 	 * because can't disable internal register window
189*54fd6939SJiyong Park 	 */
190*54fd6939SJiyong Park 	for (win_id = 1; win_id < MVEBU_IOB_MAX_WINS; win_id++) {
191*54fd6939SJiyong Park 		win_reg = mmio_read_32(IOB_WIN_CR_OFFSET(win_id));
192*54fd6939SJiyong Park 		win_reg &= ~WIN_ENABLE_BIT;
193*54fd6939SJiyong Park 		mmio_write_32(IOB_WIN_CR_OFFSET(win_id), win_reg);
194*54fd6939SJiyong Park 
195*54fd6939SJiyong Park 		win_reg = ~IOB_WIN_ENA_CTRL_WRITE_SECURE;
196*54fd6939SJiyong Park 		win_reg &= ~IOB_WIN_ENA_CTRL_READ_SECURE;
197*54fd6939SJiyong Park 		win_reg &= ~IOB_WIN_ENA_WRITE_SECURE;
198*54fd6939SJiyong Park 		win_reg &= ~IOB_WIN_ENA_READ_SECURE;
199*54fd6939SJiyong Park 		mmio_write_32(IOB_WIN_SCR_OFFSET(win_id), win_reg);
200*54fd6939SJiyong Park 	}
201*54fd6939SJiyong Park 
202*54fd6939SJiyong Park 	for (win_id = 1; win_id < win_count + 1; win_id++, win++) {
203*54fd6939SJiyong Park 		iob_win_check(win, win_id);
204*54fd6939SJiyong Park 		iob_enable_win(win, win_id);
205*54fd6939SJiyong Park 	}
206*54fd6939SJiyong Park 
207*54fd6939SJiyong Park #ifdef DEBUG_ADDR_MAP
208*54fd6939SJiyong Park 	dump_iob();
209*54fd6939SJiyong Park #endif
210*54fd6939SJiyong Park 
211*54fd6939SJiyong Park 	INFO("Done IOB Address decoding Initializing\n");
212*54fd6939SJiyong Park 
213*54fd6939SJiyong Park 	return 0;
214*54fd6939SJiyong Park }
215