1*54fd6939SJiyong Park/* 2*54fd6939SJiyong Park * Copyright (c) 2017-2020, ARM Limited and Contributors. All rights reserved. 3*54fd6939SJiyong Park * 4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause 5*54fd6939SJiyong Park */ 6*54fd6939SJiyong Park 7*54fd6939SJiyong Park#include <common/bl_common.ld.h> 8*54fd6939SJiyong Park#include <lib/xlat_tables/xlat_tables_defs.h> 9*54fd6939SJiyong Park 10*54fd6939SJiyong ParkOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) 11*54fd6939SJiyong ParkOUTPUT_ARCH(PLATFORM_LINKER_ARCH) 12*54fd6939SJiyong ParkENTRY(bl2_entrypoint) 13*54fd6939SJiyong Park 14*54fd6939SJiyong ParkMEMORY { 15*54fd6939SJiyong Park#if BL2_IN_XIP_MEM 16*54fd6939SJiyong Park ROM (rx): ORIGIN = BL2_RO_BASE, LENGTH = BL2_RO_LIMIT - BL2_RO_BASE 17*54fd6939SJiyong Park RAM (rwx): ORIGIN = BL2_RW_BASE, LENGTH = BL2_RW_LIMIT - BL2_RW_BASE 18*54fd6939SJiyong Park#else 19*54fd6939SJiyong Park RAM (rwx): ORIGIN = BL2_BASE, LENGTH = BL2_LIMIT - BL2_BASE 20*54fd6939SJiyong Park#endif 21*54fd6939SJiyong Park} 22*54fd6939SJiyong Park 23*54fd6939SJiyong Park#if !BL2_IN_XIP_MEM 24*54fd6939SJiyong Park#define ROM RAM 25*54fd6939SJiyong Park#endif 26*54fd6939SJiyong Park 27*54fd6939SJiyong ParkSECTIONS 28*54fd6939SJiyong Park{ 29*54fd6939SJiyong Park#if BL2_IN_XIP_MEM 30*54fd6939SJiyong Park . = BL2_RO_BASE; 31*54fd6939SJiyong Park ASSERT(. == ALIGN(PAGE_SIZE), 32*54fd6939SJiyong Park "BL2_RO_BASE address is not aligned on a page boundary.") 33*54fd6939SJiyong Park#else 34*54fd6939SJiyong Park . = BL2_BASE; 35*54fd6939SJiyong Park ASSERT(. == ALIGN(PAGE_SIZE), 36*54fd6939SJiyong Park "BL2_BASE address is not aligned on a page boundary.") 37*54fd6939SJiyong Park#endif 38*54fd6939SJiyong Park 39*54fd6939SJiyong Park#if SEPARATE_CODE_AND_RODATA 40*54fd6939SJiyong Park .text . : { 41*54fd6939SJiyong Park __TEXT_START__ = .; 42*54fd6939SJiyong Park __TEXT_RESIDENT_START__ = .; 43*54fd6939SJiyong Park *bl2_el3_entrypoint.o(.text*) 44*54fd6939SJiyong Park *(.text.asm.*) 45*54fd6939SJiyong Park __TEXT_RESIDENT_END__ = .; 46*54fd6939SJiyong Park *(SORT_BY_ALIGNMENT(.text*)) 47*54fd6939SJiyong Park *(.vectors) 48*54fd6939SJiyong Park . = ALIGN(PAGE_SIZE); 49*54fd6939SJiyong Park __TEXT_END__ = .; 50*54fd6939SJiyong Park } >ROM 51*54fd6939SJiyong Park 52*54fd6939SJiyong Park .rodata . : { 53*54fd6939SJiyong Park __RODATA_START__ = .; 54*54fd6939SJiyong Park *(SORT_BY_ALIGNMENT(.rodata*)) 55*54fd6939SJiyong Park 56*54fd6939SJiyong Park RODATA_COMMON 57*54fd6939SJiyong Park 58*54fd6939SJiyong Park . = ALIGN(PAGE_SIZE); 59*54fd6939SJiyong Park __RODATA_END__ = .; 60*54fd6939SJiyong Park } >ROM 61*54fd6939SJiyong Park 62*54fd6939SJiyong Park ASSERT(__TEXT_RESIDENT_END__ - __TEXT_RESIDENT_START__ <= PAGE_SIZE, 63*54fd6939SJiyong Park "Resident part of BL2 has exceeded its limit.") 64*54fd6939SJiyong Park#else 65*54fd6939SJiyong Park ro . : { 66*54fd6939SJiyong Park __RO_START__ = .; 67*54fd6939SJiyong Park __TEXT_RESIDENT_START__ = .; 68*54fd6939SJiyong Park *bl2_el3_entrypoint.o(.text*) 69*54fd6939SJiyong Park *(.text.asm.*) 70*54fd6939SJiyong Park __TEXT_RESIDENT_END__ = .; 71*54fd6939SJiyong Park *(SORT_BY_ALIGNMENT(.text*)) 72*54fd6939SJiyong Park *(SORT_BY_ALIGNMENT(.rodata*)) 73*54fd6939SJiyong Park 74*54fd6939SJiyong Park RODATA_COMMON 75*54fd6939SJiyong Park 76*54fd6939SJiyong Park *(.vectors) 77*54fd6939SJiyong Park __RO_END_UNALIGNED__ = .; 78*54fd6939SJiyong Park /* 79*54fd6939SJiyong Park * Memory page(s) mapped to this section will be marked as 80*54fd6939SJiyong Park * read-only, executable. No RW data from the next section must 81*54fd6939SJiyong Park * creep in. Ensure the rest of the current memory page is unused. 82*54fd6939SJiyong Park */ 83*54fd6939SJiyong Park . = ALIGN(PAGE_SIZE); 84*54fd6939SJiyong Park 85*54fd6939SJiyong Park __RO_END__ = .; 86*54fd6939SJiyong Park } >ROM 87*54fd6939SJiyong Park#endif 88*54fd6939SJiyong Park 89*54fd6939SJiyong Park ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__, 90*54fd6939SJiyong Park "cpu_ops not defined for this platform.") 91*54fd6939SJiyong Park 92*54fd6939SJiyong Park#if BL2_IN_XIP_MEM 93*54fd6939SJiyong Park . = BL2_RW_BASE; 94*54fd6939SJiyong Park ASSERT(BL2_RW_BASE == ALIGN(PAGE_SIZE), 95*54fd6939SJiyong Park "BL2_RW_BASE address is not aligned on a page boundary.") 96*54fd6939SJiyong Park#endif 97*54fd6939SJiyong Park 98*54fd6939SJiyong Park /* 99*54fd6939SJiyong Park * Define a linker symbol to mark start of the RW memory area for this 100*54fd6939SJiyong Park * image. 101*54fd6939SJiyong Park */ 102*54fd6939SJiyong Park __RW_START__ = . ; 103*54fd6939SJiyong Park 104*54fd6939SJiyong Park DATA_SECTION >RAM AT>ROM 105*54fd6939SJiyong Park __DATA_RAM_START__ = __DATA_START__; 106*54fd6939SJiyong Park __DATA_RAM_END__ = __DATA_END__; 107*54fd6939SJiyong Park 108*54fd6939SJiyong Park RELA_SECTION >RAM 109*54fd6939SJiyong Park STACK_SECTION >RAM 110*54fd6939SJiyong Park BSS_SECTION >RAM 111*54fd6939SJiyong Park XLAT_TABLE_SECTION >RAM 112*54fd6939SJiyong Park 113*54fd6939SJiyong Park#if USE_COHERENT_MEM 114*54fd6939SJiyong Park /* 115*54fd6939SJiyong Park * The base address of the coherent memory section must be page-aligned (4K) 116*54fd6939SJiyong Park * to guarantee that the coherent data are stored on their own pages and 117*54fd6939SJiyong Park * are not mixed with normal data. This is required to set up the correct 118*54fd6939SJiyong Park * memory attributes for the coherent data page tables. 119*54fd6939SJiyong Park */ 120*54fd6939SJiyong Park coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) { 121*54fd6939SJiyong Park __COHERENT_RAM_START__ = .; 122*54fd6939SJiyong Park *(tzfw_coherent_mem) 123*54fd6939SJiyong Park __COHERENT_RAM_END_UNALIGNED__ = .; 124*54fd6939SJiyong Park /* 125*54fd6939SJiyong Park * Memory page(s) mapped to this section will be marked 126*54fd6939SJiyong Park * as device memory. No other unexpected data must creep in. 127*54fd6939SJiyong Park * Ensure the rest of the current memory page is unused. 128*54fd6939SJiyong Park */ 129*54fd6939SJiyong Park . = ALIGN(PAGE_SIZE); 130*54fd6939SJiyong Park __COHERENT_RAM_END__ = .; 131*54fd6939SJiyong Park } >RAM 132*54fd6939SJiyong Park#endif 133*54fd6939SJiyong Park 134*54fd6939SJiyong Park /* 135*54fd6939SJiyong Park * Define a linker symbol to mark end of the RW memory area for this 136*54fd6939SJiyong Park * image. 137*54fd6939SJiyong Park */ 138*54fd6939SJiyong Park __RW_END__ = .; 139*54fd6939SJiyong Park __BL2_END__ = .; 140*54fd6939SJiyong Park 141*54fd6939SJiyong Park /DISCARD/ : { 142*54fd6939SJiyong Park *(.dynsym .dynstr .hash .gnu.hash) 143*54fd6939SJiyong Park } 144*54fd6939SJiyong Park 145*54fd6939SJiyong Park#if BL2_IN_XIP_MEM 146*54fd6939SJiyong Park __BL2_RAM_START__ = ADDR(.data); 147*54fd6939SJiyong Park __BL2_RAM_END__ = .; 148*54fd6939SJiyong Park 149*54fd6939SJiyong Park __DATA_ROM_START__ = LOADADDR(.data); 150*54fd6939SJiyong Park __DATA_SIZE__ = SIZEOF(.data); 151*54fd6939SJiyong Park 152*54fd6939SJiyong Park /* 153*54fd6939SJiyong Park * The .data section is the last PROGBITS section so its end marks the end 154*54fd6939SJiyong Park * of BL2's RO content in XIP memory.. 155*54fd6939SJiyong Park */ 156*54fd6939SJiyong Park __BL2_ROM_END__ = __DATA_ROM_START__ + __DATA_SIZE__; 157*54fd6939SJiyong Park ASSERT(__BL2_ROM_END__ <= BL2_RO_LIMIT, 158*54fd6939SJiyong Park "BL2's RO content has exceeded its limit.") 159*54fd6939SJiyong Park#endif 160*54fd6939SJiyong Park __BSS_SIZE__ = SIZEOF(.bss); 161*54fd6939SJiyong Park 162*54fd6939SJiyong Park 163*54fd6939SJiyong Park#if USE_COHERENT_MEM 164*54fd6939SJiyong Park __COHERENT_RAM_UNALIGNED_SIZE__ = 165*54fd6939SJiyong Park __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; 166*54fd6939SJiyong Park#endif 167*54fd6939SJiyong Park 168*54fd6939SJiyong Park#if BL2_IN_XIP_MEM 169*54fd6939SJiyong Park ASSERT(. <= BL2_RW_LIMIT, "BL2's RW content has exceeded its limit.") 170*54fd6939SJiyong Park#else 171*54fd6939SJiyong Park ASSERT(. <= BL2_LIMIT, "BL2 image has exceeded its limit.") 172*54fd6939SJiyong Park#endif 173*54fd6939SJiyong Park} 174