xref: /aosp_15_r20/external/arm-trusted-firmware/bl1/bl1.ld.S (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park/*
2*54fd6939SJiyong Park * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park/*
8*54fd6939SJiyong Park * The .data section gets copied from ROM to RAM at runtime.
9*54fd6939SJiyong Park * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
10*54fd6939SJiyong Park * aligned regions in it.
11*54fd6939SJiyong Park * Its VMA must be page-aligned as it marks the first read/write page.
12*54fd6939SJiyong Park */
13*54fd6939SJiyong Park#define DATA_ALIGN	16
14*54fd6939SJiyong Park
15*54fd6939SJiyong Park#include <common/bl_common.ld.h>
16*54fd6939SJiyong Park#include <lib/xlat_tables/xlat_tables_defs.h>
17*54fd6939SJiyong Park
18*54fd6939SJiyong ParkOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
19*54fd6939SJiyong ParkOUTPUT_ARCH(PLATFORM_LINKER_ARCH)
20*54fd6939SJiyong ParkENTRY(bl1_entrypoint)
21*54fd6939SJiyong Park
22*54fd6939SJiyong ParkMEMORY {
23*54fd6939SJiyong Park    ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
24*54fd6939SJiyong Park    RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
25*54fd6939SJiyong Park}
26*54fd6939SJiyong Park
27*54fd6939SJiyong ParkSECTIONS
28*54fd6939SJiyong Park{
29*54fd6939SJiyong Park    . = BL1_RO_BASE;
30*54fd6939SJiyong Park    ASSERT(. == ALIGN(PAGE_SIZE),
31*54fd6939SJiyong Park           "BL1_RO_BASE address is not aligned on a page boundary.")
32*54fd6939SJiyong Park
33*54fd6939SJiyong Park#if SEPARATE_CODE_AND_RODATA
34*54fd6939SJiyong Park    .text . : {
35*54fd6939SJiyong Park        __TEXT_START__ = .;
36*54fd6939SJiyong Park        *bl1_entrypoint.o(.text*)
37*54fd6939SJiyong Park        *(SORT_BY_ALIGNMENT(.text*))
38*54fd6939SJiyong Park        *(.vectors)
39*54fd6939SJiyong Park        . = ALIGN(PAGE_SIZE);
40*54fd6939SJiyong Park        __TEXT_END__ = .;
41*54fd6939SJiyong Park     } >ROM
42*54fd6939SJiyong Park
43*54fd6939SJiyong Park     /* .ARM.extab and .ARM.exidx are only added because Clang need them */
44*54fd6939SJiyong Park     .ARM.extab . : {
45*54fd6939SJiyong Park        *(.ARM.extab* .gnu.linkonce.armextab.*)
46*54fd6939SJiyong Park     } >ROM
47*54fd6939SJiyong Park
48*54fd6939SJiyong Park     .ARM.exidx . : {
49*54fd6939SJiyong Park        *(.ARM.exidx* .gnu.linkonce.armexidx.*)
50*54fd6939SJiyong Park     } >ROM
51*54fd6939SJiyong Park
52*54fd6939SJiyong Park    .rodata . : {
53*54fd6939SJiyong Park        __RODATA_START__ = .;
54*54fd6939SJiyong Park        *(SORT_BY_ALIGNMENT(.rodata*))
55*54fd6939SJiyong Park
56*54fd6939SJiyong Park	RODATA_COMMON
57*54fd6939SJiyong Park
58*54fd6939SJiyong Park        /*
59*54fd6939SJiyong Park         * No need to pad out the .rodata section to a page boundary. Next is
60*54fd6939SJiyong Park         * the .data section, which can mapped in ROM with the same memory
61*54fd6939SJiyong Park         * attributes as the .rodata section.
62*54fd6939SJiyong Park         *
63*54fd6939SJiyong Park         * Pad out to 16 bytes though as .data section needs to be 16 byte
64*54fd6939SJiyong Park         * aligned and lld does not align the LMA to the aligment specified
65*54fd6939SJiyong Park         * on the .data section.
66*54fd6939SJiyong Park         */
67*54fd6939SJiyong Park        __RODATA_END__ = .;
68*54fd6939SJiyong Park         . = ALIGN(16);
69*54fd6939SJiyong Park    } >ROM
70*54fd6939SJiyong Park#else
71*54fd6939SJiyong Park    ro . : {
72*54fd6939SJiyong Park        __RO_START__ = .;
73*54fd6939SJiyong Park        *bl1_entrypoint.o(.text*)
74*54fd6939SJiyong Park        *(SORT_BY_ALIGNMENT(.text*))
75*54fd6939SJiyong Park        *(SORT_BY_ALIGNMENT(.rodata*))
76*54fd6939SJiyong Park
77*54fd6939SJiyong Park	RODATA_COMMON
78*54fd6939SJiyong Park
79*54fd6939SJiyong Park        *(.vectors)
80*54fd6939SJiyong Park        __RO_END__ = .;
81*54fd6939SJiyong Park
82*54fd6939SJiyong Park        /*
83*54fd6939SJiyong Park         * Pad out to 16 bytes as .data section needs to be 16 byte aligned and
84*54fd6939SJiyong Park         * lld does not align the LMA to the aligment specified on the .data
85*54fd6939SJiyong Park         * section.
86*54fd6939SJiyong Park         */
87*54fd6939SJiyong Park         . = ALIGN(16);
88*54fd6939SJiyong Park    } >ROM
89*54fd6939SJiyong Park#endif
90*54fd6939SJiyong Park
91*54fd6939SJiyong Park    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
92*54fd6939SJiyong Park           "cpu_ops not defined for this platform.")
93*54fd6939SJiyong Park
94*54fd6939SJiyong Park    . = BL1_RW_BASE;
95*54fd6939SJiyong Park    ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
96*54fd6939SJiyong Park           "BL1_RW_BASE address is not aligned on a page boundary.")
97*54fd6939SJiyong Park
98*54fd6939SJiyong Park    DATA_SECTION >RAM AT>ROM
99*54fd6939SJiyong Park    __DATA_RAM_START__ = __DATA_START__;
100*54fd6939SJiyong Park    __DATA_RAM_END__ = __DATA_END__;
101*54fd6939SJiyong Park
102*54fd6939SJiyong Park    STACK_SECTION >RAM
103*54fd6939SJiyong Park    BSS_SECTION >RAM
104*54fd6939SJiyong Park    XLAT_TABLE_SECTION >RAM
105*54fd6939SJiyong Park
106*54fd6939SJiyong Park#if USE_COHERENT_MEM
107*54fd6939SJiyong Park    /*
108*54fd6939SJiyong Park     * The base address of the coherent memory section must be page-aligned (4K)
109*54fd6939SJiyong Park     * to guarantee that the coherent data are stored on their own pages and
110*54fd6939SJiyong Park     * are not mixed with normal data.  This is required to set up the correct
111*54fd6939SJiyong Park     * memory attributes for the coherent data page tables.
112*54fd6939SJiyong Park     */
113*54fd6939SJiyong Park    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
114*54fd6939SJiyong Park        __COHERENT_RAM_START__ = .;
115*54fd6939SJiyong Park        *(tzfw_coherent_mem)
116*54fd6939SJiyong Park        __COHERENT_RAM_END_UNALIGNED__ = .;
117*54fd6939SJiyong Park        /*
118*54fd6939SJiyong Park         * Memory page(s) mapped to this section will be marked
119*54fd6939SJiyong Park         * as device memory.  No other unexpected data must creep in.
120*54fd6939SJiyong Park         * Ensure the rest of the current memory page is unused.
121*54fd6939SJiyong Park         */
122*54fd6939SJiyong Park        . = ALIGN(PAGE_SIZE);
123*54fd6939SJiyong Park        __COHERENT_RAM_END__ = .;
124*54fd6939SJiyong Park    } >RAM
125*54fd6939SJiyong Park#endif
126*54fd6939SJiyong Park
127*54fd6939SJiyong Park    __BL1_RAM_START__ = ADDR(.data);
128*54fd6939SJiyong Park    __BL1_RAM_END__ = .;
129*54fd6939SJiyong Park
130*54fd6939SJiyong Park    __DATA_ROM_START__ = LOADADDR(.data);
131*54fd6939SJiyong Park    __DATA_SIZE__ = SIZEOF(.data);
132*54fd6939SJiyong Park
133*54fd6939SJiyong Park    /*
134*54fd6939SJiyong Park     * The .data section is the last PROGBITS section so its end marks the end
135*54fd6939SJiyong Park     * of BL1's actual content in Trusted ROM.
136*54fd6939SJiyong Park     */
137*54fd6939SJiyong Park    __BL1_ROM_END__ =  __DATA_ROM_START__ + __DATA_SIZE__;
138*54fd6939SJiyong Park    ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
139*54fd6939SJiyong Park           "BL1's ROM content has exceeded its limit.")
140*54fd6939SJiyong Park
141*54fd6939SJiyong Park    __BSS_SIZE__ = SIZEOF(.bss);
142*54fd6939SJiyong Park
143*54fd6939SJiyong Park#if USE_COHERENT_MEM
144*54fd6939SJiyong Park    __COHERENT_RAM_UNALIGNED_SIZE__ =
145*54fd6939SJiyong Park        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
146*54fd6939SJiyong Park#endif
147*54fd6939SJiyong Park
148*54fd6939SJiyong Park    ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
149*54fd6939SJiyong Park}
150