xref: /XiangShan/src/test/scala/top/SimTop.scala (revision f7af4c746b893ede5aa64c681f8da182c602efe0)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
172225d46eSJiawei Linpackage top
182225d46eSJiawei Lin
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
202225d46eSJiawei Linimport chisel3._
2188ca983fSYinan Xuimport chisel3.util._
2271784e68SYinan Xuimport device.{AXI4MemorySlave, SimJTAG}
23a3e87608SWilliam Wangimport difftest._
2488ca983fSYinan Xuimport freechips.rocketchip.diplomacy.{DisableMonitors, LazyModule}
2551e45dbbSTang Haojinimport utility.{ChiselDB, Constantin, FileRegisters, GTimer}
2688ca983fSYinan Xuimport xiangshan.DebugOptionsKey
272225d46eSJiawei Lin
282225d46eSJiawei Linclass SimTop(implicit p: Parameters) extends Module {
292225d46eSJiawei Lin  val debugOpts = p(DebugOptionsKey)
302225d46eSJiawei Lin
3173be64b3SJiawei Lin  val l_soc = LazyModule(new XSTop())
322225d46eSJiawei Lin  val soc = Module(l_soc.module)
333a62c537SYinan Xu  // Don't allow the top-level signals to be optimized out,
343a62c537SYinan Xu  // so that we can re-use this SimTop for any generated Verilog RTL.
353a62c537SYinan Xu  dontTouch(soc.io)
362225d46eSJiawei Lin
3798c71602SJiawei Lin  l_soc.module.dma <> 0.U.asTypeOf(l_soc.module.dma)
3873be64b3SJiawei Lin
3973be64b3SJiawei Lin  val l_simMMIO = LazyModule(new SimMMIO(l_soc.misc.peripheralNode.in.head._2))
402225d46eSJiawei Lin  val simMMIO = Module(l_simMMIO.module)
4173be64b3SJiawei Lin  l_simMMIO.io_axi4 <> soc.peripheral
422225d46eSJiawei Lin
4371784e68SYinan Xu  val l_simAXIMem = AXI4MemorySlave(
4471784e68SYinan Xu    l_soc.misc.memAXI4SlaveNode,
4571784e68SYinan Xu    16L * 1024 * 1024 * 1024,
4671784e68SYinan Xu    useBlackBox = true,
4771784e68SYinan Xu    dynamicLatency = debugOpts.UseDRAMSim
4871784e68SYinan Xu  )
492225d46eSJiawei Lin  val simAXIMem = Module(l_simAXIMem.module)
507f37d55fSTang Haojin  l_simAXIMem.io_axi4.getWrappedValue :<>= soc.memory.waiveAll
512225d46eSJiawei Lin
5273be64b3SJiawei Lin  soc.io.clock := clock.asBool
53*f7af4c74Schengguanghui  soc.io.reset := (reset.asBool || soc.io.debug_reset).asAsyncReset
54b6a21a24SYinan Xu  soc.io.extIntrs := simMMIO.io.interrupt.intrVec
558130d625Srvcoresjw  soc.io.sram_config := 0.U
5698c71602SJiawei Lin  soc.io.pll0_lock := true.B
5798c71602SJiawei Lin  soc.io.cacheable_check := DontCare
58c4b44470SGuokai Chen  soc.io.riscv_rst_vec.foreach(_ := 0x10000000L.U)
5988ca983fSYinan Xu
6088ca983fSYinan Xu  // soc.io.rtc_clock is a div100 of soc.io.clock
619e56439dSHazard  val rtcClockDiv = 100
6288ca983fSYinan Xu  val rtcTickCycle = rtcClockDiv / 2
6388ca983fSYinan Xu  val rtcCounter = RegInit(0.U(log2Ceil(rtcTickCycle + 1).W))
6488ca983fSYinan Xu  rtcCounter := Mux(rtcCounter === (rtcTickCycle - 1).U, 0.U, rtcCounter + 1.U)
6588ca983fSYinan Xu  val rtcClock = RegInit(false.B)
6688ca983fSYinan Xu  when (rtcCounter === 0.U) {
6788ca983fSYinan Xu    rtcClock := ~rtcClock
6888ca983fSYinan Xu  }
6988ca983fSYinan Xu  soc.io.rtc_clock := rtcClock
702225d46eSJiawei Lin
71d4aca96cSlqre  val success = Wire(Bool())
72*f7af4c74Schengguanghui  val jtag = Module(new SimJTAG(tickDelay = 3)(p))
73*f7af4c74Schengguanghui  jtag.connect(soc.io.systemjtag.jtag, clock, reset.asBool, !reset.asBool, success)
7467ba96b4SYinan Xu  soc.io.systemjtag.reset := reset.asAsyncReset
75d4aca96cSlqre  soc.io.systemjtag.mfr_id := 0.U(11.W)
76d4aca96cSlqre  soc.io.systemjtag.part_number := 0.U(16.W)
77d4aca96cSlqre  soc.io.systemjtag.version := 0.U(4.W)
78d4aca96cSlqre
792225d46eSJiawei Lin  val io = IO(new Bundle(){
802225d46eSJiawei Lin    val logCtrl = new LogCtrlIO
812225d46eSJiawei Lin    val perfInfo = new PerfInfoIO
822225d46eSJiawei Lin    val uart = new UARTIO
832225d46eSJiawei Lin  })
842225d46eSJiawei Lin
852225d46eSJiawei Lin  simMMIO.io.uart <> io.uart
862225d46eSJiawei Lin
87e47ee555STang Haojin  val timer = if (!debugOpts.FPGAPlatform && (debugOpts.EnableDebug || debugOpts.EnablePerfDebug)) GTimer() else WireDefault(0.U(64.W))
88e47ee555STang Haojin  val logEnable =
89e47ee555STang Haojin    if (!debugOpts.FPGAPlatform && (debugOpts.EnableDebug || debugOpts.EnablePerfDebug))
90e47ee555STang Haojin      (timer >= io.logCtrl.log_begin) && (timer < io.logCtrl.log_end)
91e47ee555STang Haojin    else WireDefault(false.B)
92e47ee555STang Haojin  val clean = if (!debugOpts.FPGAPlatform && debugOpts.EnablePerfDebug) WireDefault(io.perfInfo.clean) else WireDefault(false.B)
93e47ee555STang Haojin  val dump = if (!debugOpts.FPGAPlatform && debugOpts.EnablePerfDebug) WireDefault(io.perfInfo.dump) else WireDefault(false.B)
942225d46eSJiawei Lin
95e47ee555STang Haojin  dontTouch(timer)
96e47ee555STang Haojin  dontTouch(logEnable)
97e47ee555STang Haojin  dontTouch(clean)
98e47ee555STang Haojin  dontTouch(dump)
992225d46eSJiawei Lin}
1002225d46eSJiawei Lin
1012225d46eSJiawei Linobject SimTop extends App {
1021545277aSYinan Xu  // Keep this the same as TopMain except that SimTop is used here instead of XSTop
10351e45dbbSTang Haojin  val (config, firrtlOpts, firtoolOpts) = ArgParser.parse(args)
10493610df3SMaxpicca-Li
10593610df3SMaxpicca-Li  // tools: init to close dpi-c when in fpga
10693610df3SMaxpicca-Li  val envInFPGA = config(DebugOptionsKey).FPGAPlatform
10762129679Swakafa  val enableChiselDB = config(DebugOptionsKey).EnableChiselDB
108047e34f9SMaxpicca-Li  val enableConstantin = config(DebugOptionsKey).EnableConstantin
109047e34f9SMaxpicca-Li  Constantin.init(enableConstantin && !envInFPGA)
11062129679Swakafa  ChiselDB.init(enableChiselDB && !envInFPGA)
11193610df3SMaxpicca-Li
112cc358710SLinJiawei  Generator.execute(
113cc358710SLinJiawei    firrtlOpts,
114cc358710SLinJiawei    DisableMonitors(p => new SimTop()(p))(config),
115b665b650STang Haojin    firtoolOpts
116cc358710SLinJiawei  )
11793610df3SMaxpicca-Li
11893610df3SMaxpicca-Li  // tools: write cpp files
119876196b7SMaxpicca-Li  ChiselDB.addToFileRegisters
120876196b7SMaxpicca-Li  Constantin.addToFileRegisters
121876196b7SMaxpicca-Li  FileRegisters.write(fileDir = "./build")
1227d45a146SYinan Xu  DifftestModule.finish("XiangShan")
1232225d46eSJiawei Lin}
124