1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage top 182225d46eSJiawei Lin 192225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Config, Parameters} 202225d46eSJiawei Linimport chisel3.stage.ChiselGeneratorAnnotation 212225d46eSJiawei Linimport chisel3._ 22d4aca96cSlqreimport device.{AXI4RAMWrapper, SimJTAG} 23*dc597826SJiawei Linimport freechips.rocketchip.diplomacy.{DisableMonitors, LazyModule, LazyModuleImp} 242225d46eSJiawei Linimport utils.GTimer 25a3e87608SWilliam Wangimport xiangshan.{DebugOptions, DebugOptionsKey} 26d4aca96cSlqreimport chipsalliance.rocketchip.config._ 27d4aca96cSlqreimport freechips.rocketchip.devices.debug._ 28a3e87608SWilliam Wangimport difftest._ 292225d46eSJiawei Lin 302225d46eSJiawei Linclass SimTop(implicit p: Parameters) extends Module { 312225d46eSJiawei Lin val debugOpts = p(DebugOptionsKey) 322225d46eSJiawei Lin val useDRAMSim = debugOpts.UseDRAMSim 332225d46eSJiawei Lin 342225d46eSJiawei Lin val l_soc = LazyModule(new XSTopWithoutDMA()) 352225d46eSJiawei Lin val soc = Module(l_soc.module) 362225d46eSJiawei Lin 372225d46eSJiawei Lin val l_simMMIO = LazyModule(new SimMMIO(l_soc.peripheralNode.in.head._2)) 382225d46eSJiawei Lin val simMMIO = Module(l_simMMIO.module) 392225d46eSJiawei Lin l_simMMIO.connectToSoC(l_soc) 402225d46eSJiawei Lin 412225d46eSJiawei Lin if(!useDRAMSim){ 422225d46eSJiawei Lin val l_simAXIMem = LazyModule(new AXI4RAMWrapper( 432225d46eSJiawei Lin l_soc.memAXI4SlaveNode, 8L * 1024 * 1024 * 1024, useBlackBox = true 442225d46eSJiawei Lin )) 452225d46eSJiawei Lin val simAXIMem = Module(l_simAXIMem.module) 462225d46eSJiawei Lin l_simAXIMem.connectToSoC(l_soc) 472225d46eSJiawei Lin } 482225d46eSJiawei Lin 492225d46eSJiawei Lin soc.io.clock := clock.asBool() 502225d46eSJiawei Lin soc.io.reset := reset.asBool() 51b6a21a24SYinan Xu soc.io.extIntrs := simMMIO.io.interrupt.intrVec 522225d46eSJiawei Lin 53d4aca96cSlqre val success = Wire(Bool()) 54d4aca96cSlqre val jtag = Module(new SimJTAG(tickDelay=3)(p)).connect(soc.io.systemjtag.jtag, clock, reset.asBool, ~reset.asBool, success) 55d4aca96cSlqre soc.io.systemjtag.reset := reset 56d4aca96cSlqre soc.io.systemjtag.mfr_id := 0.U(11.W) 57d4aca96cSlqre soc.io.systemjtag.part_number := 0.U(16.W) 58d4aca96cSlqre soc.io.systemjtag.version := 0.U(4.W) 59d4aca96cSlqre 602225d46eSJiawei Lin val io = IO(new Bundle(){ 612225d46eSJiawei Lin val logCtrl = new LogCtrlIO 622225d46eSJiawei Lin val perfInfo = new PerfInfoIO 632225d46eSJiawei Lin val uart = new UARTIO 642225d46eSJiawei Lin val memAXI = if(useDRAMSim) l_soc.memory.cloneType else null 652225d46eSJiawei Lin }) 662225d46eSJiawei Lin 672225d46eSJiawei Lin simMMIO.io.uart <> io.uart 682225d46eSJiawei Lin 692225d46eSJiawei Lin if(useDRAMSim){ 702225d46eSJiawei Lin io.memAXI <> l_soc.memory 712225d46eSJiawei Lin } 722225d46eSJiawei Lin 732225d46eSJiawei Lin if (debugOpts.EnableDebug || debugOpts.EnablePerfDebug) { 742225d46eSJiawei Lin val timer = GTimer() 752225d46eSJiawei Lin val logEnable = (timer >= io.logCtrl.log_begin) && (timer < io.logCtrl.log_end) 762225d46eSJiawei Lin ExcitingUtils.addSource(logEnable, "DISPLAY_LOG_ENABLE") 772225d46eSJiawei Lin ExcitingUtils.addSource(timer, "logTimestamp") 782225d46eSJiawei Lin } 792225d46eSJiawei Lin 802225d46eSJiawei Lin if (debugOpts.EnablePerfDebug) { 812225d46eSJiawei Lin val clean = io.perfInfo.clean 822225d46eSJiawei Lin val dump = io.perfInfo.dump 832225d46eSJiawei Lin ExcitingUtils.addSource(clean, "XSPERF_CLEAN") 842225d46eSJiawei Lin ExcitingUtils.addSource(dump, "XSPERF_DUMP") 852225d46eSJiawei Lin } 862225d46eSJiawei Lin 872225d46eSJiawei Lin // Check and dispaly all source and sink connections 882225d46eSJiawei Lin ExcitingUtils.fixConnections() 892225d46eSJiawei Lin ExcitingUtils.checkAndDisplay() 902225d46eSJiawei Lin} 912225d46eSJiawei Lin 922225d46eSJiawei Linobject SimTop extends App { 932225d46eSJiawei Lin 942225d46eSJiawei Lin override def main(args: Array[String]): Unit = { 95175bcfe9SLinJiawei val (config, firrtlOpts) = ArgParser.parse(args, fpga = false) 962225d46eSJiawei Lin // generate verilog 972225d46eSJiawei Lin XiangShanStage.execute( 9845c767e3SLinJiawei firrtlOpts, 992225d46eSJiawei Lin Seq( 1002225d46eSJiawei Lin ChiselGeneratorAnnotation(() => new SimTop()(config)) 1012225d46eSJiawei Lin ) 1022225d46eSJiawei Lin ) 1032225d46eSJiawei Lin } 1042225d46eSJiawei Lin} 105