xref: /XiangShan/src/test/scala/top/SimTop.scala (revision c6d439803a044ea209139672b25e35fe8d7f4aa0)
1*c6d43980SLemover/***************************************************************************************
2*c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3*c6d43980SLemover*
4*c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
5*c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
6*c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
7*c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
8*c6d43980SLemover*
9*c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
10*c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
11*c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
12*c6d43980SLemover*
13*c6d43980SLemover* See the Mulan PSL v2 for more details.
14*c6d43980SLemover***************************************************************************************/
15*c6d43980SLemover
162225d46eSJiawei Linpackage top
172225d46eSJiawei Lin
182225d46eSJiawei Linimport chipsalliance.rocketchip.config.{Config, Parameters}
192225d46eSJiawei Linimport chisel3.stage.ChiselGeneratorAnnotation
202225d46eSJiawei Linimport chisel3._
212225d46eSJiawei Linimport device.{AXI4RAMWrapper, UARTIO}
222225d46eSJiawei Linimport freechips.rocketchip.diplomacy.{LazyModule, LazyModuleImp}
232225d46eSJiawei Linimport utils.GTimer
242225d46eSJiawei Linimport xiangshan.{DebugOptions, DebugOptionsKey, PerfInfoIO}
252225d46eSJiawei Lin
262225d46eSJiawei Linclass LogCtrlIO extends Bundle {
272225d46eSJiawei Lin  val log_begin, log_end = Input(UInt(64.W))
282225d46eSJiawei Lin  val log_level = Input(UInt(64.W)) // a cpp uint
292225d46eSJiawei Lin}
302225d46eSJiawei Lin
312225d46eSJiawei Linclass SimTop(implicit p: Parameters) extends Module {
322225d46eSJiawei Lin  val debugOpts = p(DebugOptionsKey)
332225d46eSJiawei Lin  val useDRAMSim = debugOpts.UseDRAMSim
342225d46eSJiawei Lin
352225d46eSJiawei Lin  val l_soc = LazyModule(new XSTopWithoutDMA())
362225d46eSJiawei Lin  val soc = Module(l_soc.module)
372225d46eSJiawei Lin
382225d46eSJiawei Lin  val l_simMMIO = LazyModule(new SimMMIO(l_soc.peripheralNode.in.head._2))
392225d46eSJiawei Lin  val simMMIO = Module(l_simMMIO.module)
402225d46eSJiawei Lin  l_simMMIO.connectToSoC(l_soc)
412225d46eSJiawei Lin
422225d46eSJiawei Lin  if(!useDRAMSim){
432225d46eSJiawei Lin    val l_simAXIMem = LazyModule(new AXI4RAMWrapper(
442225d46eSJiawei Lin      l_soc.memAXI4SlaveNode, 8L * 1024 * 1024 * 1024, useBlackBox = true
452225d46eSJiawei Lin    ))
462225d46eSJiawei Lin    val simAXIMem = Module(l_simAXIMem.module)
472225d46eSJiawei Lin    l_simAXIMem.connectToSoC(l_soc)
482225d46eSJiawei Lin  }
492225d46eSJiawei Lin
502225d46eSJiawei Lin  soc.io.clock := clock.asBool()
512225d46eSJiawei Lin  soc.io.reset := reset.asBool()
52b6a21a24SYinan Xu  soc.io.extIntrs := simMMIO.io.interrupt.intrVec
532225d46eSJiawei Lin
542225d46eSJiawei Lin  val io = IO(new Bundle(){
552225d46eSJiawei Lin    val logCtrl = new LogCtrlIO
562225d46eSJiawei Lin    val perfInfo = new PerfInfoIO
572225d46eSJiawei Lin    val uart = new UARTIO
582225d46eSJiawei Lin    val memAXI = if(useDRAMSim) l_soc.memory.cloneType else null
592225d46eSJiawei Lin  })
602225d46eSJiawei Lin
612225d46eSJiawei Lin  simMMIO.io.uart <> io.uart
622225d46eSJiawei Lin
632225d46eSJiawei Lin  if(useDRAMSim){
642225d46eSJiawei Lin    io.memAXI <> l_soc.memory
652225d46eSJiawei Lin  }
662225d46eSJiawei Lin
672225d46eSJiawei Lin  if (debugOpts.EnableDebug || debugOpts.EnablePerfDebug) {
682225d46eSJiawei Lin    val timer = GTimer()
692225d46eSJiawei Lin    val logEnable = (timer >= io.logCtrl.log_begin) && (timer < io.logCtrl.log_end)
702225d46eSJiawei Lin    ExcitingUtils.addSource(logEnable, "DISPLAY_LOG_ENABLE")
712225d46eSJiawei Lin    ExcitingUtils.addSource(timer, "logTimestamp")
722225d46eSJiawei Lin  }
732225d46eSJiawei Lin
742225d46eSJiawei Lin  if (debugOpts.EnablePerfDebug) {
752225d46eSJiawei Lin    val clean = io.perfInfo.clean
762225d46eSJiawei Lin    val dump = io.perfInfo.dump
772225d46eSJiawei Lin    ExcitingUtils.addSource(clean, "XSPERF_CLEAN")
782225d46eSJiawei Lin    ExcitingUtils.addSource(dump, "XSPERF_DUMP")
792225d46eSJiawei Lin  }
802225d46eSJiawei Lin
812225d46eSJiawei Lin  // Check and dispaly all source and sink connections
822225d46eSJiawei Lin  ExcitingUtils.fixConnections()
832225d46eSJiawei Lin  ExcitingUtils.checkAndDisplay()
842225d46eSJiawei Lin}
852225d46eSJiawei Lin
862225d46eSJiawei Linobject SimTop extends App {
872225d46eSJiawei Lin
882225d46eSJiawei Lin  override def main(args: Array[String]): Unit = {
89175bcfe9SLinJiawei    val (config, firrtlOpts) = ArgParser.parse(args, fpga = false)
902225d46eSJiawei Lin    // generate verilog
912225d46eSJiawei Lin    XiangShanStage.execute(
9245c767e3SLinJiawei      firrtlOpts,
932225d46eSJiawei Lin      Seq(
942225d46eSJiawei Lin        ChiselGeneratorAnnotation(() => new SimTop()(config))
952225d46eSJiawei Lin      )
962225d46eSJiawei Lin    )
972225d46eSJiawei Lin  }
982225d46eSJiawei Lin}
99