1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 172225d46eSJiawei Linpackage top 182225d46eSJiawei Lin 19*88ca983fSYinan Xuimport chipsalliance.rocketchip.config.Parameters 202225d46eSJiawei Linimport chisel3._ 21*88ca983fSYinan Xuimport chisel3.util._ 22*88ca983fSYinan Xuimport chisel3.stage.ChiselGeneratorAnnotation 23d4aca96cSlqreimport device.{AXI4RAMWrapper, SimJTAG} 24a3e87608SWilliam Wangimport difftest._ 25*88ca983fSYinan Xuimport freechips.rocketchip.diplomacy.{DisableMonitors, LazyModule} 267ba24bbcSJiawei Linimport freechips.rocketchip.util.ElaborationArtefacts 277ba24bbcSJiawei Linimport top.TopMain.writeOutputFile 28*88ca983fSYinan Xuimport utils.GTimer 29*88ca983fSYinan Xuimport xiangshan.DebugOptionsKey 302225d46eSJiawei Lin 312225d46eSJiawei Linclass SimTop(implicit p: Parameters) extends Module { 322225d46eSJiawei Lin val debugOpts = p(DebugOptionsKey) 332225d46eSJiawei Lin val useDRAMSim = debugOpts.UseDRAMSim 342225d46eSJiawei Lin 3573be64b3SJiawei Lin val l_soc = LazyModule(new XSTop()) 362225d46eSJiawei Lin val soc = Module(l_soc.module) 373a62c537SYinan Xu // Don't allow the top-level signals to be optimized out, 383a62c537SYinan Xu // so that we can re-use this SimTop for any generated Verilog RTL. 393a62c537SYinan Xu dontTouch(soc.io) 402225d46eSJiawei Lin 4198c71602SJiawei Lin l_soc.module.dma <> 0.U.asTypeOf(l_soc.module.dma) 4273be64b3SJiawei Lin 4373be64b3SJiawei Lin val l_simMMIO = LazyModule(new SimMMIO(l_soc.misc.peripheralNode.in.head._2)) 442225d46eSJiawei Lin val simMMIO = Module(l_simMMIO.module) 4573be64b3SJiawei Lin l_simMMIO.io_axi4 <> soc.peripheral 462225d46eSJiawei Lin 472225d46eSJiawei Lin if(!useDRAMSim){ 482225d46eSJiawei Lin val l_simAXIMem = LazyModule(new AXI4RAMWrapper( 4973be64b3SJiawei Lin l_soc.misc.memAXI4SlaveNode, 8L * 1024 * 1024 * 1024, useBlackBox = true 502225d46eSJiawei Lin )) 512225d46eSJiawei Lin val simAXIMem = Module(l_simAXIMem.module) 5273be64b3SJiawei Lin l_simAXIMem.io_axi4 <> soc.memory 532225d46eSJiawei Lin } 542225d46eSJiawei Lin 5573be64b3SJiawei Lin soc.io.clock := clock.asBool 5673be64b3SJiawei Lin soc.io.reset := reset.asBool 57b6a21a24SYinan Xu soc.io.extIntrs := simMMIO.io.interrupt.intrVec 588130d625Srvcoresjw soc.io.sram_config := 0.U 5998c71602SJiawei Lin soc.io.pll0_lock := true.B 6098c71602SJiawei Lin soc.io.cacheable_check := DontCare 61c4b44470SGuokai Chen soc.io.riscv_rst_vec.foreach(_ := 0x10000000L.U) 62*88ca983fSYinan Xu 63*88ca983fSYinan Xu // soc.io.rtc_clock is a div100 of soc.io.clock 649e56439dSHazard val rtcClockDiv = 100 65*88ca983fSYinan Xu val rtcTickCycle = rtcClockDiv / 2 66*88ca983fSYinan Xu val rtcCounter = RegInit(0.U(log2Ceil(rtcTickCycle + 1).W)) 67*88ca983fSYinan Xu rtcCounter := Mux(rtcCounter === (rtcTickCycle - 1).U, 0.U, rtcCounter + 1.U) 68*88ca983fSYinan Xu val rtcClock = RegInit(false.B) 69*88ca983fSYinan Xu when (rtcCounter === 0.U) { 70*88ca983fSYinan Xu rtcClock := ~rtcClock 71*88ca983fSYinan Xu } 72*88ca983fSYinan Xu soc.io.rtc_clock := rtcClock 732225d46eSJiawei Lin 74d4aca96cSlqre val success = Wire(Bool()) 75cc358710SLinJiawei val jtag = Module(new SimJTAG(tickDelay=3)(p)).connect(soc.io.systemjtag.jtag, clock, reset.asBool, !reset.asBool, success) 76d4aca96cSlqre soc.io.systemjtag.reset := reset 77d4aca96cSlqre soc.io.systemjtag.mfr_id := 0.U(11.W) 78d4aca96cSlqre soc.io.systemjtag.part_number := 0.U(16.W) 79d4aca96cSlqre soc.io.systemjtag.version := 0.U(4.W) 80d4aca96cSlqre 812225d46eSJiawei Lin val io = IO(new Bundle(){ 822225d46eSJiawei Lin val logCtrl = new LogCtrlIO 832225d46eSJiawei Lin val perfInfo = new PerfInfoIO 842225d46eSJiawei Lin val uart = new UARTIO 8573be64b3SJiawei Lin val memAXI = if(useDRAMSim) soc.memory.cloneType else null 862225d46eSJiawei Lin }) 872225d46eSJiawei Lin 882225d46eSJiawei Lin simMMIO.io.uart <> io.uart 892225d46eSJiawei Lin 902225d46eSJiawei Lin if(useDRAMSim){ 9173be64b3SJiawei Lin io.memAXI <> soc.memory 922225d46eSJiawei Lin } 932225d46eSJiawei Lin 941545277aSYinan Xu if (!debugOpts.FPGAPlatform && (debugOpts.EnableDebug || debugOpts.EnablePerfDebug)) { 952225d46eSJiawei Lin val timer = GTimer() 962225d46eSJiawei Lin val logEnable = (timer >= io.logCtrl.log_begin) && (timer < io.logCtrl.log_end) 972225d46eSJiawei Lin ExcitingUtils.addSource(logEnable, "DISPLAY_LOG_ENABLE") 982225d46eSJiawei Lin ExcitingUtils.addSource(timer, "logTimestamp") 992225d46eSJiawei Lin } 1002225d46eSJiawei Lin 1011545277aSYinan Xu if (!debugOpts.FPGAPlatform && debugOpts.EnablePerfDebug) { 1022225d46eSJiawei Lin val clean = io.perfInfo.clean 1032225d46eSJiawei Lin val dump = io.perfInfo.dump 1042225d46eSJiawei Lin ExcitingUtils.addSource(clean, "XSPERF_CLEAN") 1052225d46eSJiawei Lin ExcitingUtils.addSource(dump, "XSPERF_DUMP") 1062225d46eSJiawei Lin } 1072225d46eSJiawei Lin 1082225d46eSJiawei Lin // Check and dispaly all source and sink connections 1092225d46eSJiawei Lin ExcitingUtils.fixConnections() 1102225d46eSJiawei Lin ExcitingUtils.checkAndDisplay() 1112225d46eSJiawei Lin} 1122225d46eSJiawei Lin 1132225d46eSJiawei Linobject SimTop extends App { 1142225d46eSJiawei Lin override def main(args: Array[String]): Unit = { 1151545277aSYinan Xu // Keep this the same as TopMain except that SimTop is used here instead of XSTop 116cc358710SLinJiawei val (config, firrtlOpts, firrtlComplier) = ArgParser.parse(args) 117cc358710SLinJiawei Generator.execute( 118cc358710SLinJiawei firrtlOpts, 119cc358710SLinJiawei DisableMonitors(p => new SimTop()(p))(config), 120cc358710SLinJiawei firrtlComplier 121cc358710SLinJiawei ) 1227ba24bbcSJiawei Lin ElaborationArtefacts.files.foreach{ case (extension, contents) => 1237ba24bbcSJiawei Lin writeOutputFile("./build", s"XSTop.${extension}", contents()) 1247ba24bbcSJiawei Lin } 1252225d46eSJiawei Lin } 1262225d46eSJiawei Lin} 127