xref: /XiangShan/src/main/scala/xiangshan/package.scala (revision f60da58c81c469b5e7008ca74c458f23938fecd2)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
179a2e6b8aSLinJiaweiimport chisel3._
189a2e6b8aSLinJiaweiimport chisel3.util._
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
202225d46eSJiawei Linimport freechips.rocketchip.tile.XLen
216ab6918fSYinan Xuimport xiangshan.ExceptionNO._
222225d46eSJiawei Linimport xiangshan.backend.fu._
232225d46eSJiawei Linimport xiangshan.backend.fu.fpu._
246827759bSZhangZifeiimport xiangshan.backend.fu.vector._
258f3b164bSXuan Huimport xiangshan.backend.issue._
26730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig
27520f7dacSsinsanctionimport xiangshan.backend.decode.{Imm, ImmUnion}
282225d46eSJiawei Lin
299a2e6b8aSLinJiaweipackage object xiangshan {
309ee9f926SYikeZhou  object SrcType {
31e4e68f86Sxiaofeibao    def imm = "b0000".U
32e4e68f86Sxiaofeibao    def pc  = "b0000".U
33e4e68f86Sxiaofeibao    def xp  = "b0001".U
34e4e68f86Sxiaofeibao    def fp  = "b0010".U
35e4e68f86Sxiaofeibao    def vp  = "b0100".U
36e4e68f86Sxiaofeibao    def v0  = "b1000".U
37e4e68f86Sxiaofeibao    def no  = "b0000".U // this src read no reg but cannot be Any value
3804b56283SZhangZifei
391285b047SXuan Hu    // alias
401285b047SXuan Hu    def reg = this.xp
411a3df1feSYikeZhou    def DC  = imm // Don't Care
42e4e68f86Sxiaofeibao    def X   = BitPat("b0000")
434d24c305SYikeZhou
4404b56283SZhangZifei    def isPc(srcType: UInt) = srcType===pc
4504b56283SZhangZifei    def isImm(srcType: UInt) = srcType===imm
461285b047SXuan Hu    def isReg(srcType: UInt) = srcType(0)
479ca09953SXuan Hu    def isXp(srcType: UInt) = srcType(0)
482b4e8253SYinan Xu    def isFp(srcType: UInt) = srcType(1)
491285b047SXuan Hu    def isVp(srcType: UInt) = srcType(2)
50e4e68f86Sxiaofeibao    def isV0(srcType: UInt) = srcType(3)
511285b047SXuan Hu    def isPcOrImm(srcType: UInt) = isPc(srcType) || isImm(srcType)
529ca09953SXuan Hu    def isNotReg(srcType: UInt): Bool = !srcType.orR
53351e22f2SXuan Hu    def isVfp(srcType: UInt) = isVp(srcType) || isFp(srcType)
54e4e68f86Sxiaofeibao    def apply() = UInt(4.W)
559a2e6b8aSLinJiawei  }
569a2e6b8aSLinJiawei
579a2e6b8aSLinJiawei  object SrcState {
58100aa93cSYinan Xu    def busy    = "b0".U
59100aa93cSYinan Xu    def rdy     = "b1".U
60100aa93cSYinan Xu    // def specRdy = "b10".U // speculative ready, for future use
61100aa93cSYinan Xu    def apply() = UInt(1.W)
629ca09953SXuan Hu
639ca09953SXuan Hu    def isReady(state: UInt): Bool = state === this.rdy
649ca09953SXuan Hu    def isBusy(state: UInt): Bool = state === this.busy
659a2e6b8aSLinJiawei  }
669a2e6b8aSLinJiawei
679019e3efSXuan Hu  def FuOpTypeWidth = 9
682225d46eSJiawei Lin  object FuOpType {
6957a10886SXuan Hu    def apply() = UInt(FuOpTypeWidth.W)
7034f9ccd0SZiyue Zhang    def X     = BitPat("b0_0000_0000")
7134f9ccd0SZiyue Zhang    def FMVXF = BitPat("b1_1000_0000") //for fmv_x_d & fmv_x_w
72ebd97ecbSzhanglinjuan  }
73518d8658SYinan Xu
747f2b7720SXuan Hu  object VlduType {
756dbb4e08SXuan Hu    // bit encoding: | vector or scala (2bit) || mop (2bit) | lumop(5bit) |
76c379dcbeSZiyue-Zhang    // only unit-stride use lumop
77c379dcbeSZiyue-Zhang    // mop [1:0]
78c379dcbeSZiyue-Zhang    // 0 0 : unit-stride
79c379dcbeSZiyue-Zhang    // 0 1 : indexed-unordered
80c379dcbeSZiyue-Zhang    // 1 0 : strided
81c379dcbeSZiyue-Zhang    // 1 1 : indexed-ordered
82c379dcbeSZiyue-Zhang    // lumop[4:0]
83c379dcbeSZiyue-Zhang    // 0 0 0 0 0 : unit-stride load
84c379dcbeSZiyue-Zhang    // 0 1 0 0 0 : unit-stride, whole register load
85c379dcbeSZiyue-Zhang    // 0 1 0 1 1 : unit-stride, mask load, EEW=8
86c379dcbeSZiyue-Zhang    // 1 0 0 0 0 : unit-stride fault-only-first
876dbb4e08SXuan Hu    def vle       = "b01_00_00000".U
886dbb4e08SXuan Hu    def vlr       = "b01_00_01000".U // whole
896dbb4e08SXuan Hu    def vlm       = "b01_00_01011".U // mask
906dbb4e08SXuan Hu    def vleff     = "b01_00_10000".U
916dbb4e08SXuan Hu    def vluxe     = "b01_01_00000".U // index
926dbb4e08SXuan Hu    def vlse      = "b01_10_00000".U // strided
936dbb4e08SXuan Hu    def vloxe     = "b01_11_00000".U // index
9492c6b7edSzhanglinjuan
956dbb4e08SXuan Hu    def isWhole  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U
966dbb4e08SXuan Hu    def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U
976dbb4e08SXuan Hu    def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U
986dbb4e08SXuan Hu    def isIndexed(fuOpType: UInt): Bool = fuOpType(5)
996dbb4e08SXuan Hu    def isVecLd  (fuOpType: UInt): Bool = fuOpType(8, 7) === "b01".U
1007f2b7720SXuan Hu  }
1017f2b7720SXuan Hu
1027f2b7720SXuan Hu  object VstuType {
103c379dcbeSZiyue-Zhang    // bit encoding: | padding (2bit) || mop (2bit) | sumop(5bit) |
104c379dcbeSZiyue-Zhang    // only unit-stride use sumop
105c379dcbeSZiyue-Zhang    // mop [1:0]
106c379dcbeSZiyue-Zhang    // 0 0 : unit-stride
107c379dcbeSZiyue-Zhang    // 0 1 : indexed-unordered
108c379dcbeSZiyue-Zhang    // 1 0 : strided
109c379dcbeSZiyue-Zhang    // 1 1 : indexed-ordered
110c379dcbeSZiyue-Zhang    // sumop[4:0]
111c379dcbeSZiyue-Zhang    // 0 0 0 0 0 : unit-stride load
112c379dcbeSZiyue-Zhang    // 0 1 0 0 0 : unit-stride, whole register load
113c379dcbeSZiyue-Zhang    // 0 1 0 1 1 : unit-stride, mask load, EEW=8
1146dbb4e08SXuan Hu    def vse       = "b10_00_00000".U
1156dbb4e08SXuan Hu    def vsr       = "b10_00_01000".U // whole
1166dbb4e08SXuan Hu    def vsm       = "b10_00_01011".U // mask
1176dbb4e08SXuan Hu    def vsuxe     = "b10_01_00000".U // index
1186dbb4e08SXuan Hu    def vsse      = "b10_10_00000".U // strided
1196dbb4e08SXuan Hu    def vsoxe     = "b10_11_00000".U // index
12092c6b7edSzhanglinjuan
1216dbb4e08SXuan Hu    def isWhole  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U
1226dbb4e08SXuan Hu    def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U
1236dbb4e08SXuan Hu    def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U
1246dbb4e08SXuan Hu    def isIndexed(fuOpType: UInt): Bool = fuOpType(5)
1256dbb4e08SXuan Hu    def isVecSt  (fuOpType: UInt): Bool = fuOpType(8, 7) === "b10".U
1267f2b7720SXuan Hu  }
1277f2b7720SXuan Hu
128d6059658SZiyue Zhang  object IF2VectorType {
129b1712600SZiyue Zhang    // use last 2 bits for vsew
130b1712600SZiyue Zhang    def iDup2Vec   = "b1_00".U
1315820cff8Slewislzh    def fDup2Vec   = "b1_01".U
132b1712600SZiyue Zhang    def immDup2Vec = "b1_10".U
133b1712600SZiyue Zhang    def i2Vec      = "b0_00".U
134395c8649SZiyue-Zhang    def f2Vec      = "b0_01".U
135b1712600SZiyue Zhang    def imm2Vec    = "b0_10".U
136b1712600SZiyue Zhang    def needDup(bits: UInt): Bool = bits(2)
137b1712600SZiyue Zhang    def isImm(bits: UInt): Bool = bits(1)
1385820cff8Slewislzh    def isFp(bits: UInt): Bool = bits(0)
1395820cff8Slewislzh    def isFmv(bits: UInt): Bool = bits(0) & !bits(2)
140964d9a87SZiyue Zhang    def FMX_D_X    = "b0_01_11".U
141964d9a87SZiyue Zhang    def FMX_W_X    = "b0_01_10".U
142d6059658SZiyue Zhang  }
143d6059658SZiyue Zhang
144a3edac52SYinan Xu  object CommitType {
145c3abb8b6SYinan Xu    def NORMAL = "b000".U  // int/fp
146c3abb8b6SYinan Xu    def BRANCH = "b001".U  // branch
147c3abb8b6SYinan Xu    def LOAD   = "b010".U  // load
148c3abb8b6SYinan Xu    def STORE  = "b011".U  // store
149518d8658SYinan Xu
150c3abb8b6SYinan Xu    def apply() = UInt(3.W)
151c3abb8b6SYinan Xu    def isFused(commitType: UInt): Bool = commitType(2)
152c3abb8b6SYinan Xu    def isLoadStore(commitType: UInt): Bool = !isFused(commitType) && commitType(1)
153c3abb8b6SYinan Xu    def lsInstIsStore(commitType: UInt): Bool = commitType(0)
154c3abb8b6SYinan Xu    def isStore(commitType: UInt): Bool = isLoadStore(commitType) && lsInstIsStore(commitType)
155c3abb8b6SYinan Xu    def isBranch(commitType: UInt): Bool = commitType(0) && !commitType(1) && !isFused(commitType)
156518d8658SYinan Xu  }
157bfb958a3SYinan Xu
158bfb958a3SYinan Xu  object RedirectLevel {
1592d7c7105SYinan Xu    def flushAfter = "b0".U
1602d7c7105SYinan Xu    def flush      = "b1".U
161bfb958a3SYinan Xu
1622d7c7105SYinan Xu    def apply() = UInt(1.W)
1632d7c7105SYinan Xu    // def isUnconditional(level: UInt) = level(1)
164bfb958a3SYinan Xu    def flushItself(level: UInt) = level(0)
1652d7c7105SYinan Xu    // def isException(level: UInt) = level(1) && level(0)
166bfb958a3SYinan Xu  }
167baf8def6SYinan Xu
168baf8def6SYinan Xu  object ExceptionVec {
169d0de7e4aSpeixiaokun    val ExceptionVecSize = 24
170da3bf434SMaxpicca-Li    def apply() = Vec(ExceptionVecSize, Bool())
171baf8def6SYinan Xu  }
172a8e04b1dSYinan Xu
173c60c1ab4SWilliam Wang  object PMAMode {
1748d9a04fcSWilliam Wang    def R = "b1".U << 0 //readable
1758d9a04fcSWilliam Wang    def W = "b1".U << 1 //writeable
1768d9a04fcSWilliam Wang    def X = "b1".U << 2 //executable
1778d9a04fcSWilliam Wang    def I = "b1".U << 3 //cacheable: icache
1788d9a04fcSWilliam Wang    def D = "b1".U << 4 //cacheable: dcache
1798d9a04fcSWilliam Wang    def S = "b1".U << 5 //enable speculative access
180cff68e26SWilliam Wang    def A = "b1".U << 6 //enable atomic operation, A imply R & W
1818d9a04fcSWilliam Wang    def C = "b1".U << 7 //if it is cacheable is configable
182c60c1ab4SWilliam Wang    def Reserved = "b0".U
183c60c1ab4SWilliam Wang
184c60c1ab4SWilliam Wang    def apply() = UInt(7.W)
185c60c1ab4SWilliam Wang
186c60c1ab4SWilliam Wang    def read(mode: UInt) = mode(0)
187c60c1ab4SWilliam Wang    def write(mode: UInt) = mode(1)
188c60c1ab4SWilliam Wang    def execute(mode: UInt) = mode(2)
189c60c1ab4SWilliam Wang    def icache(mode: UInt) = mode(3)
190c60c1ab4SWilliam Wang    def dcache(mode: UInt) = mode(4)
191c60c1ab4SWilliam Wang    def speculate(mode: UInt) = mode(5)
192c60c1ab4SWilliam Wang    def atomic(mode: UInt) = mode(6)
193c60c1ab4SWilliam Wang    def configable_cache(mode: UInt) = mode(7)
194c60c1ab4SWilliam Wang
195c60c1ab4SWilliam Wang    def strToMode(s: String) = {
196423b9255SWilliam Wang      var result = 0.U(8.W)
197c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("R") >= 0) result = result + R
198c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("W") >= 0) result = result + W
199c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("X") >= 0) result = result + X
200c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("I") >= 0) result = result + I
201c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("D") >= 0) result = result + D
202c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("S") >= 0) result = result + S
203c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("A") >= 0) result = result + A
204c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("C") >= 0) result = result + C
205c60c1ab4SWilliam Wang      result
206c60c1ab4SWilliam Wang    }
207c60c1ab4SWilliam Wang  }
2082225d46eSJiawei Lin
2092225d46eSJiawei Lin
2102225d46eSJiawei Lin  object CSROpType {
2111be7b39aSXuan Hu    def jmp  = "b010_000".U
2121be7b39aSXuan Hu    def wfi  = "b100_000".U
2131be7b39aSXuan Hu    def wrt  = "b001_001".U
2141be7b39aSXuan Hu    def set  = "b001_010".U
2151be7b39aSXuan Hu    def clr  = "b001_011".U
2161be7b39aSXuan Hu    def wrti = "b001_101".U
2171be7b39aSXuan Hu    def seti = "b001_110".U
2181be7b39aSXuan Hu    def clri = "b001_111".U
2191be7b39aSXuan Hu    def ro   = "b001_000".U
2201be7b39aSXuan Hu
2211be7b39aSXuan Hu    def isSystemOp (op: UInt): Bool = op(4)
2221be7b39aSXuan Hu    def isWfi      (op: UInt): Bool = op(5)
2231be7b39aSXuan Hu    def isCsrAccess(op: UInt): Bool = op(3)
2241be7b39aSXuan Hu    def isReadOnly (op: UInt): Bool = op(3) && op(2, 0) === 0.U
2251be7b39aSXuan Hu    def notReadOnly(op: UInt): Bool = op(3) && op(2, 0) =/= 0.U
2262225d46eSJiawei Lin  }
2272225d46eSJiawei Lin
2282225d46eSJiawei Lin  // jump
2292225d46eSJiawei Lin  object JumpOpType {
2302225d46eSJiawei Lin    def jal  = "b00".U
2312225d46eSJiawei Lin    def jalr = "b01".U
2322225d46eSJiawei Lin    def auipc = "b10".U
2332225d46eSJiawei Lin//    def call = "b11_011".U
2342225d46eSJiawei Lin//    def ret  = "b11_100".U
2352225d46eSJiawei Lin    def jumpOpisJalr(op: UInt) = op(0)
2362225d46eSJiawei Lin    def jumpOpisAuipc(op: UInt) = op(1)
2372225d46eSJiawei Lin  }
2382225d46eSJiawei Lin
2392225d46eSJiawei Lin  object FenceOpType {
2402225d46eSJiawei Lin    def fence  = "b10000".U
2412225d46eSJiawei Lin    def sfence = "b10001".U
2422225d46eSJiawei Lin    def fencei = "b10010".U
243d0de7e4aSpeixiaokun    def hfence_v = "b10011".U
244d0de7e4aSpeixiaokun    def hfence_g = "b10100".U
245af2f7849Shappy-lx    def nofence= "b00000".U
2462225d46eSJiawei Lin  }
2472225d46eSJiawei Lin
2482225d46eSJiawei Lin  object ALUOpType {
249ee8ff153Szfw    // shift optype
250675acc68SYinan Xu    def slliuw     = "b000_0000".U // slliuw: ZEXT(src1[31:0]) << shamt
251675acc68SYinan Xu    def sll        = "b000_0001".U // sll:     src1 << src2
252ee8ff153Szfw
253675acc68SYinan Xu    def bclr       = "b000_0010".U // bclr:    src1 & ~(1 << src2[5:0])
254675acc68SYinan Xu    def bset       = "b000_0011".U // bset:    src1 | (1 << src2[5:0])
255675acc68SYinan Xu    def binv       = "b000_0100".U // binv:    src1 ^ ~(1 << src2[5:0])
256ee8ff153Szfw
257675acc68SYinan Xu    def srl        = "b000_0101".U // srl:     src1 >> src2
258675acc68SYinan Xu    def bext       = "b000_0110".U // bext:    (src1 >> src2)[0]
259675acc68SYinan Xu    def sra        = "b000_0111".U // sra:     src1 >> src2 (arithmetic)
260ee8ff153Szfw
2617b441e5eSYinan Xu    def rol        = "b000_1001".U // rol:     (src1 << src2) | (src1 >> (xlen - src2))
2627b441e5eSYinan Xu    def ror        = "b000_1011".U // ror:     (src1 >> src2) | (src1 << (xlen - src2))
263184a1958Szfw
264ee8ff153Szfw    // RV64 32bit optype
265675acc68SYinan Xu    def addw       = "b001_0000".U // addw:      SEXT((src1 + src2)[31:0])
266675acc68SYinan Xu    def oddaddw    = "b001_0001".U // oddaddw:   SEXT((src1[0] + src2)[31:0])
267675acc68SYinan Xu    def subw       = "b001_0010".U // subw:      SEXT((src1 - src2)[31:0])
26854711376Ssinsanction    def lui32addw  = "b001_0011".U // lui32addw: SEXT(SEXT(src2[11:0], 32) + {src2[31:12], 12'b0}, 64)
269ee8ff153Szfw
270675acc68SYinan Xu    def addwbit    = "b001_0100".U // addwbit:   (src1 + src2)[0]
271675acc68SYinan Xu    def addwbyte   = "b001_0101".U // addwbyte:  (src1 + src2)[7:0]
272675acc68SYinan Xu    def addwzexth  = "b001_0110".U // addwzexth: ZEXT((src1  + src2)[15:0])
273675acc68SYinan Xu    def addwsexth  = "b001_0111".U // addwsexth: SEXT((src1  + src2)[15:0])
274ee8ff153Szfw
275675acc68SYinan Xu    def sllw       = "b001_1000".U // sllw:     SEXT((src1 << src2)[31:0])
276675acc68SYinan Xu    def srlw       = "b001_1001".U // srlw:     SEXT((src1[31:0] >> src2)[31:0])
277675acc68SYinan Xu    def sraw       = "b001_1010".U // sraw:     SEXT((src1[31:0] >> src2)[31:0])
278675acc68SYinan Xu    def rolw       = "b001_1100".U
279675acc68SYinan Xu    def rorw       = "b001_1101".U
280675acc68SYinan Xu
281675acc68SYinan Xu    // ADD-op
282675acc68SYinan Xu    def adduw      = "b010_0000".U // adduw:  src1[31:0]  + src2
283675acc68SYinan Xu    def add        = "b010_0001".U // add:     src1        + src2
284675acc68SYinan Xu    def oddadd     = "b010_0010".U // oddadd:  src1[0]     + src2
285fe528fd6Ssinsanction    def lui32add   = "b010_0011".U // lui32add: SEXT(src2[11:0]) + {src2[63:12], 12'b0}
286675acc68SYinan Xu
287675acc68SYinan Xu    def sr29add    = "b010_0100".U // sr29add: src1[63:29] + src2
288675acc68SYinan Xu    def sr30add    = "b010_0101".U // sr30add: src1[63:30] + src2
289675acc68SYinan Xu    def sr31add    = "b010_0110".U // sr31add: src1[63:31] + src2
290675acc68SYinan Xu    def sr32add    = "b010_0111".U // sr32add: src1[63:32] + src2
291675acc68SYinan Xu
292675acc68SYinan Xu    def sh1adduw   = "b010_1000".U // sh1adduw: {src1[31:0], 1'b0} + src2
293675acc68SYinan Xu    def sh1add     = "b010_1001".U // sh1add: {src1[62:0], 1'b0} + src2
294675acc68SYinan Xu    def sh2adduw   = "b010_1010".U // sh2add_uw: {src1[31:0], 2'b0} + src2
295675acc68SYinan Xu    def sh2add     = "b010_1011".U // sh2add: {src1[61:0], 2'b0} + src2
296675acc68SYinan Xu    def sh3adduw   = "b010_1100".U // sh3add_uw: {src1[31:0], 3'b0} + src2
297675acc68SYinan Xu    def sh3add     = "b010_1101".U // sh3add: {src1[60:0], 3'b0} + src2
298675acc68SYinan Xu    def sh4add     = "b010_1111".U // sh4add: {src1[59:0], 4'b0} + src2
299675acc68SYinan Xu
300675acc68SYinan Xu    // SUB-op: src1 - src2
301675acc68SYinan Xu    def sub        = "b011_0000".U
302675acc68SYinan Xu    def sltu       = "b011_0001".U
303675acc68SYinan Xu    def slt        = "b011_0010".U
304675acc68SYinan Xu    def maxu       = "b011_0100".U
305675acc68SYinan Xu    def minu       = "b011_0101".U
306675acc68SYinan Xu    def max        = "b011_0110".U
307675acc68SYinan Xu    def min        = "b011_0111".U
308675acc68SYinan Xu
309675acc68SYinan Xu    // branch
310675acc68SYinan Xu    def beq        = "b111_0000".U
311675acc68SYinan Xu    def bne        = "b111_0010".U
312675acc68SYinan Xu    def blt        = "b111_1000".U
313675acc68SYinan Xu    def bge        = "b111_1010".U
314675acc68SYinan Xu    def bltu       = "b111_1100".U
315675acc68SYinan Xu    def bgeu       = "b111_1110".U
316675acc68SYinan Xu
317545d7be0SYangyu Chen    // Zicond
318545d7be0SYangyu Chen    def czero_eqz  = "b111_0100".U
319545d7be0SYangyu Chen    def czero_nez  = "b111_0110".U
320545d7be0SYangyu Chen
321675acc68SYinan Xu    // misc optype
322675acc68SYinan Xu    def and        = "b100_0000".U
323675acc68SYinan Xu    def andn       = "b100_0001".U
324675acc68SYinan Xu    def or         = "b100_0010".U
325675acc68SYinan Xu    def orn        = "b100_0011".U
326675acc68SYinan Xu    def xor        = "b100_0100".U
327675acc68SYinan Xu    def xnor       = "b100_0101".U
328675acc68SYinan Xu    def orcb       = "b100_0110".U
329675acc68SYinan Xu
330675acc68SYinan Xu    def sextb      = "b100_1000".U
331675acc68SYinan Xu    def packh      = "b100_1001".U
332675acc68SYinan Xu    def sexth      = "b100_1010".U
333675acc68SYinan Xu    def packw      = "b100_1011".U
334675acc68SYinan Xu
335675acc68SYinan Xu    def revb       = "b101_0000".U
336675acc68SYinan Xu    def rev8       = "b101_0001".U
337675acc68SYinan Xu    def pack       = "b101_0010".U
338675acc68SYinan Xu    def orh48      = "b101_0011".U
339675acc68SYinan Xu
340675acc68SYinan Xu    def szewl1     = "b101_1000".U
341675acc68SYinan Xu    def szewl2     = "b101_1001".U
342675acc68SYinan Xu    def szewl3     = "b101_1010".U
343675acc68SYinan Xu    def byte2      = "b101_1011".U
344675acc68SYinan Xu
345675acc68SYinan Xu    def andlsb     = "b110_0000".U
346675acc68SYinan Xu    def andzexth   = "b110_0001".U
347675acc68SYinan Xu    def orlsb      = "b110_0010".U
348675acc68SYinan Xu    def orzexth    = "b110_0011".U
349675acc68SYinan Xu    def xorlsb     = "b110_0100".U
350675acc68SYinan Xu    def xorzexth   = "b110_0101".U
351675acc68SYinan Xu    def orcblsb    = "b110_0110".U
352675acc68SYinan Xu    def orcbzexth  = "b110_0111".U
353675acc68SYinan Xu
354675acc68SYinan Xu    def isAddw(func: UInt) = func(6, 4) === "b001".U && !func(3) && !func(1)
355675acc68SYinan Xu    def isSimpleLogic(func: UInt) = func(6, 4) === "b100".U && !func(0)
356675acc68SYinan Xu    def logicToLsb(func: UInt) = Cat("b110".U(3.W), func(3, 1), 0.U(1.W))
357675acc68SYinan Xu    def logicToZexth(func: UInt) = Cat("b110".U(3.W), func(3, 1), 1.U(1.W))
358675acc68SYinan Xu
35957a10886SXuan Hu    def apply() = UInt(FuOpTypeWidth.W)
3602225d46eSJiawei Lin  }
3612225d46eSJiawei Lin
362d91483a6Sfdy  object VSETOpType {
363a8db15d8Sfdy    val setVlmaxBit = 0
364a8db15d8Sfdy    val keepVlBit   = 1
365a8db15d8Sfdy    // destTypeBit == 0: write vl to rd
366a8db15d8Sfdy    // destTypeBit == 1: write vconfig
367a8db15d8Sfdy    val destTypeBit = 5
368a8db15d8Sfdy
369a32c56f4SXuan Hu    // vsetvli's uop
370a32c56f4SXuan Hu    //   rs1!=x0, normal
371a32c56f4SXuan Hu    //     uop0: r(rs1), w(vconfig)     | x[rs1],vtypei  -> vconfig
372a32c56f4SXuan Hu    //     uop1: r(rs1), w(rd)          | x[rs1],vtypei  -> x[rd]
373a32c56f4SXuan Hu    def uvsetvcfg_xi        = "b1010_0000".U
374a32c56f4SXuan Hu    def uvsetrd_xi          = "b1000_0000".U
375a32c56f4SXuan Hu    //   rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype
376a32c56f4SXuan Hu    //     uop0: w(vconfig)             | vlmax, vtypei  -> vconfig
377a32c56f4SXuan Hu    //     uop1: w(rd)                  | vlmax, vtypei  -> x[rd]
378a32c56f4SXuan Hu    def uvsetvcfg_vlmax_i   = "b1010_0001".U
379a32c56f4SXuan Hu    def uvsetrd_vlmax_i     = "b1000_0001".U
380a32c56f4SXuan Hu    //   rs1==x0, rd==x0, keep vl, set vtype
381a32c56f4SXuan Hu    //     uop0: r(vconfig), w(vconfig) | ld_vconfig.vl, vtypei -> vconfig
382a32c56f4SXuan Hu    def uvsetvcfg_keep_v    = "b1010_0010".U
383d91483a6Sfdy
384a32c56f4SXuan Hu    // vsetvl's uop
385a32c56f4SXuan Hu    //   rs1!=x0, normal
386a32c56f4SXuan Hu    //     uop0: r(rs1,rs2), w(vconfig) | x[rs1],x[rs2]  -> vconfig
387a32c56f4SXuan Hu    //     uop1: r(rs1,rs2), w(rd)      | x[rs1],x[rs2]  -> x[rd]
388a32c56f4SXuan Hu    def uvsetvcfg_xx        = "b0110_0000".U
389a32c56f4SXuan Hu    def uvsetrd_xx          = "b0100_0000".U
390a32c56f4SXuan Hu    //   rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype
391a32c56f4SXuan Hu    //     uop0: r(rs2), w(vconfig)     | vlmax, vtypei  -> vconfig
392a32c56f4SXuan Hu    //     uop1: r(rs2), w(rd)          | vlmax, vtypei  -> x[rd]
393a32c56f4SXuan Hu    def uvsetvcfg_vlmax_x   = "b0110_0001".U
394a32c56f4SXuan Hu    def uvsetrd_vlmax_x     = "b0100_0001".U
395a32c56f4SXuan Hu    //   rs1==x0, rd==x0, keep vl, set vtype
396a32c56f4SXuan Hu    //     uop0: r(rs2), w(vtmp)             | x[rs2]               -> vtmp
397a32c56f4SXuan Hu    //     uop0: r(vconfig,vtmp), w(vconfig) | old_vconfig.vl, vtmp -> vconfig
398a32c56f4SXuan Hu    def uvmv_v_x            = "b0110_0010".U
399a32c56f4SXuan Hu    def uvsetvcfg_vv        = "b0111_0010".U
400a32c56f4SXuan Hu
401a32c56f4SXuan Hu    // vsetivli's uop
402a32c56f4SXuan Hu    //     uop0: w(vconfig)             | vli, vtypei    -> vconfig
403a32c56f4SXuan Hu    //     uop1: w(rd)                  | vli, vtypei    -> x[rd]
404a32c56f4SXuan Hu    def uvsetvcfg_ii        = "b0010_0000".U
405a32c56f4SXuan Hu    def uvsetrd_ii          = "b0000_0000".U
406a32c56f4SXuan Hu
407a32c56f4SXuan Hu    def isVsetvl  (func: UInt)  = func(6)
408a32c56f4SXuan Hu    def isVsetvli (func: UInt)  = func(7)
409a32c56f4SXuan Hu    def isVsetivli(func: UInt)  = func(7, 6) === 0.U
410a32c56f4SXuan Hu    def isNormal  (func: UInt)  = func(1, 0) === 0.U
411a8db15d8Sfdy    def isSetVlmax(func: UInt)  = func(setVlmaxBit)
412a8db15d8Sfdy    def isKeepVl  (func: UInt)  = func(keepVlBit)
413a32c56f4SXuan Hu    // RG: region
414a32c56f4SXuan Hu    def writeIntRG(func: UInt)  = !func(5)
415a32c56f4SXuan Hu    def writeVecRG(func: UInt)  = func(5)
416a32c56f4SXuan Hu    def readIntRG (func: UInt)  = !func(4)
417a32c56f4SXuan Hu    def readVecRG (func: UInt)  = func(4)
418a8db15d8Sfdy    // modify fuOpType
419a8db15d8Sfdy    def keepVl(func: UInt)      = func | (1 << keepVlBit).U
420a8db15d8Sfdy    def setVlmax(func: UInt)    = func | (1 << setVlmaxBit).U
421d91483a6Sfdy  }
422d91483a6Sfdy
4233b739f49SXuan Hu  object BRUOpType {
4243b739f49SXuan Hu    // branch
4253b739f49SXuan Hu    def beq        = "b000_000".U
4263b739f49SXuan Hu    def bne        = "b000_001".U
4273b739f49SXuan Hu    def blt        = "b000_100".U
4283b739f49SXuan Hu    def bge        = "b000_101".U
4293b739f49SXuan Hu    def bltu       = "b001_000".U
4303b739f49SXuan Hu    def bgeu       = "b001_001".U
4313b739f49SXuan Hu
4323b739f49SXuan Hu    def getBranchType(func: UInt) = func(3, 1)
4333b739f49SXuan Hu    def isBranchInvert(func: UInt) = func(0)
4343b739f49SXuan Hu  }
4353b739f49SXuan Hu
4363b739f49SXuan Hu  object MULOpType {
4373b739f49SXuan Hu    // mul
4383b739f49SXuan Hu    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
4393b739f49SXuan Hu    def mul    = "b00000".U
4403b739f49SXuan Hu    def mulh   = "b00001".U
4413b739f49SXuan Hu    def mulhsu = "b00010".U
4423b739f49SXuan Hu    def mulhu  = "b00011".U
4433b739f49SXuan Hu    def mulw   = "b00100".U
4443b739f49SXuan Hu
4453b739f49SXuan Hu    def mulw7  = "b01100".U
4463b739f49SXuan Hu    def isSign(op: UInt) = !op(1)
4473b739f49SXuan Hu    def isW(op: UInt) = op(2)
4483b739f49SXuan Hu    def isH(op: UInt) = op(1, 0) =/= 0.U
4493b739f49SXuan Hu    def getOp(op: UInt) = Cat(op(3), op(1, 0))
4503b739f49SXuan Hu  }
4513b739f49SXuan Hu
4523b739f49SXuan Hu  object DIVOpType {
4533b739f49SXuan Hu    // div
4543b739f49SXuan Hu    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
4553b739f49SXuan Hu    def div    = "b10000".U
4563b739f49SXuan Hu    def divu   = "b10010".U
4573b739f49SXuan Hu    def rem    = "b10001".U
4583b739f49SXuan Hu    def remu   = "b10011".U
4593b739f49SXuan Hu
4603b739f49SXuan Hu    def divw   = "b10100".U
4613b739f49SXuan Hu    def divuw  = "b10110".U
4623b739f49SXuan Hu    def remw   = "b10101".U
4633b739f49SXuan Hu    def remuw  = "b10111".U
4643b739f49SXuan Hu
4653b739f49SXuan Hu    def isSign(op: UInt) = !op(1)
4663b739f49SXuan Hu    def isW(op: UInt) = op(2)
4673b739f49SXuan Hu    def isH(op: UInt) = op(0)
4683b739f49SXuan Hu  }
4693b739f49SXuan Hu
4702225d46eSJiawei Lin  object MDUOpType {
4712225d46eSJiawei Lin    // mul
4722225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
4732225d46eSJiawei Lin    def mul    = "b00000".U
4742225d46eSJiawei Lin    def mulh   = "b00001".U
4752225d46eSJiawei Lin    def mulhsu = "b00010".U
4762225d46eSJiawei Lin    def mulhu  = "b00011".U
4772225d46eSJiawei Lin    def mulw   = "b00100".U
4782225d46eSJiawei Lin
47988825c5cSYinan Xu    def mulw7  = "b01100".U
48088825c5cSYinan Xu
4812225d46eSJiawei Lin    // div
4822225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
48388825c5cSYinan Xu    def div    = "b10000".U
48488825c5cSYinan Xu    def divu   = "b10010".U
48588825c5cSYinan Xu    def rem    = "b10001".U
48688825c5cSYinan Xu    def remu   = "b10011".U
4872225d46eSJiawei Lin
48888825c5cSYinan Xu    def divw   = "b10100".U
48988825c5cSYinan Xu    def divuw  = "b10110".U
49088825c5cSYinan Xu    def remw   = "b10101".U
49188825c5cSYinan Xu    def remuw  = "b10111".U
4922225d46eSJiawei Lin
49388825c5cSYinan Xu    def isMul(op: UInt) = !op(4)
49488825c5cSYinan Xu    def isDiv(op: UInt) = op(4)
4952225d46eSJiawei Lin
4962225d46eSJiawei Lin    def isDivSign(op: UInt) = isDiv(op) && !op(1)
4972225d46eSJiawei Lin    def isW(op: UInt) = op(2)
4982225d46eSJiawei Lin    def isH(op: UInt) = (isDiv(op) && op(0)) || (isMul(op) && op(1, 0) =/= 0.U)
4992225d46eSJiawei Lin    def getMulOp(op: UInt) = op(1, 0)
5002225d46eSJiawei Lin  }
5012225d46eSJiawei Lin
5022225d46eSJiawei Lin  object LSUOpType {
503136f6497SXiaokun-Pei    // The max length is 6 bits
504d200f594SWilliam Wang    // load pipeline
5052225d46eSJiawei Lin
506d200f594SWilliam Wang    // normal load
507d200f594SWilliam Wang    // Note: bit(1, 0) are size, DO NOT CHANGE
508d200f594SWilliam Wang    // bit encoding: | load 0 | is unsigned(1bit) | size(2bit) |
509d200f594SWilliam Wang    def lb       = "b0000".U
510d200f594SWilliam Wang    def lh       = "b0001".U
511d200f594SWilliam Wang    def lw       = "b0010".U
512d200f594SWilliam Wang    def ld       = "b0011".U
513d200f594SWilliam Wang    def lbu      = "b0100".U
514d200f594SWilliam Wang    def lhu      = "b0101".U
515d200f594SWilliam Wang    def lwu      = "b0110".U
516d0de7e4aSpeixiaokun    // hypervior load
51784c44d24Slwd    // bit encoding: | hlv 1 | hlvx 1 | is unsigned(1bit) | size(2bit) |
518d0de7e4aSpeixiaokun    def hlvb   = "b10000".U
519d0de7e4aSpeixiaokun    def hlvh   = "b10001".U
520d0de7e4aSpeixiaokun    def hlvw   = "b10010".U
521d0de7e4aSpeixiaokun    def hlvd   = "b10011".U
522d0de7e4aSpeixiaokun    def hlvbu  = "b10100".U
523d0de7e4aSpeixiaokun    def hlvhu  = "b10101".U
524d0de7e4aSpeixiaokun    def hlvwu  = "b10110".U
525136f6497SXiaokun-Pei    def hlvxhu = "b11101".U
526136f6497SXiaokun-Pei    def hlvxwu = "b11110".U
527136f6497SXiaokun-Pei    def isHlv(op: UInt): Bool = op(4) && (op(5) === "b0".U)
528136f6497SXiaokun-Pei    def isHlvx(op: UInt): Bool = op(4) && op(3) && (op(5) === "b0".U)
529ca18a0b4SWilliam Wang
530d200f594SWilliam Wang    // Zicbop software prefetch
531d200f594SWilliam Wang    // bit encoding: | prefetch 1 | 0 | prefetch type (2bit) |
532d200f594SWilliam Wang    def prefetch_i = "b1000".U // TODO
533d200f594SWilliam Wang    def prefetch_r = "b1001".U
534d200f594SWilliam Wang    def prefetch_w = "b1010".U
535ca18a0b4SWilliam Wang
536136f6497SXiaokun-Pei    def isPrefetch(op: UInt): Bool = op(3) && (op(5, 4) === "b000".U)
537d200f594SWilliam Wang
538d200f594SWilliam Wang    // store pipeline
539d200f594SWilliam Wang    // normal store
540d200f594SWilliam Wang    // bit encoding: | store 00 | size(2bit) |
541d200f594SWilliam Wang    def sb       = "b0000".U
542d200f594SWilliam Wang    def sh       = "b0001".U
543d200f594SWilliam Wang    def sw       = "b0010".U
544d200f594SWilliam Wang    def sd       = "b0011".U
545d200f594SWilliam Wang
546d0de7e4aSpeixiaokun    //hypervisor store
547d0de7e4aSpeixiaokun    // bit encoding: |hsv 1 | store 00 | size(2bit) |
548d0de7e4aSpeixiaokun    def hsvb = "b10000".U
549d0de7e4aSpeixiaokun    def hsvh = "b10001".U
550d0de7e4aSpeixiaokun    def hsvw = "b10010".U
551d0de7e4aSpeixiaokun    def hsvd = "b10011".U
552136f6497SXiaokun-Pei    def isHsv(op: UInt): Bool = op(4) && (op(5) === "b0".U)
553d200f594SWilliam Wang    // l1 cache op
554d200f594SWilliam Wang    // bit encoding: | cbo_zero 01 | size(2bit) 11 |
555d200f594SWilliam Wang    def cbo_zero  = "b0111".U
556d200f594SWilliam Wang
557d200f594SWilliam Wang    // llc op
558d200f594SWilliam Wang    // bit encoding: | prefetch 11 | suboptype(2bit) |
559d200f594SWilliam Wang    def cbo_clean = "b1100".U
560d200f594SWilliam Wang    def cbo_flush = "b1101".U
561d200f594SWilliam Wang    def cbo_inval = "b1110".U
562d200f594SWilliam Wang
563136f6497SXiaokun-Pei    def isCbo(op: UInt): Bool = op(3, 2) === "b11".U && (op(6, 4) === "b000".U)
5642225d46eSJiawei Lin
5652225d46eSJiawei Lin    // atomics
5662225d46eSJiawei Lin    // bit(1, 0) are size
5672225d46eSJiawei Lin    // since atomics use a different fu type
5682225d46eSJiawei Lin    // so we can safely reuse other load/store's encodings
569d200f594SWilliam Wang    // bit encoding: | optype(4bit) | size (2bit) |
5702225d46eSJiawei Lin    def lr_w      = "b000010".U
5712225d46eSJiawei Lin    def sc_w      = "b000110".U
5722225d46eSJiawei Lin    def amoswap_w = "b001010".U
5732225d46eSJiawei Lin    def amoadd_w  = "b001110".U
5742225d46eSJiawei Lin    def amoxor_w  = "b010010".U
5752225d46eSJiawei Lin    def amoand_w  = "b010110".U
5762225d46eSJiawei Lin    def amoor_w   = "b011010".U
5772225d46eSJiawei Lin    def amomin_w  = "b011110".U
5782225d46eSJiawei Lin    def amomax_w  = "b100010".U
5792225d46eSJiawei Lin    def amominu_w = "b100110".U
5802225d46eSJiawei Lin    def amomaxu_w = "b101010".U
5812225d46eSJiawei Lin
5822225d46eSJiawei Lin    def lr_d      = "b000011".U
5832225d46eSJiawei Lin    def sc_d      = "b000111".U
5842225d46eSJiawei Lin    def amoswap_d = "b001011".U
5852225d46eSJiawei Lin    def amoadd_d  = "b001111".U
5862225d46eSJiawei Lin    def amoxor_d  = "b010011".U
5872225d46eSJiawei Lin    def amoand_d  = "b010111".U
5882225d46eSJiawei Lin    def amoor_d   = "b011011".U
5892225d46eSJiawei Lin    def amomin_d  = "b011111".U
5902225d46eSJiawei Lin    def amomax_d  = "b100011".U
5912225d46eSJiawei Lin    def amominu_d = "b100111".U
5922225d46eSJiawei Lin    def amomaxu_d = "b101011".U
593b6982e83SLemover
594b6982e83SLemover    def size(op: UInt) = op(1,0)
5956dbb4e08SXuan Hu
59632977e5dSAnzooooo    def getVecLSMop(fuOpType: UInt): UInt = fuOpType(6, 5)
59732977e5dSAnzooooo
5989ff64fb6SAnzooooo    def isAllUS  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && !fuOpType(4) // Unit-Stride Whole Masked
5996dbb4e08SXuan Hu    def isUStride(fuOpType: UInt): Bool = fuOpType(6, 0) === "b00_00000".U
6006dbb4e08SXuan Hu    def isWhole  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U
6016dbb4e08SXuan Hu    def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U
6026dbb4e08SXuan Hu    def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U
6036dbb4e08SXuan Hu    def isIndexed(fuOpType: UInt): Bool = fuOpType(5)
6042225d46eSJiawei Lin  }
6052225d46eSJiawei Lin
6063feeca58Szfw  object BKUOpType {
607ee8ff153Szfw
6083feeca58Szfw    def clmul       = "b000000".U
6093feeca58Szfw    def clmulh      = "b000001".U
6103feeca58Szfw    def clmulr      = "b000010".U
6113feeca58Szfw    def xpermn      = "b000100".U
6123feeca58Szfw    def xpermb      = "b000101".U
613ee8ff153Szfw
6143feeca58Szfw    def clz         = "b001000".U
6153feeca58Szfw    def clzw        = "b001001".U
6163feeca58Szfw    def ctz         = "b001010".U
6173feeca58Szfw    def ctzw        = "b001011".U
6183feeca58Szfw    def cpop        = "b001100".U
6193feeca58Szfw    def cpopw       = "b001101".U
62007596dc6Szfw
6213feeca58Szfw    // 01xxxx is reserve
6223feeca58Szfw    def aes64es     = "b100000".U
6233feeca58Szfw    def aes64esm    = "b100001".U
6243feeca58Szfw    def aes64ds     = "b100010".U
6253feeca58Szfw    def aes64dsm    = "b100011".U
6263feeca58Szfw    def aes64im     = "b100100".U
6273feeca58Szfw    def aes64ks1i   = "b100101".U
6283feeca58Szfw    def aes64ks2    = "b100110".U
6293feeca58Szfw
6303feeca58Szfw    // merge to two instruction sm4ks & sm4ed
63119bcce38SFawang Zhang    def sm4ed0      = "b101000".U
63219bcce38SFawang Zhang    def sm4ed1      = "b101001".U
63319bcce38SFawang Zhang    def sm4ed2      = "b101010".U
63419bcce38SFawang Zhang    def sm4ed3      = "b101011".U
63519bcce38SFawang Zhang    def sm4ks0      = "b101100".U
63619bcce38SFawang Zhang    def sm4ks1      = "b101101".U
63719bcce38SFawang Zhang    def sm4ks2      = "b101110".U
63819bcce38SFawang Zhang    def sm4ks3      = "b101111".U
6393feeca58Szfw
6403feeca58Szfw    def sha256sum0  = "b110000".U
6413feeca58Szfw    def sha256sum1  = "b110001".U
6423feeca58Szfw    def sha256sig0  = "b110010".U
6433feeca58Szfw    def sha256sig1  = "b110011".U
6443feeca58Szfw    def sha512sum0  = "b110100".U
6453feeca58Szfw    def sha512sum1  = "b110101".U
6463feeca58Szfw    def sha512sig0  = "b110110".U
6473feeca58Szfw    def sha512sig1  = "b110111".U
6483feeca58Szfw
6493feeca58Szfw    def sm3p0       = "b111000".U
6503feeca58Szfw    def sm3p1       = "b111001".U
651ee8ff153Szfw  }
652ee8ff153Szfw
6532225d46eSJiawei Lin  object BTBtype {
6542225d46eSJiawei Lin    def B = "b00".U  // branch
6552225d46eSJiawei Lin    def J = "b01".U  // jump
6562225d46eSJiawei Lin    def I = "b10".U  // indirect
6572225d46eSJiawei Lin    def R = "b11".U  // return
6582225d46eSJiawei Lin
6592225d46eSJiawei Lin    def apply() = UInt(2.W)
6602225d46eSJiawei Lin  }
6612225d46eSJiawei Lin
6622225d46eSJiawei Lin  object SelImm {
663ee8ff153Szfw    def IMM_X  = "b0111".U
664d91483a6Sfdy    def IMM_S  = "b1110".U
665ee8ff153Szfw    def IMM_SB = "b0001".U
666ee8ff153Szfw    def IMM_U  = "b0010".U
667ee8ff153Szfw    def IMM_UJ = "b0011".U
668ee8ff153Szfw    def IMM_I  = "b0100".U
669ee8ff153Szfw    def IMM_Z  = "b0101".U
670ee8ff153Szfw    def INVALID_INSTR = "b0110".U
671ee8ff153Szfw    def IMM_B6 = "b1000".U
6722225d46eSJiawei Lin
67358c35d23Shuxuan0307    def IMM_OPIVIS = "b1001".U
67458c35d23Shuxuan0307    def IMM_OPIVIU = "b1010".U
675912e2179SXuan Hu    def IMM_VSETVLI   = "b1100".U
676912e2179SXuan Hu    def IMM_VSETIVLI  = "b1101".U
677fe528fd6Ssinsanction    def IMM_LUI32 = "b1011".U
678867aae77Sweiding liu    def IMM_VRORVI = "b1111".U
67958c35d23Shuxuan0307
68057a10886SXuan Hu    def X      = BitPat("b0000")
6816e7c9679Shuxuan0307
682ee8ff153Szfw    def apply() = UInt(4.W)
6830655b1a0SXuan Hu
6840655b1a0SXuan Hu    def mkString(immType: UInt) : String = {
6850655b1a0SXuan Hu      val strMap = Map(
6860655b1a0SXuan Hu        IMM_S.litValue         -> "S",
6870655b1a0SXuan Hu        IMM_SB.litValue        -> "SB",
6880655b1a0SXuan Hu        IMM_U.litValue         -> "U",
6890655b1a0SXuan Hu        IMM_UJ.litValue        -> "UJ",
6900655b1a0SXuan Hu        IMM_I.litValue         -> "I",
6910655b1a0SXuan Hu        IMM_Z.litValue         -> "Z",
6920655b1a0SXuan Hu        IMM_B6.litValue        -> "B6",
6930655b1a0SXuan Hu        IMM_OPIVIS.litValue    -> "VIS",
6940655b1a0SXuan Hu        IMM_OPIVIU.litValue    -> "VIU",
6950655b1a0SXuan Hu        IMM_VSETVLI.litValue   -> "VSETVLI",
6960655b1a0SXuan Hu        IMM_VSETIVLI.litValue  -> "VSETIVLI",
697fe528fd6Ssinsanction        IMM_LUI32.litValue     -> "LUI32",
6987e30d16cSZhaoyang You        IMM_VRORVI.litValue    -> "VRORVI",
6990655b1a0SXuan Hu        INVALID_INSTR.litValue -> "INVALID",
7000655b1a0SXuan Hu      )
7010655b1a0SXuan Hu      strMap(immType.litValue)
7020655b1a0SXuan Hu    }
703520f7dacSsinsanction
704520f7dacSsinsanction    def getImmUnion(immType: UInt) : Imm = {
705520f7dacSsinsanction      val iuMap = Map(
706520f7dacSsinsanction        IMM_S.litValue         -> ImmUnion.S,
707520f7dacSsinsanction        IMM_SB.litValue        -> ImmUnion.B,
708520f7dacSsinsanction        IMM_U.litValue         -> ImmUnion.U,
709520f7dacSsinsanction        IMM_UJ.litValue        -> ImmUnion.J,
710520f7dacSsinsanction        IMM_I.litValue         -> ImmUnion.I,
711520f7dacSsinsanction        IMM_Z.litValue         -> ImmUnion.Z,
712520f7dacSsinsanction        IMM_B6.litValue        -> ImmUnion.B6,
713520f7dacSsinsanction        IMM_OPIVIS.litValue    -> ImmUnion.OPIVIS,
714520f7dacSsinsanction        IMM_OPIVIU.litValue    -> ImmUnion.OPIVIU,
715520f7dacSsinsanction        IMM_VSETVLI.litValue   -> ImmUnion.VSETVLI,
716520f7dacSsinsanction        IMM_VSETIVLI.litValue  -> ImmUnion.VSETIVLI,
717520f7dacSsinsanction        IMM_LUI32.litValue     -> ImmUnion.LUI32,
7183ca6072cSsinceforYy        IMM_VRORVI.litValue    -> ImmUnion.VRORVI,
719520f7dacSsinsanction      )
720520f7dacSsinsanction      iuMap(immType.litValue)
721520f7dacSsinsanction    }
7222225d46eSJiawei Lin  }
7232225d46eSJiawei Lin
724e2695e90SzhanglyGit  object UopSplitType {
725d91483a6Sfdy    def SCA_SIM          = "b000000".U //
726e25c13faSXuan Hu    def VSET             = "b010001".U // dirty: vset
727d91483a6Sfdy    def VEC_VVV          = "b010010".U // VEC_VVV
728d91483a6Sfdy    def VEC_VXV          = "b010011".U // VEC_VXV
729d91483a6Sfdy    def VEC_0XV          = "b010100".U // VEC_0XV
730d91483a6Sfdy    def VEC_VVW          = "b010101".U // VEC_VVW
731d91483a6Sfdy    def VEC_WVW          = "b010110".U // VEC_WVW
732d91483a6Sfdy    def VEC_VXW          = "b010111".U // VEC_VXW
733d91483a6Sfdy    def VEC_WXW          = "b011000".U // VEC_WXW
734d91483a6Sfdy    def VEC_WVV          = "b011001".U // VEC_WVV
735d91483a6Sfdy    def VEC_WXV          = "b011010".U // VEC_WXV
736d91483a6Sfdy    def VEC_EXT2         = "b011011".U // VF2 0 -> V
737d91483a6Sfdy    def VEC_EXT4         = "b011100".U // VF4 0 -> V
738d91483a6Sfdy    def VEC_EXT8         = "b011101".U // VF8 0 -> V
739d91483a6Sfdy    def VEC_VVM          = "b011110".U // VEC_VVM
740d91483a6Sfdy    def VEC_VXM          = "b011111".U // VEC_VXM
741d91483a6Sfdy    def VEC_SLIDE1UP     = "b100000".U // vslide1up.vx
742d91483a6Sfdy    def VEC_FSLIDE1UP    = "b100001".U // vfslide1up.vf
743d91483a6Sfdy    def VEC_SLIDE1DOWN   = "b100010".U // vslide1down.vx
744d91483a6Sfdy    def VEC_FSLIDE1DOWN  = "b100011".U // vfslide1down.vf
745d91483a6Sfdy    def VEC_VRED         = "b100100".U // VEC_VRED
746d91483a6Sfdy    def VEC_SLIDEUP      = "b100101".U // VEC_SLIDEUP
747d91483a6Sfdy    def VEC_SLIDEDOWN    = "b100111".U // VEC_SLIDEDOWN
748d91483a6Sfdy    def VEC_M0X          = "b101001".U // VEC_M0X  0MV
749d91483a6Sfdy    def VEC_MVV          = "b101010".U // VEC_MVV  VMV
75084260280Sczw    def VEC_VWW          = "b101100".U //
75165df1368Sczw    def VEC_RGATHER      = "b101101".U // vrgather.vv, vrgather.vi
75265df1368Sczw    def VEC_RGATHER_VX   = "b101110".U // vrgather.vx
75365df1368Sczw    def VEC_RGATHEREI16  = "b101111".U // vrgatherei16.vv
754adf68ff3Sczw    def VEC_COMPRESS     = "b110000".U // vcompress.vm
755c4501a6fSZiyue-Zhang    def VEC_US_LDST      = "b110001".U // vector unit-strided load/store
756c4501a6fSZiyue-Zhang    def VEC_S_LDST       = "b110010".U // vector strided load/store
757c4501a6fSZiyue-Zhang    def VEC_I_LDST       = "b110011".U // vector indexed load/store
758684d7aceSxiaofeibao-xjtu    def VEC_VFV          = "b111000".U // VEC_VFV
7593748ec56Sxiaofeibao-xjtu    def VEC_VFW          = "b111001".U // VEC_VFW
7603748ec56Sxiaofeibao-xjtu    def VEC_WFW          = "b111010".U // VEC_WVW
761f06d6d60Sxiaofeibao-xjtu    def VEC_VFM          = "b111011".U // VEC_VFM
762582849ffSxiaofeibao-xjtu    def VEC_VFRED        = "b111100".U // VEC_VFRED
763b94b1889Sxiaofeibao-xjtu    def VEC_VFREDOSUM    = "b111101".U // VEC_VFREDOSUM
764d91483a6Sfdy    def VEC_M0M          = "b000000".U // VEC_M0M
765d91483a6Sfdy    def VEC_MMM          = "b000000".U // VEC_MMM
7660a34fc22SZiyue Zhang    def VEC_MVNR         = "b000100".U // vmvnr
767d91483a6Sfdy    def dummy     = "b111111".U
768d91483a6Sfdy
769d91483a6Sfdy    def X = BitPat("b000000")
770d91483a6Sfdy
771d91483a6Sfdy    def apply() = UInt(6.W)
772e2695e90SzhanglyGit    def needSplit(UopSplitType: UInt) = UopSplitType(4) || UopSplitType(5)
773d91483a6Sfdy  }
774d91483a6Sfdy
7756ab6918fSYinan Xu  object ExceptionNO {
7766ab6918fSYinan Xu    def instrAddrMisaligned = 0
7776ab6918fSYinan Xu    def instrAccessFault    = 1
7786ab6918fSYinan Xu    def illegalInstr        = 2
7796ab6918fSYinan Xu    def breakPoint          = 3
7806ab6918fSYinan Xu    def loadAddrMisaligned  = 4
7816ab6918fSYinan Xu    def loadAccessFault     = 5
7826ab6918fSYinan Xu    def storeAddrMisaligned = 6
7836ab6918fSYinan Xu    def storeAccessFault    = 7
7846ab6918fSYinan Xu    def ecallU              = 8
7856ab6918fSYinan Xu    def ecallS              = 9
786d0de7e4aSpeixiaokun    def ecallVS             = 10
7876ab6918fSYinan Xu    def ecallM              = 11
7886ab6918fSYinan Xu    def instrPageFault      = 12
7896ab6918fSYinan Xu    def loadPageFault       = 13
7906ab6918fSYinan Xu    // def singleStep          = 14
7916ab6918fSYinan Xu    def storePageFault      = 15
792d0de7e4aSpeixiaokun    def instrGuestPageFault = 20
793d0de7e4aSpeixiaokun    def loadGuestPageFault  = 21
794d0de7e4aSpeixiaokun    def virtualInstr        = 22
795d0de7e4aSpeixiaokun    def storeGuestPageFault = 23
796826a8e0eSXuan Hu
797826a8e0eSXuan Hu    // Just alias
798826a8e0eSXuan Hu    def EX_IAM    = instrAddrMisaligned
799826a8e0eSXuan Hu    def EX_IAF    = instrAccessFault
800826a8e0eSXuan Hu    def EX_II     = illegalInstr
801826a8e0eSXuan Hu    def EX_BP     = breakPoint
802826a8e0eSXuan Hu    def EX_LAM    = loadAddrMisaligned
803826a8e0eSXuan Hu    def EX_LAF    = loadAccessFault
804826a8e0eSXuan Hu    def EX_SAM    = storeAddrMisaligned
805826a8e0eSXuan Hu    def EX_SAF    = storeAccessFault
806826a8e0eSXuan Hu    def EX_UCALL  = ecallU
807826a8e0eSXuan Hu    def EX_HSCALL = ecallS
808826a8e0eSXuan Hu    def EX_VSCALL = ecallVS
809826a8e0eSXuan Hu    def EX_MCALL  = ecallM
810826a8e0eSXuan Hu    def EX_IPF    = instrPageFault
811826a8e0eSXuan Hu    def EX_LPF    = loadPageFault
812826a8e0eSXuan Hu    def EX_SPF    = storePageFault
813826a8e0eSXuan Hu    def EX_IGPF   = instrGuestPageFault
814826a8e0eSXuan Hu    def EX_LGPF   = loadGuestPageFault
815826a8e0eSXuan Hu    def EX_VI     = virtualInstr
816826a8e0eSXuan Hu    def EX_SGPF   = storeGuestPageFault
817826a8e0eSXuan Hu
818*f60da58cSXuan Hu    def getAddressMisaligned = Seq(EX_IAM, EX_LAM, EX_SAM)
819*f60da58cSXuan Hu
820*f60da58cSXuan Hu    def getAccessFault = Seq(EX_IAF, EX_LAF, EX_SAF)
821*f60da58cSXuan Hu
822*f60da58cSXuan Hu    def getPageFault = Seq(EX_IPF, EX_LPF, EX_SPF)
823*f60da58cSXuan Hu
824*f60da58cSXuan Hu    def getGuestPageFault = Seq(EX_IGPF, EX_LGPF, EX_SGPF)
825*f60da58cSXuan Hu
826*f60da58cSXuan Hu    def getFetchFault = Seq(EX_IAM, EX_IAF, EX_IPF)
827*f60da58cSXuan Hu
828*f60da58cSXuan Hu    def getLoadFault = Seq(EX_LAM, EX_LAF, EX_LPF)
829*f60da58cSXuan Hu
830*f60da58cSXuan Hu    def getStoreFault = Seq(EX_SAM, EX_SAF, EX_SPF)
831*f60da58cSXuan Hu
8326ab6918fSYinan Xu    def priorities = Seq(
8336ab6918fSYinan Xu      breakPoint, // TODO: different BP has different priority
8346ab6918fSYinan Xu      instrPageFault,
835d0de7e4aSpeixiaokun      instrGuestPageFault,
8366ab6918fSYinan Xu      instrAccessFault,
8376ab6918fSYinan Xu      illegalInstr,
838d0de7e4aSpeixiaokun      virtualInstr,
8396ab6918fSYinan Xu      instrAddrMisaligned,
840d0de7e4aSpeixiaokun      ecallM, ecallS, ecallVS, ecallU,
841d880177dSYinan Xu      storeAddrMisaligned,
842d880177dSYinan Xu      loadAddrMisaligned,
8436ab6918fSYinan Xu      storePageFault,
8446ab6918fSYinan Xu      loadPageFault,
845d0de7e4aSpeixiaokun      storeGuestPageFault,
846d0de7e4aSpeixiaokun      loadGuestPageFault,
8476ab6918fSYinan Xu      storeAccessFault,
848d880177dSYinan Xu      loadAccessFault
8496ab6918fSYinan Xu    )
8506ab6918fSYinan Xu    def all = priorities.distinct.sorted
8516ab6918fSYinan Xu    def frontendSet = Seq(
8526ab6918fSYinan Xu      instrAddrMisaligned,
8536ab6918fSYinan Xu      instrAccessFault,
8546ab6918fSYinan Xu      illegalInstr,
855d0de7e4aSpeixiaokun      instrPageFault,
856d0de7e4aSpeixiaokun      instrGuestPageFault,
857d0de7e4aSpeixiaokun      virtualInstr
8586ab6918fSYinan Xu    )
8596ab6918fSYinan Xu    def partialSelect(vec: Vec[Bool], select: Seq[Int]): Vec[Bool] = {
8606ab6918fSYinan Xu      val new_vec = Wire(ExceptionVec())
8616ab6918fSYinan Xu      new_vec.foreach(_ := false.B)
8626ab6918fSYinan Xu      select.foreach(i => new_vec(i) := vec(i))
8636ab6918fSYinan Xu      new_vec
8646ab6918fSYinan Xu    }
8656ab6918fSYinan Xu    def selectFrontend(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, frontendSet)
8666ab6918fSYinan Xu    def selectAll(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, ExceptionNO.all)
8676ab6918fSYinan Xu    def selectByFu(vec:Vec[Bool], fuConfig: FuConfig): Vec[Bool] =
8686ab6918fSYinan Xu      partialSelect(vec, fuConfig.exceptionOut)
8696ab6918fSYinan Xu  }
8706ab6918fSYinan Xu
871d2b20d1aSTang Haojin  object TopDownCounters extends Enumeration {
872d2b20d1aSTang Haojin    val NoStall = Value("NoStall") // Base
873d2b20d1aSTang Haojin    // frontend
874d2b20d1aSTang Haojin    val OverrideBubble = Value("OverrideBubble")
875d2b20d1aSTang Haojin    val FtqUpdateBubble = Value("FtqUpdateBubble")
876d2b20d1aSTang Haojin    // val ControlRedirectBubble = Value("ControlRedirectBubble")
877d2b20d1aSTang Haojin    val TAGEMissBubble = Value("TAGEMissBubble")
878d2b20d1aSTang Haojin    val SCMissBubble = Value("SCMissBubble")
879d2b20d1aSTang Haojin    val ITTAGEMissBubble = Value("ITTAGEMissBubble")
880d2b20d1aSTang Haojin    val RASMissBubble = Value("RASMissBubble")
881d2b20d1aSTang Haojin    val MemVioRedirectBubble = Value("MemVioRedirectBubble")
882d2b20d1aSTang Haojin    val OtherRedirectBubble = Value("OtherRedirectBubble")
883d2b20d1aSTang Haojin    val FtqFullStall = Value("FtqFullStall")
884d2b20d1aSTang Haojin
885d2b20d1aSTang Haojin    val ICacheMissBubble = Value("ICacheMissBubble")
886d2b20d1aSTang Haojin    val ITLBMissBubble = Value("ITLBMissBubble")
887d2b20d1aSTang Haojin    val BTBMissBubble = Value("BTBMissBubble")
888d2b20d1aSTang Haojin    val FetchFragBubble = Value("FetchFragBubble")
889d2b20d1aSTang Haojin
890d2b20d1aSTang Haojin    // backend
891d2b20d1aSTang Haojin    // long inst stall at rob head
892d2b20d1aSTang Haojin    val DivStall = Value("DivStall") // int div, float div/sqrt
893d2b20d1aSTang Haojin    val IntNotReadyStall = Value("IntNotReadyStall") // int-inst at rob head not issue
894d2b20d1aSTang Haojin    val FPNotReadyStall = Value("FPNotReadyStall") // fp-inst at rob head not issue
895d2b20d1aSTang Haojin    val MemNotReadyStall = Value("MemNotReadyStall") // mem-inst at rob head not issue
896d2b20d1aSTang Haojin    // freelist full
897d2b20d1aSTang Haojin    val IntFlStall = Value("IntFlStall")
898d2b20d1aSTang Haojin    val FpFlStall = Value("FpFlStall")
8994eebf274Ssinsanction    val VecFlStall = Value("VecFlStall")
900368cbcecSxiaofeibao    val V0FlStall = Value("V0FlStall")
901368cbcecSxiaofeibao    val VlFlStall = Value("VlFlStall")
902368cbcecSxiaofeibao    val MultiFlStall = Value("MultiFlStall")
903d2b20d1aSTang Haojin    // dispatch queue full
904d2b20d1aSTang Haojin    val IntDqStall = Value("IntDqStall")
905d2b20d1aSTang Haojin    val FpDqStall = Value("FpDqStall")
906d2b20d1aSTang Haojin    val LsDqStall = Value("LsDqStall")
907d2b20d1aSTang Haojin
908d2b20d1aSTang Haojin    // memblock
909d2b20d1aSTang Haojin    val LoadTLBStall = Value("LoadTLBStall")
910d2b20d1aSTang Haojin    val LoadL1Stall = Value("LoadL1Stall")
911d2b20d1aSTang Haojin    val LoadL2Stall = Value("LoadL2Stall")
912d2b20d1aSTang Haojin    val LoadL3Stall = Value("LoadL3Stall")
913d2b20d1aSTang Haojin    val LoadMemStall = Value("LoadMemStall")
914d2b20d1aSTang Haojin    val StoreStall = Value("StoreStall") // include store tlb miss
915d2b20d1aSTang Haojin    val AtomicStall = Value("AtomicStall") // atomic, load reserved, store conditional
916d2b20d1aSTang Haojin
917d2b20d1aSTang Haojin    // xs replay (different to gem5)
918d2b20d1aSTang Haojin    val LoadVioReplayStall = Value("LoadVioReplayStall")
919d2b20d1aSTang Haojin    val LoadMSHRReplayStall = Value("LoadMSHRReplayStall")
920d2b20d1aSTang Haojin
921d2b20d1aSTang Haojin    // bad speculation
922d2b20d1aSTang Haojin    val ControlRecoveryStall = Value("ControlRecoveryStall")
923d2b20d1aSTang Haojin    val MemVioRecoveryStall = Value("MemVioRecoveryStall")
924d2b20d1aSTang Haojin    val OtherRecoveryStall = Value("OtherRecoveryStall")
925d2b20d1aSTang Haojin
926d2b20d1aSTang Haojin    val FlushedInsts = Value("FlushedInsts") // control flushed, memvio flushed, others
927d2b20d1aSTang Haojin
928d2b20d1aSTang Haojin    val OtherCoreStall = Value("OtherCoreStall")
929d2b20d1aSTang Haojin
930d2b20d1aSTang Haojin    val NumStallReasons = Value("NumStallReasons")
931d2b20d1aSTang Haojin  }
9329a2e6b8aSLinJiawei}
933