xref: /XiangShan/src/main/scala/xiangshan/package.scala (revision ee8ff153da78c0e2933b0e53d29a7f40ba42ccc1)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
179a2e6b8aSLinJiaweiimport chisel3._
189a2e6b8aSLinJiaweiimport chisel3.util._
199a2e6b8aSLinJiawei
202225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
212225d46eSJiawei Linimport freechips.rocketchip.tile.XLen
222225d46eSJiawei Linimport xiangshan.backend.fu._
232225d46eSJiawei Linimport xiangshan.backend.fu.fpu._
242225d46eSJiawei Linimport xiangshan.backend.exu._
252225d46eSJiawei Lin
269a2e6b8aSLinJiaweipackage object xiangshan {
279ee9f926SYikeZhou  object SrcType {
289a2e6b8aSLinJiawei    def reg = "b00".U
299a2e6b8aSLinJiawei    def pc  = "b01".U
309a2e6b8aSLinJiawei    def imm = "b01".U
319a2e6b8aSLinJiawei    def fp  = "b10".U
3204b56283SZhangZifei
331a3df1feSYikeZhou    def DC = imm // Don't Care
344d24c305SYikeZhou
3504b56283SZhangZifei    def isReg(srcType: UInt) = srcType===reg
3604b56283SZhangZifei    def isPc(srcType: UInt) = srcType===pc
3704b56283SZhangZifei    def isImm(srcType: UInt) = srcType===imm
3804b56283SZhangZifei    def isFp(srcType: UInt) = srcType===fp
395c7674feSYinan Xu    def isPcImm(srcType: UInt) = srcType(0)
405c7674feSYinan Xu    def isRegFp(srcType: UInt) = !srcType(0)
4104b56283SZhangZifei
429a2e6b8aSLinJiawei    def apply() = UInt(2.W)
439a2e6b8aSLinJiawei  }
449a2e6b8aSLinJiawei
459a2e6b8aSLinJiawei  object SrcState {
46100aa93cSYinan Xu    def busy    = "b0".U
47100aa93cSYinan Xu    def rdy     = "b1".U
48100aa93cSYinan Xu    // def specRdy = "b10".U // speculative ready, for future use
49100aa93cSYinan Xu    def apply() = UInt(1.W)
509a2e6b8aSLinJiawei  }
519a2e6b8aSLinJiawei
522225d46eSJiawei Lin  object FuType {
53cafb3558SLinJiawei    def jmp          = "b0000".U
54cafb3558SLinJiawei    def i2f          = "b0001".U
55cafb3558SLinJiawei    def csr          = "b0010".U
56975b9ea3SYinan Xu    def alu          = "b0110".U
57cafb3558SLinJiawei    def mul          = "b0100".U
58cafb3558SLinJiawei    def div          = "b0101".U
59975b9ea3SYinan Xu    def fence        = "b0011".U
60*ee8ff153Szfw    def bmu          = "b0111".U
61cafb3558SLinJiawei
62cafb3558SLinJiawei    def fmac         = "b1000".U
6392ab24ebSYinan Xu    def fmisc        = "b1011".U
64cafb3558SLinJiawei    def fDivSqrt     = "b1010".U
65cafb3558SLinJiawei
66cafb3558SLinJiawei    def ldu          = "b1100".U
67cafb3558SLinJiawei    def stu          = "b1101".U
6892ab24ebSYinan Xu    def mou          = "b1111".U // for amo, lr, sc, fence
699a2e6b8aSLinJiawei
70*ee8ff153Szfw    def num = 14
712225d46eSJiawei Lin
729a2e6b8aSLinJiawei    def apply() = UInt(log2Up(num).W)
739a2e6b8aSLinJiawei
74cafb3558SLinJiawei    def isIntExu(fuType: UInt) = !fuType(3)
756ac289b3SLinJiawei    def isJumpExu(fuType: UInt) = fuType === jmp
76cafb3558SLinJiawei    def isFpExu(fuType: UInt) = fuType(3, 2) === "b10".U
77cafb3558SLinJiawei    def isMemExu(fuType: UInt) = fuType(3, 2) === "b11".U
7892ab24ebSYinan Xu    def isLoadStore(fuType: UInt) = isMemExu(fuType) && !fuType(1)
7992ab24ebSYinan Xu    def isStoreExu(fuType: UInt) = isMemExu(fuType) && fuType(0)
800f9d3717SYinan Xu    def isAMO(fuType: UInt) = fuType(1)
8192ab24ebSYinan Xu
8292ab24ebSYinan Xu    def jmpCanAccept(fuType: UInt) = !fuType(2)
83*ee8ff153Szfw    def mduCanAccept(fuType: UInt) = fuType(2) && !fuType(1) || fuType(2) && fuType(1) && fuType(0)
84*ee8ff153Szfw    def aluCanAccept(fuType: UInt) = fuType(2) && fuType(1) && !fuType(0)
8592ab24ebSYinan Xu
8692ab24ebSYinan Xu    def fmacCanAccept(fuType: UInt) = !fuType(1)
8792ab24ebSYinan Xu    def fmiscCanAccept(fuType: UInt) = fuType(1)
8892ab24ebSYinan Xu
8992ab24ebSYinan Xu    def loadCanAccept(fuType: UInt) = !fuType(0)
9092ab24ebSYinan Xu    def storeCanAccept(fuType: UInt) = fuType(0)
9192ab24ebSYinan Xu
9292ab24ebSYinan Xu    def storeIsAMO(fuType: UInt) = fuType(1)
93cafb3558SLinJiawei
94cafb3558SLinJiawei    val functionNameMap = Map(
95cafb3558SLinJiawei      jmp.litValue() -> "jmp",
96cafb3558SLinJiawei      i2f.litValue() -> "int to float",
97cafb3558SLinJiawei      csr.litValue() -> "csr",
98cafb3558SLinJiawei      alu.litValue() -> "alu",
99cafb3558SLinJiawei      mul.litValue() -> "mul",
100cafb3558SLinJiawei      div.litValue() -> "div",
101b8f08ca0SZhangZifei      fence.litValue() -> "fence",
102cafb3558SLinJiawei      fmac.litValue() -> "fmac",
103cafb3558SLinJiawei      fmisc.litValue() -> "fmisc",
104cafb3558SLinJiawei      fDivSqrt.litValue() -> "fdiv/fsqrt",
105cafb3558SLinJiawei      ldu.litValue() -> "load",
106cafb3558SLinJiawei      stu.litValue() -> "store"
107cafb3558SLinJiawei    )
108cafb3558SLinJiawei
1099a2e6b8aSLinJiawei  }
1109a2e6b8aSLinJiawei
1112225d46eSJiawei Lin  object FuOpType {
112*ee8ff153Szfw    def apply() = UInt(8.W)
113ebd97ecbSzhanglinjuan  }
114518d8658SYinan Xu
115a3edac52SYinan Xu  object CommitType {
116fe6452fcSYinan Xu    def NORMAL = "b00".U  // int/fp
117fe6452fcSYinan Xu    def BRANCH = "b01".U  // branch
118a3edac52SYinan Xu    def LOAD   = "b10".U  // load
119a3edac52SYinan Xu    def STORE  = "b11".U  // store
120518d8658SYinan Xu
121518d8658SYinan Xu    def apply() = UInt(2.W)
122a3edac52SYinan Xu    def isLoadStore(commitType: UInt) = commitType(1)
1234fb541a1SYinan Xu    def lsInstIsStore(commitType: UInt) = commitType(0)
1241abe60b3SYinan Xu    def isStore(commitType: UInt) = isLoadStore(commitType) && lsInstIsStore(commitType)
125fe6452fcSYinan Xu    def isBranch(commitType: UInt) = commitType(0) && !commitType(1)
126518d8658SYinan Xu  }
127bfb958a3SYinan Xu
128bfb958a3SYinan Xu  object RedirectLevel {
1292d7c7105SYinan Xu    def flushAfter = "b0".U
1302d7c7105SYinan Xu    def flush      = "b1".U
131bfb958a3SYinan Xu
1322d7c7105SYinan Xu    def apply() = UInt(1.W)
1332d7c7105SYinan Xu    // def isUnconditional(level: UInt) = level(1)
134bfb958a3SYinan Xu    def flushItself(level: UInt) = level(0)
1352d7c7105SYinan Xu    // def isException(level: UInt) = level(1) && level(0)
136bfb958a3SYinan Xu  }
137baf8def6SYinan Xu
138baf8def6SYinan Xu  object ExceptionVec {
139baf8def6SYinan Xu    def apply() = Vec(16, Bool())
140baf8def6SYinan Xu  }
141a8e04b1dSYinan Xu
142c60c1ab4SWilliam Wang  object PMAMode {
1438d9a04fcSWilliam Wang    def R = "b1".U << 0 //readable
1448d9a04fcSWilliam Wang    def W = "b1".U << 1 //writeable
1458d9a04fcSWilliam Wang    def X = "b1".U << 2 //executable
1468d9a04fcSWilliam Wang    def I = "b1".U << 3 //cacheable: icache
1478d9a04fcSWilliam Wang    def D = "b1".U << 4 //cacheable: dcache
1488d9a04fcSWilliam Wang    def S = "b1".U << 5 //enable speculative access
149cff68e26SWilliam Wang    def A = "b1".U << 6 //enable atomic operation, A imply R & W
1508d9a04fcSWilliam Wang    def C = "b1".U << 7 //if it is cacheable is configable
151c60c1ab4SWilliam Wang    def Reserved = "b0".U
152c60c1ab4SWilliam Wang
153c60c1ab4SWilliam Wang    def apply() = UInt(7.W)
154c60c1ab4SWilliam Wang
155c60c1ab4SWilliam Wang    def read(mode: UInt) = mode(0)
156c60c1ab4SWilliam Wang    def write(mode: UInt) = mode(1)
157c60c1ab4SWilliam Wang    def execute(mode: UInt) = mode(2)
158c60c1ab4SWilliam Wang    def icache(mode: UInt) = mode(3)
159c60c1ab4SWilliam Wang    def dcache(mode: UInt) = mode(4)
160c60c1ab4SWilliam Wang    def speculate(mode: UInt) = mode(5)
161c60c1ab4SWilliam Wang    def atomic(mode: UInt) = mode(6)
162c60c1ab4SWilliam Wang    def configable_cache(mode: UInt) = mode(7)
163c60c1ab4SWilliam Wang
164c60c1ab4SWilliam Wang    def strToMode(s: String) = {
165423b9255SWilliam Wang      var result = 0.U(8.W)
166c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("R") >= 0) result = result + R
167c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("W") >= 0) result = result + W
168c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("X") >= 0) result = result + X
169c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("I") >= 0) result = result + I
170c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("D") >= 0) result = result + D
171c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("S") >= 0) result = result + S
172c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("A") >= 0) result = result + A
173c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("C") >= 0) result = result + C
174c60c1ab4SWilliam Wang      result
175c60c1ab4SWilliam Wang    }
176c60c1ab4SWilliam Wang  }
1772225d46eSJiawei Lin
1782225d46eSJiawei Lin
1792225d46eSJiawei Lin  object CSROpType {
1802225d46eSJiawei Lin    def jmp  = "b000".U
1812225d46eSJiawei Lin    def wrt  = "b001".U
1822225d46eSJiawei Lin    def set  = "b010".U
1832225d46eSJiawei Lin    def clr  = "b011".U
1842225d46eSJiawei Lin    def wrti = "b101".U
1852225d46eSJiawei Lin    def seti = "b110".U
1862225d46eSJiawei Lin    def clri = "b111".U
1872225d46eSJiawei Lin  }
1882225d46eSJiawei Lin
1892225d46eSJiawei Lin  // jump
1902225d46eSJiawei Lin  object JumpOpType {
1912225d46eSJiawei Lin    def jal  = "b00".U
1922225d46eSJiawei Lin    def jalr = "b01".U
1932225d46eSJiawei Lin    def auipc = "b10".U
1942225d46eSJiawei Lin//    def call = "b11_011".U
1952225d46eSJiawei Lin//    def ret  = "b11_100".U
1962225d46eSJiawei Lin    def jumpOpisJalr(op: UInt) = op(0)
1972225d46eSJiawei Lin    def jumpOpisAuipc(op: UInt) = op(1)
1982225d46eSJiawei Lin  }
1992225d46eSJiawei Lin
2002225d46eSJiawei Lin  object FenceOpType {
2012225d46eSJiawei Lin    def fence  = "b10000".U
2022225d46eSJiawei Lin    def sfence = "b10001".U
2032225d46eSJiawei Lin    def fencei = "b10010".U
2042225d46eSJiawei Lin  }
2052225d46eSJiawei Lin
2062225d46eSJiawei Lin  object ALUOpType {
207*ee8ff153Szfw    // misc & branch optype
208*ee8ff153Szfw    def and         = "b0_00_00_000".U
209*ee8ff153Szfw    def andn        = "b0_00_00_001".U
210*ee8ff153Szfw    def or          = "b0_00_00_010".U
211*ee8ff153Szfw    def orn         = "b0_00_00_011".U
212*ee8ff153Szfw    def xor         = "b0_00_00_100".U
213*ee8ff153Szfw    def xnor        = "b0_00_00_101".U
2142225d46eSJiawei Lin
215*ee8ff153Szfw    def sext_b      = "b0_00_01_000".U
216*ee8ff153Szfw    def sext_h      = "b0_00_01_001".U
217*ee8ff153Szfw    def zext_h      = "b0_00_01_010".U
218*ee8ff153Szfw    def orc_b       = "b0_00_01_100".U
219*ee8ff153Szfw    def rev8        = "b0_00_01_101".U
2202225d46eSJiawei Lin
221*ee8ff153Szfw    def beq         = "b0_00_10_000".U
222*ee8ff153Szfw    def bne         = "b0_00_10_001".U
223*ee8ff153Szfw    def blt         = "b0_00_10_100".U
224*ee8ff153Szfw    def bge         = "b0_00_10_101".U
225*ee8ff153Szfw    def bltu        = "b0_00_10_110".U
226*ee8ff153Szfw    def bgeu        = "b0_00_10_111".U
2272225d46eSJiawei Lin
228*ee8ff153Szfw    def slt         = "b0_00_11_000".U
229*ee8ff153Szfw    def sltu        = "b0_00_11_010".U
230*ee8ff153Szfw    def max         = "b0_00_11_100".U
231*ee8ff153Szfw    def min         = "b0_00_11_101".U
232*ee8ff153Szfw    def maxu        = "b0_00_11_110".U
233*ee8ff153Szfw    def minu        = "b0_00_11_111".U
2342225d46eSJiawei Lin
235*ee8ff153Szfw    // add & sub optype
236*ee8ff153Szfw    def add         = "b0_01_00_000".U
237*ee8ff153Szfw    def add_uw      = "b0_01_00_001".U
238*ee8ff153Szfw    def sh1add      = "b0_01_00_010".U
239*ee8ff153Szfw    def sh1add_uw   = "b0_01_00_011".U
240*ee8ff153Szfw    def sh2add      = "b0_01_00_100".U
241*ee8ff153Szfw    def sh2add_uw   = "b0_01_00_101".U
242*ee8ff153Szfw    def sh3add      = "b0_01_00_110".U
243*ee8ff153Szfw    def sh3add_uw   = "b0_01_00_111".U
2442225d46eSJiawei Lin
245*ee8ff153Szfw    def sub         = "b0_01_01_000".U
246*ee8ff153Szfw
247*ee8ff153Szfw    // shift optype
248*ee8ff153Szfw    def sll         = "b0_10_00_000".U
249*ee8ff153Szfw    def slli_uw     = "b0_10_00_001".U
250*ee8ff153Szfw    def bclr        = "b0_10_00_100".U
251*ee8ff153Szfw    def binv        = "b0_10_00_101".U
252*ee8ff153Szfw    def bset        = "b0_10_00_110".U
253*ee8ff153Szfw    def bext        = "b0_10_00_111".U
254*ee8ff153Szfw
255*ee8ff153Szfw    def srl         = "b0_10_01_010".U
256*ee8ff153Szfw    def sra         = "b0_10_01_011".U
257*ee8ff153Szfw
258*ee8ff153Szfw    def rol         = "b0_10_10_000".U
259*ee8ff153Szfw
260*ee8ff153Szfw    def ror         = "b0_10_11_000".U
261*ee8ff153Szfw
262*ee8ff153Szfw    // count optype
263*ee8ff153Szfw    def clz         = "b0_11_00_000".U
264*ee8ff153Szfw    def ctz         = "b0_11_00_001".U
265*ee8ff153Szfw    def cpop        = "b0_11_00_010".U
266*ee8ff153Szfw
267*ee8ff153Szfw    // RV64 32bit optype
268*ee8ff153Szfw    def addw        = "b1_01_00_000".U
269*ee8ff153Szfw    def subw        = "b1_01_01_000".U
270*ee8ff153Szfw    def sllw        = "b1_10_00_000".U
271*ee8ff153Szfw    def srlw        = "b1_10_01_010".U
272*ee8ff153Szfw    def sraw        = "b1_10_01_011".U
273*ee8ff153Szfw    def rolw        = "b1_10_10_000".U
274*ee8ff153Szfw    def rorw        = "b1_10_11_000".U
275*ee8ff153Szfw    def clzw        = "b1_11_00_000".U
276*ee8ff153Szfw    def ctzw        = "b1_11_00_001".U
277*ee8ff153Szfw    def cpopw       = "b1_11_00_010".U
278*ee8ff153Szfw
279*ee8ff153Szfw    def isWordOp(func: UInt) = func(7)
280*ee8ff153Szfw    def isBranch(func: UInt) = func(6, 3) === "b0010".U
2812225d46eSJiawei Lin    def getBranchType(func: UInt) = func(2, 1)
2822225d46eSJiawei Lin    def isBranchInvert(func: UInt) = func(0)
283*ee8ff153Szfw
284*ee8ff153Szfw    def apply() = UInt(8.W)
2852225d46eSJiawei Lin  }
2862225d46eSJiawei Lin
2872225d46eSJiawei Lin  object MDUOpType {
2882225d46eSJiawei Lin    // mul
2892225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
2902225d46eSJiawei Lin    def mul    = "b00000".U
2912225d46eSJiawei Lin    def mulh   = "b00001".U
2922225d46eSJiawei Lin    def mulhsu = "b00010".U
2932225d46eSJiawei Lin    def mulhu  = "b00011".U
2942225d46eSJiawei Lin    def mulw   = "b00100".U
2952225d46eSJiawei Lin
2962225d46eSJiawei Lin    // div
2972225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
2982225d46eSJiawei Lin    def div    = "b01000".U
2992225d46eSJiawei Lin    def divu   = "b01010".U
3002225d46eSJiawei Lin    def rem    = "b01001".U
3012225d46eSJiawei Lin    def remu   = "b01011".U
3022225d46eSJiawei Lin
3032225d46eSJiawei Lin    def divw   = "b01100".U
3042225d46eSJiawei Lin    def divuw  = "b01110".U
3052225d46eSJiawei Lin    def remw   = "b01101".U
3062225d46eSJiawei Lin    def remuw  = "b01111".U
3072225d46eSJiawei Lin
3082225d46eSJiawei Lin    // fence
3092225d46eSJiawei Lin    // bit encoding: | type (2bit) | padding(1bit)(zero) | opcode(2bit) |
3102225d46eSJiawei Lin    def fence    = "b10000".U
3112225d46eSJiawei Lin    def sfence   = "b10001".U
3122225d46eSJiawei Lin    def fencei   = "b10010".U
3132225d46eSJiawei Lin
3142225d46eSJiawei Lin    // the highest bits are for instruction types
3152225d46eSJiawei Lin    def typeMSB = 4
3162225d46eSJiawei Lin    def typeLSB = 3
3172225d46eSJiawei Lin
3182225d46eSJiawei Lin    def MulType     = "b00".U
3192225d46eSJiawei Lin    def DivType     = "b01".U
3202225d46eSJiawei Lin    def FenceType   = "b10".U
3212225d46eSJiawei Lin
3222225d46eSJiawei Lin    def isMul(op: UInt)     = op(typeMSB, typeLSB) === MulType
3232225d46eSJiawei Lin    def isDiv(op: UInt)     = op(typeMSB, typeLSB) === DivType
3242225d46eSJiawei Lin    def isFence(op: UInt)   = op(typeMSB, typeLSB) === FenceType
3252225d46eSJiawei Lin
3262225d46eSJiawei Lin    def isDivSign(op: UInt) = isDiv(op) && !op(1)
3272225d46eSJiawei Lin    def isW(op: UInt) = op(2)
3282225d46eSJiawei Lin    def isH(op: UInt) = (isDiv(op) && op(0)) || (isMul(op) && op(1,0)=/=0.U)
3292225d46eSJiawei Lin    def getMulOp(op: UInt) = op(1,0)
3302225d46eSJiawei Lin  }
3312225d46eSJiawei Lin
3322225d46eSJiawei Lin  object LSUOpType {
3332225d46eSJiawei Lin    // normal load/store
3342225d46eSJiawei Lin    // bit(1, 0) are size
3352225d46eSJiawei Lin    def lb   = "b000000".U
3362225d46eSJiawei Lin    def lh   = "b000001".U
3372225d46eSJiawei Lin    def lw   = "b000010".U
3382225d46eSJiawei Lin    def ld   = "b000011".U
3392225d46eSJiawei Lin    def lbu  = "b000100".U
3402225d46eSJiawei Lin    def lhu  = "b000101".U
3412225d46eSJiawei Lin    def lwu  = "b000110".U
3422225d46eSJiawei Lin    def sb   = "b001000".U
3432225d46eSJiawei Lin    def sh   = "b001001".U
3442225d46eSJiawei Lin    def sw   = "b001010".U
3452225d46eSJiawei Lin    def sd   = "b001011".U
3462225d46eSJiawei Lin
3472225d46eSJiawei Lin    def isLoad(op: UInt): Bool = !op(3)
3482225d46eSJiawei Lin    def isStore(op: UInt): Bool = op(3)
3492225d46eSJiawei Lin
3502225d46eSJiawei Lin    // atomics
3512225d46eSJiawei Lin    // bit(1, 0) are size
3522225d46eSJiawei Lin    // since atomics use a different fu type
3532225d46eSJiawei Lin    // so we can safely reuse other load/store's encodings
3542225d46eSJiawei Lin    def lr_w      = "b000010".U
3552225d46eSJiawei Lin    def sc_w      = "b000110".U
3562225d46eSJiawei Lin    def amoswap_w = "b001010".U
3572225d46eSJiawei Lin    def amoadd_w  = "b001110".U
3582225d46eSJiawei Lin    def amoxor_w  = "b010010".U
3592225d46eSJiawei Lin    def amoand_w  = "b010110".U
3602225d46eSJiawei Lin    def amoor_w   = "b011010".U
3612225d46eSJiawei Lin    def amomin_w  = "b011110".U
3622225d46eSJiawei Lin    def amomax_w  = "b100010".U
3632225d46eSJiawei Lin    def amominu_w = "b100110".U
3642225d46eSJiawei Lin    def amomaxu_w = "b101010".U
3652225d46eSJiawei Lin
3662225d46eSJiawei Lin    def lr_d      = "b000011".U
3672225d46eSJiawei Lin    def sc_d      = "b000111".U
3682225d46eSJiawei Lin    def amoswap_d = "b001011".U
3692225d46eSJiawei Lin    def amoadd_d  = "b001111".U
3702225d46eSJiawei Lin    def amoxor_d  = "b010011".U
3712225d46eSJiawei Lin    def amoand_d  = "b010111".U
3722225d46eSJiawei Lin    def amoor_d   = "b011011".U
3732225d46eSJiawei Lin    def amomin_d  = "b011111".U
3742225d46eSJiawei Lin    def amomax_d  = "b100011".U
3752225d46eSJiawei Lin    def amominu_d = "b100111".U
3762225d46eSJiawei Lin    def amomaxu_d = "b101011".U
3772225d46eSJiawei Lin  }
3782225d46eSJiawei Lin
379*ee8ff153Szfw  object BMUOpType {
380*ee8ff153Szfw
381*ee8ff153Szfw    def clmul       = "b0000".U
382*ee8ff153Szfw    def clmulh      = "b0010".U
383*ee8ff153Szfw    def clmulr      = "b0100".U
384*ee8ff153Szfw
385*ee8ff153Szfw    def clz         = "b1000".U
386*ee8ff153Szfw    def clzw        = "b1001".U
387*ee8ff153Szfw    def ctz         = "b1010".U
388*ee8ff153Szfw    def ctzw        = "b1011".U
389*ee8ff153Szfw    def cpop        = "b1100".U
390*ee8ff153Szfw    def cpopw       = "b1101".U
391*ee8ff153Szfw  }
392*ee8ff153Szfw
3932225d46eSJiawei Lin  object BTBtype {
3942225d46eSJiawei Lin    def B = "b00".U  // branch
3952225d46eSJiawei Lin    def J = "b01".U  // jump
3962225d46eSJiawei Lin    def I = "b10".U  // indirect
3972225d46eSJiawei Lin    def R = "b11".U  // return
3982225d46eSJiawei Lin
3992225d46eSJiawei Lin    def apply() = UInt(2.W)
4002225d46eSJiawei Lin  }
4012225d46eSJiawei Lin
4022225d46eSJiawei Lin  object SelImm {
403*ee8ff153Szfw    def IMM_X  = "b0111".U
404*ee8ff153Szfw    def IMM_S  = "b0000".U
405*ee8ff153Szfw    def IMM_SB = "b0001".U
406*ee8ff153Szfw    def IMM_U  = "b0010".U
407*ee8ff153Szfw    def IMM_UJ = "b0011".U
408*ee8ff153Szfw    def IMM_I  = "b0100".U
409*ee8ff153Szfw    def IMM_Z  = "b0101".U
410*ee8ff153Szfw    def INVALID_INSTR = "b0110".U
411*ee8ff153Szfw    def IMM_B6 = "b1000".U
4122225d46eSJiawei Lin
413*ee8ff153Szfw    def apply() = UInt(4.W)
4142225d46eSJiawei Lin  }
4152225d46eSJiawei Lin
4162225d46eSJiawei Lin  def dividerGen(p: Parameters) = new SRT4Divider(p(XLen))(p)
4172225d46eSJiawei Lin  def multiplierGen(p: Parameters) = new ArrayMultiplier(p(XLen) + 1, Seq(0, 2))(p)
4182225d46eSJiawei Lin  def aluGen(p: Parameters) = new Alu()(p)
419*ee8ff153Szfw  def bmuGen(p: Parameters) = new Bmu()(p)
4202225d46eSJiawei Lin  def jmpGen(p: Parameters) = new Jump()(p)
4212225d46eSJiawei Lin  def fenceGen(p: Parameters) = new Fence()(p)
4222225d46eSJiawei Lin  def csrGen(p: Parameters) = new CSR()(p)
4232225d46eSJiawei Lin  def i2fGen(p: Parameters) = new IntToFP()(p)
4242225d46eSJiawei Lin  def fmacGen(p: Parameters) = new FMA()(p)
4252225d46eSJiawei Lin  def f2iGen(p: Parameters) = new FPToInt()(p)
4262225d46eSJiawei Lin  def f2fGen(p: Parameters) = new FPToFP()(p)
4272225d46eSJiawei Lin  def fdivSqrtGen(p: Parameters) = new FDivSqrt()(p)
4282225d46eSJiawei Lin
4292225d46eSJiawei Lin  def f2iSel(x: FunctionUnit): Bool = {
4302225d46eSJiawei Lin    x.io.in.bits.uop.ctrl.rfWen
4312225d46eSJiawei Lin  }
4322225d46eSJiawei Lin
4332225d46eSJiawei Lin  def i2fSel(x: FunctionUnit): Bool = {
4342225d46eSJiawei Lin    x.io.in.bits.uop.ctrl.fpu.fromInt
4352225d46eSJiawei Lin  }
4362225d46eSJiawei Lin
4372225d46eSJiawei Lin  def f2fSel(x: FunctionUnit): Bool = {
4382225d46eSJiawei Lin    val ctrl = x.io.in.bits.uop.ctrl.fpu
4392225d46eSJiawei Lin    ctrl.fpWen && !ctrl.div && !ctrl.sqrt
4402225d46eSJiawei Lin  }
4412225d46eSJiawei Lin
4422225d46eSJiawei Lin  def fdivSqrtSel(x: FunctionUnit): Bool = {
4432225d46eSJiawei Lin    val ctrl = x.io.in.bits.uop.ctrl.fpu
4442225d46eSJiawei Lin    ctrl.div || ctrl.sqrt
4452225d46eSJiawei Lin  }
4462225d46eSJiawei Lin
4472225d46eSJiawei Lin  val aluCfg = FuConfig(
4482225d46eSJiawei Lin    fuGen = aluGen,
449*ee8ff153Szfw    fuSel = (x: FunctionUnit) => x.io.in.bits.uop.ctrl.fuType === FuType.alu,
4502225d46eSJiawei Lin    fuType = FuType.alu,
4512225d46eSJiawei Lin    numIntSrc = 2,
4522225d46eSJiawei Lin    numFpSrc = 0,
4532225d46eSJiawei Lin    writeIntRf = true,
4542225d46eSJiawei Lin    writeFpRf = false,
4552225d46eSJiawei Lin    hasRedirect = true,
4562225d46eSJiawei Lin  )
4572225d46eSJiawei Lin
4582225d46eSJiawei Lin  val jmpCfg = FuConfig(
4592225d46eSJiawei Lin    fuGen = jmpGen,
4602225d46eSJiawei Lin    fuSel = (x: FunctionUnit) => x.io.in.bits.uop.ctrl.fuType === FuType.jmp,
4612225d46eSJiawei Lin    fuType = FuType.jmp,
4622225d46eSJiawei Lin    numIntSrc = 1,
4632225d46eSJiawei Lin    numFpSrc = 0,
4642225d46eSJiawei Lin    writeIntRf = true,
4652225d46eSJiawei Lin    writeFpRf = false,
4662225d46eSJiawei Lin    hasRedirect = true,
4672225d46eSJiawei Lin  )
4682225d46eSJiawei Lin
4692225d46eSJiawei Lin  val fenceCfg = FuConfig(
4702225d46eSJiawei Lin    fuGen = fenceGen,
4712225d46eSJiawei Lin    fuSel = (x: FunctionUnit) => x.io.in.bits.uop.ctrl.fuType === FuType.fence,
4722225d46eSJiawei Lin    FuType.fence, 1, 0, writeIntRf = false, writeFpRf = false, hasRedirect = false,
4732225d46eSJiawei Lin    UncertainLatency() // TODO: need rewrite latency structure, not just this value
4742225d46eSJiawei Lin  )
4752225d46eSJiawei Lin
4762225d46eSJiawei Lin  val csrCfg = FuConfig(
4772225d46eSJiawei Lin    fuGen = csrGen,
4782225d46eSJiawei Lin    fuSel = (x: FunctionUnit) => x.io.in.bits.uop.ctrl.fuType === FuType.csr,
4792225d46eSJiawei Lin    fuType = FuType.csr,
4802225d46eSJiawei Lin    numIntSrc = 1,
4812225d46eSJiawei Lin    numFpSrc = 0,
4822225d46eSJiawei Lin    writeIntRf = true,
4832225d46eSJiawei Lin    writeFpRf = false,
4842225d46eSJiawei Lin    hasRedirect = false
4852225d46eSJiawei Lin  )
4862225d46eSJiawei Lin
4872225d46eSJiawei Lin  val i2fCfg = FuConfig(
4882225d46eSJiawei Lin    fuGen = i2fGen,
4892225d46eSJiawei Lin    fuSel = i2fSel,
4902225d46eSJiawei Lin    FuType.i2f,
4912225d46eSJiawei Lin    numIntSrc = 1,
4922225d46eSJiawei Lin    numFpSrc = 0,
4932225d46eSJiawei Lin    writeIntRf = false,
4942225d46eSJiawei Lin    writeFpRf = true,
4952225d46eSJiawei Lin    hasRedirect = false,
4962225d46eSJiawei Lin    UncertainLatency()
4972225d46eSJiawei Lin  )
4982225d46eSJiawei Lin
4992225d46eSJiawei Lin  val divCfg = FuConfig(
5002225d46eSJiawei Lin    fuGen = dividerGen,
5012225d46eSJiawei Lin    fuSel = (x: FunctionUnit) => MDUOpType.isDiv(x.io.in.bits.uop.ctrl.fuOpType),
5022225d46eSJiawei Lin    FuType.div,
5032225d46eSJiawei Lin    2,
5042225d46eSJiawei Lin    0,
5052225d46eSJiawei Lin    writeIntRf = true,
5062225d46eSJiawei Lin    writeFpRf = false,
5072225d46eSJiawei Lin    hasRedirect = false,
5082225d46eSJiawei Lin    UncertainLatency()
5092225d46eSJiawei Lin  )
5102225d46eSJiawei Lin
5112225d46eSJiawei Lin  val mulCfg = FuConfig(
5122225d46eSJiawei Lin    fuGen = multiplierGen,
5132225d46eSJiawei Lin    fuSel = (x: FunctionUnit) => MDUOpType.isMul(x.io.in.bits.uop.ctrl.fuOpType),
5142225d46eSJiawei Lin    FuType.mul,
5152225d46eSJiawei Lin    2,
5162225d46eSJiawei Lin    0,
5172225d46eSJiawei Lin    writeIntRf = true,
5182225d46eSJiawei Lin    writeFpRf = false,
5192225d46eSJiawei Lin    hasRedirect = false,
52022deac3aSLemover    CertainLatency(2)
5212225d46eSJiawei Lin  )
5222225d46eSJiawei Lin
523*ee8ff153Szfw   val bmuCfg = FuConfig(
524*ee8ff153Szfw   fuGen = bmuGen,
525*ee8ff153Szfw   fuSel = (x: FunctionUnit) => x.io.in.bits.uop.ctrl.fuType === FuType.bmu,
526*ee8ff153Szfw   fuType = FuType.bmu,
527*ee8ff153Szfw   numIntSrc = 2,
528*ee8ff153Szfw   numFpSrc = 0,
529*ee8ff153Szfw   writeIntRf = true,
530*ee8ff153Szfw   writeFpRf = false,
531*ee8ff153Szfw   hasRedirect = false,
532*ee8ff153Szfw   CertainLatency(1)
533*ee8ff153Szfw )
534*ee8ff153Szfw
5352225d46eSJiawei Lin  val fmacCfg = FuConfig(
5362225d46eSJiawei Lin    fuGen = fmacGen,
5372225d46eSJiawei Lin    fuSel = _ => true.B,
5382225d46eSJiawei Lin    FuType.fmac, 0, 3, writeIntRf = false, writeFpRf = true, hasRedirect = false, CertainLatency(4)
5392225d46eSJiawei Lin  )
5402225d46eSJiawei Lin
5412225d46eSJiawei Lin  val f2iCfg = FuConfig(
5422225d46eSJiawei Lin    fuGen = f2iGen,
5432225d46eSJiawei Lin    fuSel = f2iSel,
5442225d46eSJiawei Lin    FuType.fmisc, 0, 1, writeIntRf = true, writeFpRf = false, hasRedirect = false, CertainLatency(2)
5452225d46eSJiawei Lin  )
5462225d46eSJiawei Lin
5472225d46eSJiawei Lin  val f2fCfg = FuConfig(
5482225d46eSJiawei Lin    fuGen = f2fGen,
5492225d46eSJiawei Lin    fuSel = f2fSel,
5502225d46eSJiawei Lin    FuType.fmisc, 0, 1, writeIntRf = false, writeFpRf = true, hasRedirect = false, CertainLatency(2)
5512225d46eSJiawei Lin  )
5522225d46eSJiawei Lin
5532225d46eSJiawei Lin  val fdivSqrtCfg = FuConfig(
5542225d46eSJiawei Lin    fuGen = fdivSqrtGen,
5552225d46eSJiawei Lin    fuSel = fdivSqrtSel,
5562225d46eSJiawei Lin    FuType.fDivSqrt, 0, 2, writeIntRf = false, writeFpRf = true, hasRedirect = false, UncertainLatency()
5572225d46eSJiawei Lin  )
5582225d46eSJiawei Lin
5592225d46eSJiawei Lin  val lduCfg = FuConfig(
5602225d46eSJiawei Lin    null, // DontCare
5612225d46eSJiawei Lin    null,
5622225d46eSJiawei Lin    FuType.ldu, 1, 0, writeIntRf = true, writeFpRf = true, hasRedirect = false,
5632225d46eSJiawei Lin    UncertainLatency()
5642225d46eSJiawei Lin  )
5652225d46eSJiawei Lin
5662225d46eSJiawei Lin  val stuCfg = FuConfig(
5672225d46eSJiawei Lin    null,
5682225d46eSJiawei Lin    null,
5692225d46eSJiawei Lin    FuType.stu, 2, 1, writeIntRf = false, writeFpRf = false, hasRedirect = false,
5702225d46eSJiawei Lin    UncertainLatency()
5712225d46eSJiawei Lin  )
5722225d46eSJiawei Lin
5732225d46eSJiawei Lin  val mouCfg = FuConfig(
5742225d46eSJiawei Lin    null,
5752225d46eSJiawei Lin    null,
5762225d46eSJiawei Lin    FuType.mou, 2, 0, writeIntRf = false, writeFpRf = false, hasRedirect = false,
5772225d46eSJiawei Lin    UncertainLatency()
5782225d46eSJiawei Lin  )
5792225d46eSJiawei Lin
580adb5df20SYinan Xu  val JumpExeUnitCfg = ExuConfig("JmpExeUnit", "Int", Seq(jmpCfg, i2fCfg), 2, Int.MaxValue)
581b6220f0dSLemover  val AluExeUnitCfg = ExuConfig("AluExeUnit", "Int", Seq(aluCfg), 0, Int.MaxValue)
582adb5df20SYinan Xu  val JumpCSRExeUnitCfg = ExuConfig("JmpCSRExeUnit", "Int", Seq(jmpCfg, csrCfg, fenceCfg, i2fCfg), 2, Int.MaxValue)
583*ee8ff153Szfw  val MulDivExeUnitCfg = ExuConfig("MulDivExeUnit", "Int", Seq(mulCfg, divCfg, bmuCfg), 1, Int.MaxValue)
584b6220f0dSLemover  val FmacExeUnitCfg = ExuConfig("FmacExeUnit", "Fp", Seq(fmacCfg), Int.MaxValue, 0)
5852225d46eSJiawei Lin  val FmiscExeUnitCfg = ExuConfig(
5862225d46eSJiawei Lin    "FmiscExeUnit",
587b6220f0dSLemover    "Fp",
5882225d46eSJiawei Lin    Seq(f2iCfg, f2fCfg, fdivSqrtCfg),
5892225d46eSJiawei Lin    Int.MaxValue, 1
5902225d46eSJiawei Lin  )
591b6220f0dSLemover  val LdExeUnitCfg = ExuConfig("LoadExu", "Mem", Seq(lduCfg), wbIntPriority = 0, wbFpPriority = 0)
592b6220f0dSLemover  val StExeUnitCfg = ExuConfig("StoreExu", "Mem", Seq(stuCfg, mouCfg), wbIntPriority = Int.MaxValue, wbFpPriority = Int.MaxValue)
5939a2e6b8aSLinJiawei}