xref: /XiangShan/src/main/scala/xiangshan/package.scala (revision b189aafaec05caa2f6081d616f1f0daab1fd2ad8)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
179a2e6b8aSLinJiaweiimport chisel3._
189a2e6b8aSLinJiaweiimport chisel3.util._
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
202225d46eSJiawei Linimport freechips.rocketchip.tile.XLen
216ab6918fSYinan Xuimport xiangshan.ExceptionNO._
222225d46eSJiawei Linimport xiangshan.backend.fu._
232225d46eSJiawei Linimport xiangshan.backend.fu.fpu._
246827759bSZhangZifeiimport xiangshan.backend.fu.vector._
258f3b164bSXuan Huimport xiangshan.backend.issue._
26730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig
27520f7dacSsinsanctionimport xiangshan.backend.decode.{Imm, ImmUnion}
282225d46eSJiawei Lin
299a2e6b8aSLinJiaweipackage object xiangshan {
309ee9f926SYikeZhou  object SrcType {
31e4e68f86Sxiaofeibao    def imm = "b0000".U
32e4e68f86Sxiaofeibao    def pc  = "b0000".U
33e4e68f86Sxiaofeibao    def xp  = "b0001".U
34e4e68f86Sxiaofeibao    def fp  = "b0010".U
35e4e68f86Sxiaofeibao    def vp  = "b0100".U
36e4e68f86Sxiaofeibao    def v0  = "b1000".U
37e4e68f86Sxiaofeibao    def no  = "b0000".U // this src read no reg but cannot be Any value
3804b56283SZhangZifei
391285b047SXuan Hu    // alias
401285b047SXuan Hu    def reg = this.xp
411a3df1feSYikeZhou    def DC  = imm // Don't Care
42e4e68f86Sxiaofeibao    def X   = BitPat("b0000")
434d24c305SYikeZhou
4404b56283SZhangZifei    def isPc(srcType: UInt) = srcType===pc
4504b56283SZhangZifei    def isImm(srcType: UInt) = srcType===imm
461285b047SXuan Hu    def isReg(srcType: UInt) = srcType(0)
479ca09953SXuan Hu    def isXp(srcType: UInt) = srcType(0)
482b4e8253SYinan Xu    def isFp(srcType: UInt) = srcType(1)
491285b047SXuan Hu    def isVp(srcType: UInt) = srcType(2)
50e4e68f86Sxiaofeibao    def isV0(srcType: UInt) = srcType(3)
511285b047SXuan Hu    def isPcOrImm(srcType: UInt) = isPc(srcType) || isImm(srcType)
529ca09953SXuan Hu    def isNotReg(srcType: UInt): Bool = !srcType.orR
53351e22f2SXuan Hu    def isVfp(srcType: UInt) = isVp(srcType) || isFp(srcType)
54e4e68f86Sxiaofeibao    def apply() = UInt(4.W)
559a2e6b8aSLinJiawei  }
569a2e6b8aSLinJiawei
579a2e6b8aSLinJiawei  object SrcState {
58100aa93cSYinan Xu    def busy    = "b0".U
59100aa93cSYinan Xu    def rdy     = "b1".U
60100aa93cSYinan Xu    // def specRdy = "b10".U // speculative ready, for future use
61100aa93cSYinan Xu    def apply() = UInt(1.W)
629ca09953SXuan Hu
639ca09953SXuan Hu    def isReady(state: UInt): Bool = state === this.rdy
649ca09953SXuan Hu    def isBusy(state: UInt): Bool = state === this.busy
659a2e6b8aSLinJiawei  }
669a2e6b8aSLinJiawei
679019e3efSXuan Hu  def FuOpTypeWidth = 9
682225d46eSJiawei Lin  object FuOpType {
6957a10886SXuan Hu    def apply() = UInt(FuOpTypeWidth.W)
7034f9ccd0SZiyue Zhang    def X     = BitPat("b0_0000_0000")
7134f9ccd0SZiyue Zhang    def FMVXF = BitPat("b1_1000_0000") //for fmv_x_d & fmv_x_w
72ebd97ecbSzhanglinjuan  }
73518d8658SYinan Xu
74*b189aafaSzmx  object I2fType {
75*b189aafaSzmx    // move/cvt ## i64/i32(input) ## f64/f32/f16(output) ## hassign
76*b189aafaSzmx    def fcvt_h_wu = BitPat("b0_0_00_0")
77*b189aafaSzmx    def fcvt_h_w  = BitPat("b0_0_00_1")
78*b189aafaSzmx    def fcvt_h_lu = BitPat("b0_1_00_0")
79*b189aafaSzmx    def fcvt_h_l  = BitPat("b0_1_00_1")
80*b189aafaSzmx
81*b189aafaSzmx    def fcvt_s_wu = BitPat("b0_0_01_0")
82*b189aafaSzmx    def fcvt_s_w  = BitPat("b0_0_01_1")
83*b189aafaSzmx    def fcvt_s_lu = BitPat("b0_1_01_0")
84*b189aafaSzmx    def fcvt_s_l  = BitPat("b0_1_01_1")
85*b189aafaSzmx
86*b189aafaSzmx    def fcvt_d_wu = BitPat("b0_0_10_0")
87*b189aafaSzmx    def fcvt_d_w  = BitPat("b0_0_10_1")
88*b189aafaSzmx    def fcvt_d_lu = BitPat("b0_1_10_0")
89*b189aafaSzmx    def fcvt_d_l  = BitPat("b0_1_10_1")
90*b189aafaSzmx
91*b189aafaSzmx  }
927f2b7720SXuan Hu  object VlduType {
936dbb4e08SXuan Hu    // bit encoding: | vector or scala (2bit) || mop (2bit) | lumop(5bit) |
94c379dcbeSZiyue-Zhang    // only unit-stride use lumop
95c379dcbeSZiyue-Zhang    // mop [1:0]
96c379dcbeSZiyue-Zhang    // 0 0 : unit-stride
97c379dcbeSZiyue-Zhang    // 0 1 : indexed-unordered
98c379dcbeSZiyue-Zhang    // 1 0 : strided
99c379dcbeSZiyue-Zhang    // 1 1 : indexed-ordered
100c379dcbeSZiyue-Zhang    // lumop[4:0]
101c379dcbeSZiyue-Zhang    // 0 0 0 0 0 : unit-stride load
102c379dcbeSZiyue-Zhang    // 0 1 0 0 0 : unit-stride, whole register load
103c379dcbeSZiyue-Zhang    // 0 1 0 1 1 : unit-stride, mask load, EEW=8
104c379dcbeSZiyue-Zhang    // 1 0 0 0 0 : unit-stride fault-only-first
1056dbb4e08SXuan Hu    def vle       = "b01_00_00000".U
1066dbb4e08SXuan Hu    def vlr       = "b01_00_01000".U // whole
1076dbb4e08SXuan Hu    def vlm       = "b01_00_01011".U // mask
1086dbb4e08SXuan Hu    def vleff     = "b01_00_10000".U
1096dbb4e08SXuan Hu    def vluxe     = "b01_01_00000".U // index
1106dbb4e08SXuan Hu    def vlse      = "b01_10_00000".U // strided
1116dbb4e08SXuan Hu    def vloxe     = "b01_11_00000".U // index
11292c6b7edSzhanglinjuan
1130b55f3fbSlwd    def isWhole  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U && (fuOpType(8) ^ fuOpType(7))
1140b55f3fbSlwd    def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U && (fuOpType(8) ^ fuOpType(7))
1150b55f3fbSlwd    def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U && (fuOpType(8) ^ fuOpType(7))
1160b55f3fbSlwd    def isIndexed(fuOpType: UInt): Bool = fuOpType(5) && (fuOpType(8) ^ fuOpType(7))
1176dbb4e08SXuan Hu    def isVecLd  (fuOpType: UInt): Bool = fuOpType(8, 7) === "b01".U
1187f2b7720SXuan Hu  }
1197f2b7720SXuan Hu
1207f2b7720SXuan Hu  object VstuType {
121c379dcbeSZiyue-Zhang    // bit encoding: | padding (2bit) || mop (2bit) | sumop(5bit) |
122c379dcbeSZiyue-Zhang    // only unit-stride use sumop
123c379dcbeSZiyue-Zhang    // mop [1:0]
124c379dcbeSZiyue-Zhang    // 0 0 : unit-stride
125c379dcbeSZiyue-Zhang    // 0 1 : indexed-unordered
126c379dcbeSZiyue-Zhang    // 1 0 : strided
127c379dcbeSZiyue-Zhang    // 1 1 : indexed-ordered
128c379dcbeSZiyue-Zhang    // sumop[4:0]
129c379dcbeSZiyue-Zhang    // 0 0 0 0 0 : unit-stride load
130c379dcbeSZiyue-Zhang    // 0 1 0 0 0 : unit-stride, whole register load
131c379dcbeSZiyue-Zhang    // 0 1 0 1 1 : unit-stride, mask load, EEW=8
1326dbb4e08SXuan Hu    def vse       = "b10_00_00000".U
1336dbb4e08SXuan Hu    def vsr       = "b10_00_01000".U // whole
1346dbb4e08SXuan Hu    def vsm       = "b10_00_01011".U // mask
1356dbb4e08SXuan Hu    def vsuxe     = "b10_01_00000".U // index
1366dbb4e08SXuan Hu    def vsse      = "b10_10_00000".U // strided
1376dbb4e08SXuan Hu    def vsoxe     = "b10_11_00000".U // index
13892c6b7edSzhanglinjuan
1390b55f3fbSlwd    def isWhole  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U && (fuOpType(8) ^ fuOpType(7))
1400b55f3fbSlwd    def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U && (fuOpType(8) ^ fuOpType(7))
1410b55f3fbSlwd    def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U && (fuOpType(8) ^ fuOpType(7))
1420b55f3fbSlwd    def isIndexed(fuOpType: UInt): Bool = fuOpType(5) && (fuOpType(8) ^ fuOpType(7))
1436dbb4e08SXuan Hu    def isVecSt  (fuOpType: UInt): Bool = fuOpType(8, 7) === "b10".U
1447f2b7720SXuan Hu  }
1457f2b7720SXuan Hu
146d6059658SZiyue Zhang  object IF2VectorType {
147b1712600SZiyue Zhang    // use last 2 bits for vsew
148b1712600SZiyue Zhang    def iDup2Vec   = "b1_00".U
1495820cff8Slewislzh    def fDup2Vec   = "b1_01".U
150b1712600SZiyue Zhang    def immDup2Vec = "b1_10".U
151b1712600SZiyue Zhang    def i2Vec      = "b0_00".U
152395c8649SZiyue-Zhang    def f2Vec      = "b0_01".U
153b1712600SZiyue Zhang    def imm2Vec    = "b0_10".U
154b1712600SZiyue Zhang    def needDup(bits: UInt): Bool = bits(2)
155b1712600SZiyue Zhang    def isImm(bits: UInt): Bool = bits(1)
1565820cff8Slewislzh    def isFp(bits: UInt): Bool = bits(0)
1575820cff8Slewislzh    def isFmv(bits: UInt): Bool = bits(0) & !bits(2)
158964d9a87SZiyue Zhang    def FMX_D_X    = "b0_01_11".U
159964d9a87SZiyue Zhang    def FMX_W_X    = "b0_01_10".U
160*b189aafaSzmx    def FMX_H_X   =  "b0_01_01".U
161d6059658SZiyue Zhang  }
162d6059658SZiyue Zhang
163a3edac52SYinan Xu  object CommitType {
164c3abb8b6SYinan Xu    def NORMAL = "b000".U  // int/fp
165c3abb8b6SYinan Xu    def BRANCH = "b001".U  // branch
166c3abb8b6SYinan Xu    def LOAD   = "b010".U  // load
167c3abb8b6SYinan Xu    def STORE  = "b011".U  // store
168518d8658SYinan Xu
169c3abb8b6SYinan Xu    def apply() = UInt(3.W)
170c3abb8b6SYinan Xu    def isFused(commitType: UInt): Bool = commitType(2)
171c3abb8b6SYinan Xu    def isLoadStore(commitType: UInt): Bool = !isFused(commitType) && commitType(1)
172c3abb8b6SYinan Xu    def lsInstIsStore(commitType: UInt): Bool = commitType(0)
173c3abb8b6SYinan Xu    def isStore(commitType: UInt): Bool = isLoadStore(commitType) && lsInstIsStore(commitType)
174c3abb8b6SYinan Xu    def isBranch(commitType: UInt): Bool = commitType(0) && !commitType(1) && !isFused(commitType)
175518d8658SYinan Xu  }
176bfb958a3SYinan Xu
177bfb958a3SYinan Xu  object RedirectLevel {
1782d7c7105SYinan Xu    def flushAfter = "b0".U
1792d7c7105SYinan Xu    def flush      = "b1".U
180bfb958a3SYinan Xu
1812d7c7105SYinan Xu    def apply() = UInt(1.W)
1822d7c7105SYinan Xu    // def isUnconditional(level: UInt) = level(1)
183bfb958a3SYinan Xu    def flushItself(level: UInt) = level(0)
1842d7c7105SYinan Xu    // def isException(level: UInt) = level(1) && level(0)
185bfb958a3SYinan Xu  }
186baf8def6SYinan Xu
187baf8def6SYinan Xu  object ExceptionVec {
188d0de7e4aSpeixiaokun    val ExceptionVecSize = 24
189da3bf434SMaxpicca-Li    def apply() = Vec(ExceptionVecSize, Bool())
190baf8def6SYinan Xu  }
191a8e04b1dSYinan Xu
192c60c1ab4SWilliam Wang  object PMAMode {
1938d9a04fcSWilliam Wang    def R = "b1".U << 0 //readable
1948d9a04fcSWilliam Wang    def W = "b1".U << 1 //writeable
1958d9a04fcSWilliam Wang    def X = "b1".U << 2 //executable
1968d9a04fcSWilliam Wang    def I = "b1".U << 3 //cacheable: icache
1978d9a04fcSWilliam Wang    def D = "b1".U << 4 //cacheable: dcache
1988d9a04fcSWilliam Wang    def S = "b1".U << 5 //enable speculative access
199cff68e26SWilliam Wang    def A = "b1".U << 6 //enable atomic operation, A imply R & W
2008d9a04fcSWilliam Wang    def C = "b1".U << 7 //if it is cacheable is configable
201c60c1ab4SWilliam Wang    def Reserved = "b0".U
202c60c1ab4SWilliam Wang
203c60c1ab4SWilliam Wang    def apply() = UInt(7.W)
204c60c1ab4SWilliam Wang
205c60c1ab4SWilliam Wang    def read(mode: UInt) = mode(0)
206c60c1ab4SWilliam Wang    def write(mode: UInt) = mode(1)
207c60c1ab4SWilliam Wang    def execute(mode: UInt) = mode(2)
208c60c1ab4SWilliam Wang    def icache(mode: UInt) = mode(3)
209c60c1ab4SWilliam Wang    def dcache(mode: UInt) = mode(4)
210c60c1ab4SWilliam Wang    def speculate(mode: UInt) = mode(5)
211c60c1ab4SWilliam Wang    def atomic(mode: UInt) = mode(6)
212c60c1ab4SWilliam Wang    def configable_cache(mode: UInt) = mode(7)
213c60c1ab4SWilliam Wang
214c60c1ab4SWilliam Wang    def strToMode(s: String) = {
215423b9255SWilliam Wang      var result = 0.U(8.W)
216c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("R") >= 0) result = result + R
217c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("W") >= 0) result = result + W
218c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("X") >= 0) result = result + X
219c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("I") >= 0) result = result + I
220c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("D") >= 0) result = result + D
221c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("S") >= 0) result = result + S
222c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("A") >= 0) result = result + A
223c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("C") >= 0) result = result + C
224c60c1ab4SWilliam Wang      result
225c60c1ab4SWilliam Wang    }
226c60c1ab4SWilliam Wang  }
2272225d46eSJiawei Lin
2282225d46eSJiawei Lin
2292225d46eSJiawei Lin  object CSROpType {
2301be7b39aSXuan Hu    def jmp  = "b010_000".U
2311be7b39aSXuan Hu    def wfi  = "b100_000".U
2321be7b39aSXuan Hu    def wrt  = "b001_001".U
2331be7b39aSXuan Hu    def set  = "b001_010".U
2341be7b39aSXuan Hu    def clr  = "b001_011".U
2351be7b39aSXuan Hu    def wrti = "b001_101".U
2361be7b39aSXuan Hu    def seti = "b001_110".U
2371be7b39aSXuan Hu    def clri = "b001_111".U
2381be7b39aSXuan Hu    def ro   = "b001_000".U
2391be7b39aSXuan Hu
2401be7b39aSXuan Hu    def isSystemOp (op: UInt): Bool = op(4)
2411be7b39aSXuan Hu    def isWfi      (op: UInt): Bool = op(5)
2421be7b39aSXuan Hu    def isCsrAccess(op: UInt): Bool = op(3)
2431be7b39aSXuan Hu    def isReadOnly (op: UInt): Bool = op(3) && op(2, 0) === 0.U
2441be7b39aSXuan Hu    def notReadOnly(op: UInt): Bool = op(3) && op(2, 0) =/= 0.U
245f7c21cb5SXuan Hu
246f7c21cb5SXuan Hu    def getCSROp(op: UInt) = op(1, 0)
247f7c21cb5SXuan Hu    def needImm(op: UInt) = op(2)
2482225d46eSJiawei Lin  }
2492225d46eSJiawei Lin
2502225d46eSJiawei Lin  // jump
2512225d46eSJiawei Lin  object JumpOpType {
2522225d46eSJiawei Lin    def jal  = "b00".U
2532225d46eSJiawei Lin    def jalr = "b01".U
2542225d46eSJiawei Lin    def auipc = "b10".U
2552225d46eSJiawei Lin//    def call = "b11_011".U
2562225d46eSJiawei Lin//    def ret  = "b11_100".U
2572225d46eSJiawei Lin    def jumpOpisJalr(op: UInt) = op(0)
2582225d46eSJiawei Lin    def jumpOpisAuipc(op: UInt) = op(1)
2592225d46eSJiawei Lin  }
2602225d46eSJiawei Lin
2612225d46eSJiawei Lin  object FenceOpType {
2622225d46eSJiawei Lin    def fence  = "b10000".U
2632225d46eSJiawei Lin    def sfence = "b10001".U
2642225d46eSJiawei Lin    def fencei = "b10010".U
265d0de7e4aSpeixiaokun    def hfence_v = "b10011".U
266d0de7e4aSpeixiaokun    def hfence_g = "b10100".U
267af2f7849Shappy-lx    def nofence= "b00000".U
2682225d46eSJiawei Lin  }
2692225d46eSJiawei Lin
2702225d46eSJiawei Lin  object ALUOpType {
271ee8ff153Szfw    // shift optype
272675acc68SYinan Xu    def slliuw     = "b000_0000".U // slliuw: ZEXT(src1[31:0]) << shamt
273675acc68SYinan Xu    def sll        = "b000_0001".U // sll:     src1 << src2
274ee8ff153Szfw
275675acc68SYinan Xu    def bclr       = "b000_0010".U // bclr:    src1 & ~(1 << src2[5:0])
276675acc68SYinan Xu    def bset       = "b000_0011".U // bset:    src1 | (1 << src2[5:0])
277675acc68SYinan Xu    def binv       = "b000_0100".U // binv:    src1 ^ ~(1 << src2[5:0])
278ee8ff153Szfw
279675acc68SYinan Xu    def srl        = "b000_0101".U // srl:     src1 >> src2
280675acc68SYinan Xu    def bext       = "b000_0110".U // bext:    (src1 >> src2)[0]
281675acc68SYinan Xu    def sra        = "b000_0111".U // sra:     src1 >> src2 (arithmetic)
282ee8ff153Szfw
2837b441e5eSYinan Xu    def rol        = "b000_1001".U // rol:     (src1 << src2) | (src1 >> (xlen - src2))
2847b441e5eSYinan Xu    def ror        = "b000_1011".U // ror:     (src1 >> src2) | (src1 << (xlen - src2))
285184a1958Szfw
286ee8ff153Szfw    // RV64 32bit optype
287675acc68SYinan Xu    def addw       = "b001_0000".U // addw:      SEXT((src1 + src2)[31:0])
288675acc68SYinan Xu    def oddaddw    = "b001_0001".U // oddaddw:   SEXT((src1[0] + src2)[31:0])
289675acc68SYinan Xu    def subw       = "b001_0010".U // subw:      SEXT((src1 - src2)[31:0])
29054711376Ssinsanction    def lui32addw  = "b001_0011".U // lui32addw: SEXT(SEXT(src2[11:0], 32) + {src2[31:12], 12'b0}, 64)
291ee8ff153Szfw
292675acc68SYinan Xu    def addwbit    = "b001_0100".U // addwbit:   (src1 + src2)[0]
293675acc68SYinan Xu    def addwbyte   = "b001_0101".U // addwbyte:  (src1 + src2)[7:0]
294675acc68SYinan Xu    def addwzexth  = "b001_0110".U // addwzexth: ZEXT((src1  + src2)[15:0])
295675acc68SYinan Xu    def addwsexth  = "b001_0111".U // addwsexth: SEXT((src1  + src2)[15:0])
296ee8ff153Szfw
297675acc68SYinan Xu    def sllw       = "b001_1000".U // sllw:     SEXT((src1 << src2)[31:0])
298675acc68SYinan Xu    def srlw       = "b001_1001".U // srlw:     SEXT((src1[31:0] >> src2)[31:0])
299675acc68SYinan Xu    def sraw       = "b001_1010".U // sraw:     SEXT((src1[31:0] >> src2)[31:0])
300675acc68SYinan Xu    def rolw       = "b001_1100".U
301675acc68SYinan Xu    def rorw       = "b001_1101".U
302675acc68SYinan Xu
303675acc68SYinan Xu    // ADD-op
304675acc68SYinan Xu    def adduw      = "b010_0000".U // adduw:  src1[31:0]  + src2
305675acc68SYinan Xu    def add        = "b010_0001".U // add:     src1        + src2
306675acc68SYinan Xu    def oddadd     = "b010_0010".U // oddadd:  src1[0]     + src2
307fe528fd6Ssinsanction    def lui32add   = "b010_0011".U // lui32add: SEXT(src2[11:0]) + {src2[63:12], 12'b0}
308675acc68SYinan Xu
309675acc68SYinan Xu    def sr29add    = "b010_0100".U // sr29add: src1[63:29] + src2
310675acc68SYinan Xu    def sr30add    = "b010_0101".U // sr30add: src1[63:30] + src2
311675acc68SYinan Xu    def sr31add    = "b010_0110".U // sr31add: src1[63:31] + src2
312675acc68SYinan Xu    def sr32add    = "b010_0111".U // sr32add: src1[63:32] + src2
313675acc68SYinan Xu
314675acc68SYinan Xu    def sh1adduw   = "b010_1000".U // sh1adduw: {src1[31:0], 1'b0} + src2
315675acc68SYinan Xu    def sh1add     = "b010_1001".U // sh1add: {src1[62:0], 1'b0} + src2
316675acc68SYinan Xu    def sh2adduw   = "b010_1010".U // sh2add_uw: {src1[31:0], 2'b0} + src2
317675acc68SYinan Xu    def sh2add     = "b010_1011".U // sh2add: {src1[61:0], 2'b0} + src2
318675acc68SYinan Xu    def sh3adduw   = "b010_1100".U // sh3add_uw: {src1[31:0], 3'b0} + src2
319675acc68SYinan Xu    def sh3add     = "b010_1101".U // sh3add: {src1[60:0], 3'b0} + src2
320675acc68SYinan Xu    def sh4add     = "b010_1111".U // sh4add: {src1[59:0], 4'b0} + src2
321675acc68SYinan Xu
322675acc68SYinan Xu    // SUB-op: src1 - src2
323675acc68SYinan Xu    def sub        = "b011_0000".U
324675acc68SYinan Xu    def sltu       = "b011_0001".U
325675acc68SYinan Xu    def slt        = "b011_0010".U
326675acc68SYinan Xu    def maxu       = "b011_0100".U
327675acc68SYinan Xu    def minu       = "b011_0101".U
328675acc68SYinan Xu    def max        = "b011_0110".U
329675acc68SYinan Xu    def min        = "b011_0111".U
330675acc68SYinan Xu
331545d7be0SYangyu Chen    // Zicond
332545d7be0SYangyu Chen    def czero_eqz  = "b111_0100".U
333545d7be0SYangyu Chen    def czero_nez  = "b111_0110".U
334545d7be0SYangyu Chen
335675acc68SYinan Xu    // misc optype
336675acc68SYinan Xu    def and        = "b100_0000".U
337675acc68SYinan Xu    def andn       = "b100_0001".U
338675acc68SYinan Xu    def or         = "b100_0010".U
339675acc68SYinan Xu    def orn        = "b100_0011".U
340675acc68SYinan Xu    def xor        = "b100_0100".U
341675acc68SYinan Xu    def xnor       = "b100_0101".U
342675acc68SYinan Xu    def orcb       = "b100_0110".U
343675acc68SYinan Xu
344675acc68SYinan Xu    def sextb      = "b100_1000".U
345675acc68SYinan Xu    def packh      = "b100_1001".U
346675acc68SYinan Xu    def sexth      = "b100_1010".U
347675acc68SYinan Xu    def packw      = "b100_1011".U
348675acc68SYinan Xu
349675acc68SYinan Xu    def revb       = "b101_0000".U
350675acc68SYinan Xu    def rev8       = "b101_0001".U
351675acc68SYinan Xu    def pack       = "b101_0010".U
352675acc68SYinan Xu    def orh48      = "b101_0011".U
353675acc68SYinan Xu
354675acc68SYinan Xu    def szewl1     = "b101_1000".U
355675acc68SYinan Xu    def szewl2     = "b101_1001".U
356675acc68SYinan Xu    def szewl3     = "b101_1010".U
357675acc68SYinan Xu    def byte2      = "b101_1011".U
358675acc68SYinan Xu
359675acc68SYinan Xu    def andlsb     = "b110_0000".U
360675acc68SYinan Xu    def andzexth   = "b110_0001".U
361675acc68SYinan Xu    def orlsb      = "b110_0010".U
362675acc68SYinan Xu    def orzexth    = "b110_0011".U
363675acc68SYinan Xu    def xorlsb     = "b110_0100".U
364675acc68SYinan Xu    def xorzexth   = "b110_0101".U
365675acc68SYinan Xu    def orcblsb    = "b110_0110".U
366675acc68SYinan Xu    def orcbzexth  = "b110_0111".U
367675acc68SYinan Xu
368675acc68SYinan Xu    def isAddw(func: UInt) = func(6, 4) === "b001".U && !func(3) && !func(1)
369675acc68SYinan Xu    def isSimpleLogic(func: UInt) = func(6, 4) === "b100".U && !func(0)
370675acc68SYinan Xu    def logicToLsb(func: UInt) = Cat("b110".U(3.W), func(3, 1), 0.U(1.W))
371675acc68SYinan Xu    def logicToZexth(func: UInt) = Cat("b110".U(3.W), func(3, 1), 1.U(1.W))
372675acc68SYinan Xu
37357a10886SXuan Hu    def apply() = UInt(FuOpTypeWidth.W)
3742225d46eSJiawei Lin  }
3752225d46eSJiawei Lin
376d91483a6Sfdy  object VSETOpType {
377a8db15d8Sfdy    val setVlmaxBit = 0
378a8db15d8Sfdy    val keepVlBit   = 1
379a8db15d8Sfdy    // destTypeBit == 0: write vl to rd
380a8db15d8Sfdy    // destTypeBit == 1: write vconfig
381a8db15d8Sfdy    val destTypeBit = 5
382a8db15d8Sfdy
383a32c56f4SXuan Hu    // vsetvli's uop
384a32c56f4SXuan Hu    //   rs1!=x0, normal
385a32c56f4SXuan Hu    //     uop0: r(rs1), w(vconfig)     | x[rs1],vtypei  -> vconfig
386a32c56f4SXuan Hu    //     uop1: r(rs1), w(rd)          | x[rs1],vtypei  -> x[rd]
387a32c56f4SXuan Hu    def uvsetvcfg_xi        = "b1010_0000".U
388a32c56f4SXuan Hu    def uvsetrd_xi          = "b1000_0000".U
389a32c56f4SXuan Hu    //   rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype
390a32c56f4SXuan Hu    //     uop0: w(vconfig)             | vlmax, vtypei  -> vconfig
391a32c56f4SXuan Hu    //     uop1: w(rd)                  | vlmax, vtypei  -> x[rd]
392a32c56f4SXuan Hu    def uvsetvcfg_vlmax_i   = "b1010_0001".U
393a32c56f4SXuan Hu    def uvsetrd_vlmax_i     = "b1000_0001".U
394a32c56f4SXuan Hu    //   rs1==x0, rd==x0, keep vl, set vtype
395a32c56f4SXuan Hu    //     uop0: r(vconfig), w(vconfig) | ld_vconfig.vl, vtypei -> vconfig
396a32c56f4SXuan Hu    def uvsetvcfg_keep_v    = "b1010_0010".U
397d91483a6Sfdy
398a32c56f4SXuan Hu    // vsetvl's uop
399a32c56f4SXuan Hu    //   rs1!=x0, normal
400a32c56f4SXuan Hu    //     uop0: r(rs1,rs2), w(vconfig) | x[rs1],x[rs2]  -> vconfig
401a32c56f4SXuan Hu    //     uop1: r(rs1,rs2), w(rd)      | x[rs1],x[rs2]  -> x[rd]
402a32c56f4SXuan Hu    def uvsetvcfg_xx        = "b0110_0000".U
403a32c56f4SXuan Hu    def uvsetrd_xx          = "b0100_0000".U
404a32c56f4SXuan Hu    //   rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype
405a32c56f4SXuan Hu    //     uop0: r(rs2), w(vconfig)     | vlmax, vtypei  -> vconfig
406a32c56f4SXuan Hu    //     uop1: r(rs2), w(rd)          | vlmax, vtypei  -> x[rd]
407a32c56f4SXuan Hu    def uvsetvcfg_vlmax_x   = "b0110_0001".U
408a32c56f4SXuan Hu    def uvsetrd_vlmax_x     = "b0100_0001".U
409a32c56f4SXuan Hu    //   rs1==x0, rd==x0, keep vl, set vtype
410a32c56f4SXuan Hu    //     uop0: r(rs2), w(vtmp)             | x[rs2]               -> vtmp
411a32c56f4SXuan Hu    //     uop0: r(vconfig,vtmp), w(vconfig) | old_vconfig.vl, vtmp -> vconfig
412a32c56f4SXuan Hu    def uvmv_v_x            = "b0110_0010".U
413a32c56f4SXuan Hu    def uvsetvcfg_vv        = "b0111_0010".U
414a32c56f4SXuan Hu
415a32c56f4SXuan Hu    // vsetivli's uop
416a32c56f4SXuan Hu    //     uop0: w(vconfig)             | vli, vtypei    -> vconfig
417a32c56f4SXuan Hu    //     uop1: w(rd)                  | vli, vtypei    -> x[rd]
418a32c56f4SXuan Hu    def uvsetvcfg_ii        = "b0010_0000".U
419a32c56f4SXuan Hu    def uvsetrd_ii          = "b0000_0000".U
420a32c56f4SXuan Hu
421cc1eb70dSXuan Hu    // read vec, write int
422cc1eb70dSXuan Hu    // keep vl
423cc1eb70dSXuan Hu    def csrrvl              = "b0001_0110".U
424cc1eb70dSXuan Hu
425a32c56f4SXuan Hu    def isVsetvl  (func: UInt)  = func(6)
426a32c56f4SXuan Hu    def isVsetvli (func: UInt)  = func(7)
427a32c56f4SXuan Hu    def isVsetivli(func: UInt)  = func(7, 6) === 0.U
428a32c56f4SXuan Hu    def isNormal  (func: UInt)  = func(1, 0) === 0.U
429a8db15d8Sfdy    def isSetVlmax(func: UInt)  = func(setVlmaxBit)
430a8db15d8Sfdy    def isKeepVl  (func: UInt)  = func(keepVlBit)
431a32c56f4SXuan Hu    // RG: region
432a32c56f4SXuan Hu    def writeIntRG(func: UInt)  = !func(5)
433a32c56f4SXuan Hu    def writeVecRG(func: UInt)  = func(5)
434a32c56f4SXuan Hu    def readIntRG (func: UInt)  = !func(4)
435a32c56f4SXuan Hu    def readVecRG (func: UInt)  = func(4)
436a8db15d8Sfdy    // modify fuOpType
437a8db15d8Sfdy    def keepVl(func: UInt)      = func | (1 << keepVlBit).U
438a8db15d8Sfdy    def setVlmax(func: UInt)    = func | (1 << setVlmaxBit).U
439d91483a6Sfdy  }
440d91483a6Sfdy
4413b739f49SXuan Hu  object BRUOpType {
4423b739f49SXuan Hu    // branch
4433b739f49SXuan Hu    def beq        = "b000_000".U
4443b739f49SXuan Hu    def bne        = "b000_001".U
4453b739f49SXuan Hu    def blt        = "b000_100".U
4463b739f49SXuan Hu    def bge        = "b000_101".U
4473b739f49SXuan Hu    def bltu       = "b001_000".U
4483b739f49SXuan Hu    def bgeu       = "b001_001".U
4493b739f49SXuan Hu
4503b739f49SXuan Hu    def getBranchType(func: UInt) = func(3, 1)
4513b739f49SXuan Hu    def isBranchInvert(func: UInt) = func(0)
4523b739f49SXuan Hu  }
4533b739f49SXuan Hu
4543b739f49SXuan Hu  object MULOpType {
4553b739f49SXuan Hu    // mul
4563b739f49SXuan Hu    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
4573b739f49SXuan Hu    def mul    = "b00000".U
4583b739f49SXuan Hu    def mulh   = "b00001".U
4593b739f49SXuan Hu    def mulhsu = "b00010".U
4603b739f49SXuan Hu    def mulhu  = "b00011".U
4613b739f49SXuan Hu    def mulw   = "b00100".U
4623b739f49SXuan Hu
4633b739f49SXuan Hu    def mulw7  = "b01100".U
4643b739f49SXuan Hu    def isSign(op: UInt) = !op(1)
4653b739f49SXuan Hu    def isW(op: UInt) = op(2)
4663b739f49SXuan Hu    def isH(op: UInt) = op(1, 0) =/= 0.U
4673b739f49SXuan Hu    def getOp(op: UInt) = Cat(op(3), op(1, 0))
4683b739f49SXuan Hu  }
4693b739f49SXuan Hu
4703b739f49SXuan Hu  object DIVOpType {
4713b739f49SXuan Hu    // div
4723b739f49SXuan Hu    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
4733b739f49SXuan Hu    def div    = "b10000".U
4743b739f49SXuan Hu    def divu   = "b10010".U
4753b739f49SXuan Hu    def rem    = "b10001".U
4763b739f49SXuan Hu    def remu   = "b10011".U
4773b739f49SXuan Hu
4783b739f49SXuan Hu    def divw   = "b10100".U
4793b739f49SXuan Hu    def divuw  = "b10110".U
4803b739f49SXuan Hu    def remw   = "b10101".U
4813b739f49SXuan Hu    def remuw  = "b10111".U
4823b739f49SXuan Hu
4833b739f49SXuan Hu    def isSign(op: UInt) = !op(1)
4843b739f49SXuan Hu    def isW(op: UInt) = op(2)
4853b739f49SXuan Hu    def isH(op: UInt) = op(0)
4863b739f49SXuan Hu  }
4873b739f49SXuan Hu
4882225d46eSJiawei Lin  object MDUOpType {
4892225d46eSJiawei Lin    // mul
4902225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
4912225d46eSJiawei Lin    def mul    = "b00000".U
4922225d46eSJiawei Lin    def mulh   = "b00001".U
4932225d46eSJiawei Lin    def mulhsu = "b00010".U
4942225d46eSJiawei Lin    def mulhu  = "b00011".U
4952225d46eSJiawei Lin    def mulw   = "b00100".U
4962225d46eSJiawei Lin
49788825c5cSYinan Xu    def mulw7  = "b01100".U
49888825c5cSYinan Xu
4992225d46eSJiawei Lin    // div
5002225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
50188825c5cSYinan Xu    def div    = "b10000".U
50288825c5cSYinan Xu    def divu   = "b10010".U
50388825c5cSYinan Xu    def rem    = "b10001".U
50488825c5cSYinan Xu    def remu   = "b10011".U
5052225d46eSJiawei Lin
50688825c5cSYinan Xu    def divw   = "b10100".U
50788825c5cSYinan Xu    def divuw  = "b10110".U
50888825c5cSYinan Xu    def remw   = "b10101".U
50988825c5cSYinan Xu    def remuw  = "b10111".U
5102225d46eSJiawei Lin
51188825c5cSYinan Xu    def isMul(op: UInt) = !op(4)
51288825c5cSYinan Xu    def isDiv(op: UInt) = op(4)
5132225d46eSJiawei Lin
5142225d46eSJiawei Lin    def isDivSign(op: UInt) = isDiv(op) && !op(1)
5152225d46eSJiawei Lin    def isW(op: UInt) = op(2)
5162225d46eSJiawei Lin    def isH(op: UInt) = (isDiv(op) && op(0)) || (isMul(op) && op(1, 0) =/= 0.U)
5172225d46eSJiawei Lin    def getMulOp(op: UInt) = op(1, 0)
5182225d46eSJiawei Lin  }
5192225d46eSJiawei Lin
5202225d46eSJiawei Lin  object LSUOpType {
521136f6497SXiaokun-Pei    // The max length is 6 bits
522d200f594SWilliam Wang    // load pipeline
5232225d46eSJiawei Lin
524d200f594SWilliam Wang    // normal load
525d200f594SWilliam Wang    // Note: bit(1, 0) are size, DO NOT CHANGE
526d200f594SWilliam Wang    // bit encoding: | load 0 | is unsigned(1bit) | size(2bit) |
527d200f594SWilliam Wang    def lb       = "b0000".U
528d200f594SWilliam Wang    def lh       = "b0001".U
529d200f594SWilliam Wang    def lw       = "b0010".U
530d200f594SWilliam Wang    def ld       = "b0011".U
531d200f594SWilliam Wang    def lbu      = "b0100".U
532d200f594SWilliam Wang    def lhu      = "b0101".U
533d200f594SWilliam Wang    def lwu      = "b0110".U
534d0de7e4aSpeixiaokun    // hypervior load
53584c44d24Slwd    // bit encoding: | hlv 1 | hlvx 1 | is unsigned(1bit) | size(2bit) |
536d0de7e4aSpeixiaokun    def hlvb   = "b10000".U
537d0de7e4aSpeixiaokun    def hlvh   = "b10001".U
538d0de7e4aSpeixiaokun    def hlvw   = "b10010".U
539d0de7e4aSpeixiaokun    def hlvd   = "b10011".U
540d0de7e4aSpeixiaokun    def hlvbu  = "b10100".U
541d0de7e4aSpeixiaokun    def hlvhu  = "b10101".U
542d0de7e4aSpeixiaokun    def hlvwu  = "b10110".U
543136f6497SXiaokun-Pei    def hlvxhu = "b11101".U
544136f6497SXiaokun-Pei    def hlvxwu = "b11110".U
5450b55f3fbSlwd    def isHlv(op: UInt): Bool = op(4) && (op(5) === "b0".U) && (op(8, 7) === "b00".U)
5460b55f3fbSlwd    def isHlvx(op: UInt): Bool = op(4) && op(3) && (op(5) === "b0".U) && (op(8, 7) === "b00".U)
547ca18a0b4SWilliam Wang
548d200f594SWilliam Wang    // Zicbop software prefetch
549d200f594SWilliam Wang    // bit encoding: | prefetch 1 | 0 | prefetch type (2bit) |
550d200f594SWilliam Wang    def prefetch_i = "b1000".U // TODO
551d200f594SWilliam Wang    def prefetch_r = "b1001".U
552d200f594SWilliam Wang    def prefetch_w = "b1010".U
553ca18a0b4SWilliam Wang
5540b55f3fbSlwd    def isPrefetch(op: UInt): Bool = op(3) && (op(5, 4) === "b000".U) && (op(8, 7) === "b00".U)
555d200f594SWilliam Wang
556d200f594SWilliam Wang    // store pipeline
557d200f594SWilliam Wang    // normal store
558d200f594SWilliam Wang    // bit encoding: | store 00 | size(2bit) |
559d200f594SWilliam Wang    def sb       = "b0000".U
560d200f594SWilliam Wang    def sh       = "b0001".U
561d200f594SWilliam Wang    def sw       = "b0010".U
562d200f594SWilliam Wang    def sd       = "b0011".U
563d200f594SWilliam Wang
564d0de7e4aSpeixiaokun    //hypervisor store
565d0de7e4aSpeixiaokun    // bit encoding: |hsv 1 | store 00 | size(2bit) |
566d0de7e4aSpeixiaokun    def hsvb = "b10000".U
567d0de7e4aSpeixiaokun    def hsvh = "b10001".U
568d0de7e4aSpeixiaokun    def hsvw = "b10010".U
569d0de7e4aSpeixiaokun    def hsvd = "b10011".U
5700b55f3fbSlwd    def isHsv(op: UInt): Bool = op(4) && (op(5) === "b0".U) && (op(8, 7) === "b00".U)
571d200f594SWilliam Wang    // l1 cache op
572d200f594SWilliam Wang    // bit encoding: | cbo_zero 01 | size(2bit) 11 |
573d200f594SWilliam Wang    def cbo_zero  = "b0111".U
574d200f594SWilliam Wang
575d200f594SWilliam Wang    // llc op
576d200f594SWilliam Wang    // bit encoding: | prefetch 11 | suboptype(2bit) |
577d200f594SWilliam Wang    def cbo_clean = "b1100".U
578d200f594SWilliam Wang    def cbo_flush = "b1101".U
579d200f594SWilliam Wang    def cbo_inval = "b1110".U
580d200f594SWilliam Wang
581136f6497SXiaokun-Pei    def isCbo(op: UInt): Bool = op(3, 2) === "b11".U && (op(6, 4) === "b000".U)
5822225d46eSJiawei Lin
5832225d46eSJiawei Lin    // atomics
5842225d46eSJiawei Lin    // bit(1, 0) are size
5852225d46eSJiawei Lin    // since atomics use a different fu type
5862225d46eSJiawei Lin    // so we can safely reuse other load/store's encodings
587d200f594SWilliam Wang    // bit encoding: | optype(4bit) | size (2bit) |
5882225d46eSJiawei Lin    def lr_w      = "b000010".U
5892225d46eSJiawei Lin    def sc_w      = "b000110".U
5902225d46eSJiawei Lin    def amoswap_w = "b001010".U
5912225d46eSJiawei Lin    def amoadd_w  = "b001110".U
5922225d46eSJiawei Lin    def amoxor_w  = "b010010".U
5932225d46eSJiawei Lin    def amoand_w  = "b010110".U
5942225d46eSJiawei Lin    def amoor_w   = "b011010".U
5952225d46eSJiawei Lin    def amomin_w  = "b011110".U
5962225d46eSJiawei Lin    def amomax_w  = "b100010".U
5972225d46eSJiawei Lin    def amominu_w = "b100110".U
5982225d46eSJiawei Lin    def amomaxu_w = "b101010".U
5992225d46eSJiawei Lin
6002225d46eSJiawei Lin    def lr_d      = "b000011".U
6012225d46eSJiawei Lin    def sc_d      = "b000111".U
6022225d46eSJiawei Lin    def amoswap_d = "b001011".U
6032225d46eSJiawei Lin    def amoadd_d  = "b001111".U
6042225d46eSJiawei Lin    def amoxor_d  = "b010011".U
6052225d46eSJiawei Lin    def amoand_d  = "b010111".U
6062225d46eSJiawei Lin    def amoor_d   = "b011011".U
6072225d46eSJiawei Lin    def amomin_d  = "b011111".U
6082225d46eSJiawei Lin    def amomax_d  = "b100011".U
6092225d46eSJiawei Lin    def amominu_d = "b100111".U
6102225d46eSJiawei Lin    def amomaxu_d = "b101011".U
611b6982e83SLemover
612b6982e83SLemover    def size(op: UInt) = op(1,0)
6136dbb4e08SXuan Hu
61432977e5dSAnzooooo    def getVecLSMop(fuOpType: UInt): UInt = fuOpType(6, 5)
61532977e5dSAnzooooo
6160b55f3fbSlwd    def isAllUS  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && !fuOpType(4) && (fuOpType(8) ^ fuOpType(7))// Unit-Stride Whole Masked
6170b55f3fbSlwd    def isUStride(fuOpType: UInt): Bool = fuOpType(6, 0) === "b00_00000".U && (fuOpType(8) ^ fuOpType(7))
6180b55f3fbSlwd    def isWhole  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U && (fuOpType(8) ^ fuOpType(7))
6190b55f3fbSlwd    def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U && (fuOpType(8) ^ fuOpType(7))
6200b55f3fbSlwd    def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U && (fuOpType(8) ^ fuOpType(7))
6210b55f3fbSlwd    def isIndexed(fuOpType: UInt): Bool = fuOpType(5) && (fuOpType(8) ^ fuOpType(7))
6222225d46eSJiawei Lin  }
6232225d46eSJiawei Lin
6243feeca58Szfw  object BKUOpType {
625ee8ff153Szfw
6263feeca58Szfw    def clmul       = "b000000".U
6273feeca58Szfw    def clmulh      = "b000001".U
6283feeca58Szfw    def clmulr      = "b000010".U
6293feeca58Szfw    def xpermn      = "b000100".U
6303feeca58Szfw    def xpermb      = "b000101".U
631ee8ff153Szfw
6323feeca58Szfw    def clz         = "b001000".U
6333feeca58Szfw    def clzw        = "b001001".U
6343feeca58Szfw    def ctz         = "b001010".U
6353feeca58Szfw    def ctzw        = "b001011".U
6363feeca58Szfw    def cpop        = "b001100".U
6373feeca58Szfw    def cpopw       = "b001101".U
63807596dc6Szfw
6393feeca58Szfw    // 01xxxx is reserve
6403feeca58Szfw    def aes64es     = "b100000".U
6413feeca58Szfw    def aes64esm    = "b100001".U
6423feeca58Szfw    def aes64ds     = "b100010".U
6433feeca58Szfw    def aes64dsm    = "b100011".U
6443feeca58Szfw    def aes64im     = "b100100".U
6453feeca58Szfw    def aes64ks1i   = "b100101".U
6463feeca58Szfw    def aes64ks2    = "b100110".U
6473feeca58Szfw
6483feeca58Szfw    // merge to two instruction sm4ks & sm4ed
64919bcce38SFawang Zhang    def sm4ed0      = "b101000".U
65019bcce38SFawang Zhang    def sm4ed1      = "b101001".U
65119bcce38SFawang Zhang    def sm4ed2      = "b101010".U
65219bcce38SFawang Zhang    def sm4ed3      = "b101011".U
65319bcce38SFawang Zhang    def sm4ks0      = "b101100".U
65419bcce38SFawang Zhang    def sm4ks1      = "b101101".U
65519bcce38SFawang Zhang    def sm4ks2      = "b101110".U
65619bcce38SFawang Zhang    def sm4ks3      = "b101111".U
6573feeca58Szfw
6583feeca58Szfw    def sha256sum0  = "b110000".U
6593feeca58Szfw    def sha256sum1  = "b110001".U
6603feeca58Szfw    def sha256sig0  = "b110010".U
6613feeca58Szfw    def sha256sig1  = "b110011".U
6623feeca58Szfw    def sha512sum0  = "b110100".U
6633feeca58Szfw    def sha512sum1  = "b110101".U
6643feeca58Szfw    def sha512sig0  = "b110110".U
6653feeca58Szfw    def sha512sig1  = "b110111".U
6663feeca58Szfw
6673feeca58Szfw    def sm3p0       = "b111000".U
6683feeca58Szfw    def sm3p1       = "b111001".U
669ee8ff153Szfw  }
670ee8ff153Szfw
6712225d46eSJiawei Lin  object BTBtype {
6722225d46eSJiawei Lin    def B = "b00".U  // branch
6732225d46eSJiawei Lin    def J = "b01".U  // jump
6742225d46eSJiawei Lin    def I = "b10".U  // indirect
6752225d46eSJiawei Lin    def R = "b11".U  // return
6762225d46eSJiawei Lin
6772225d46eSJiawei Lin    def apply() = UInt(2.W)
6782225d46eSJiawei Lin  }
6792225d46eSJiawei Lin
6802225d46eSJiawei Lin  object SelImm {
681ee8ff153Szfw    def IMM_X  = "b0111".U
682d91483a6Sfdy    def IMM_S  = "b1110".U
683ee8ff153Szfw    def IMM_SB = "b0001".U
684ee8ff153Szfw    def IMM_U  = "b0010".U
685ee8ff153Szfw    def IMM_UJ = "b0011".U
686ee8ff153Szfw    def IMM_I  = "b0100".U
687ee8ff153Szfw    def IMM_Z  = "b0101".U
688ee8ff153Szfw    def INVALID_INSTR = "b0110".U
689ee8ff153Szfw    def IMM_B6 = "b1000".U
6902225d46eSJiawei Lin
69158c35d23Shuxuan0307    def IMM_OPIVIS = "b1001".U
69258c35d23Shuxuan0307    def IMM_OPIVIU = "b1010".U
693912e2179SXuan Hu    def IMM_VSETVLI   = "b1100".U
694912e2179SXuan Hu    def IMM_VSETIVLI  = "b1101".U
695fe528fd6Ssinsanction    def IMM_LUI32 = "b1011".U
696867aae77Sweiding liu    def IMM_VRORVI = "b1111".U
69758c35d23Shuxuan0307
69857a10886SXuan Hu    def X      = BitPat("b0000")
6996e7c9679Shuxuan0307
700ee8ff153Szfw    def apply() = UInt(4.W)
7010655b1a0SXuan Hu
7020655b1a0SXuan Hu    def mkString(immType: UInt) : String = {
7030655b1a0SXuan Hu      val strMap = Map(
7040655b1a0SXuan Hu        IMM_S.litValue         -> "S",
7050655b1a0SXuan Hu        IMM_SB.litValue        -> "SB",
7060655b1a0SXuan Hu        IMM_U.litValue         -> "U",
7070655b1a0SXuan Hu        IMM_UJ.litValue        -> "UJ",
7080655b1a0SXuan Hu        IMM_I.litValue         -> "I",
7090655b1a0SXuan Hu        IMM_Z.litValue         -> "Z",
7100655b1a0SXuan Hu        IMM_B6.litValue        -> "B6",
7110655b1a0SXuan Hu        IMM_OPIVIS.litValue    -> "VIS",
7120655b1a0SXuan Hu        IMM_OPIVIU.litValue    -> "VIU",
7130655b1a0SXuan Hu        IMM_VSETVLI.litValue   -> "VSETVLI",
7140655b1a0SXuan Hu        IMM_VSETIVLI.litValue  -> "VSETIVLI",
715fe528fd6Ssinsanction        IMM_LUI32.litValue     -> "LUI32",
7167e30d16cSZhaoyang You        IMM_VRORVI.litValue    -> "VRORVI",
7170655b1a0SXuan Hu        INVALID_INSTR.litValue -> "INVALID",
7180655b1a0SXuan Hu      )
7190655b1a0SXuan Hu      strMap(immType.litValue)
7200655b1a0SXuan Hu    }
721520f7dacSsinsanction
722520f7dacSsinsanction    def getImmUnion(immType: UInt) : Imm = {
723520f7dacSsinsanction      val iuMap = Map(
724520f7dacSsinsanction        IMM_S.litValue         -> ImmUnion.S,
725520f7dacSsinsanction        IMM_SB.litValue        -> ImmUnion.B,
726520f7dacSsinsanction        IMM_U.litValue         -> ImmUnion.U,
727520f7dacSsinsanction        IMM_UJ.litValue        -> ImmUnion.J,
728520f7dacSsinsanction        IMM_I.litValue         -> ImmUnion.I,
729520f7dacSsinsanction        IMM_Z.litValue         -> ImmUnion.Z,
730520f7dacSsinsanction        IMM_B6.litValue        -> ImmUnion.B6,
731520f7dacSsinsanction        IMM_OPIVIS.litValue    -> ImmUnion.OPIVIS,
732520f7dacSsinsanction        IMM_OPIVIU.litValue    -> ImmUnion.OPIVIU,
733520f7dacSsinsanction        IMM_VSETVLI.litValue   -> ImmUnion.VSETVLI,
734520f7dacSsinsanction        IMM_VSETIVLI.litValue  -> ImmUnion.VSETIVLI,
735520f7dacSsinsanction        IMM_LUI32.litValue     -> ImmUnion.LUI32,
7363ca6072cSsinceforYy        IMM_VRORVI.litValue    -> ImmUnion.VRORVI,
737520f7dacSsinsanction      )
738520f7dacSsinsanction      iuMap(immType.litValue)
739520f7dacSsinsanction    }
7402225d46eSJiawei Lin  }
7412225d46eSJiawei Lin
742e2695e90SzhanglyGit  object UopSplitType {
743d91483a6Sfdy    def SCA_SIM          = "b000000".U //
744e25c13faSXuan Hu    def VSET             = "b010001".U // dirty: vset
745d91483a6Sfdy    def VEC_VVV          = "b010010".U // VEC_VVV
746d91483a6Sfdy    def VEC_VXV          = "b010011".U // VEC_VXV
747d91483a6Sfdy    def VEC_0XV          = "b010100".U // VEC_0XV
748d91483a6Sfdy    def VEC_VVW          = "b010101".U // VEC_VVW
749d91483a6Sfdy    def VEC_WVW          = "b010110".U // VEC_WVW
750d91483a6Sfdy    def VEC_VXW          = "b010111".U // VEC_VXW
751d91483a6Sfdy    def VEC_WXW          = "b011000".U // VEC_WXW
752d91483a6Sfdy    def VEC_WVV          = "b011001".U // VEC_WVV
753d91483a6Sfdy    def VEC_WXV          = "b011010".U // VEC_WXV
754d91483a6Sfdy    def VEC_EXT2         = "b011011".U // VF2 0 -> V
755d91483a6Sfdy    def VEC_EXT4         = "b011100".U // VF4 0 -> V
756d91483a6Sfdy    def VEC_EXT8         = "b011101".U // VF8 0 -> V
757d91483a6Sfdy    def VEC_VVM          = "b011110".U // VEC_VVM
758d91483a6Sfdy    def VEC_VXM          = "b011111".U // VEC_VXM
759d91483a6Sfdy    def VEC_SLIDE1UP     = "b100000".U // vslide1up.vx
760d91483a6Sfdy    def VEC_FSLIDE1UP    = "b100001".U // vfslide1up.vf
761d91483a6Sfdy    def VEC_SLIDE1DOWN   = "b100010".U // vslide1down.vx
762d91483a6Sfdy    def VEC_FSLIDE1DOWN  = "b100011".U // vfslide1down.vf
763d91483a6Sfdy    def VEC_VRED         = "b100100".U // VEC_VRED
764d91483a6Sfdy    def VEC_SLIDEUP      = "b100101".U // VEC_SLIDEUP
765d91483a6Sfdy    def VEC_SLIDEDOWN    = "b100111".U // VEC_SLIDEDOWN
766d91483a6Sfdy    def VEC_M0X          = "b101001".U // VEC_M0X  0MV
767d91483a6Sfdy    def VEC_MVV          = "b101010".U // VEC_MVV  VMV
76884260280Sczw    def VEC_VWW          = "b101100".U //
76965df1368Sczw    def VEC_RGATHER      = "b101101".U // vrgather.vv, vrgather.vi
77065df1368Sczw    def VEC_RGATHER_VX   = "b101110".U // vrgather.vx
77165df1368Sczw    def VEC_RGATHEREI16  = "b101111".U // vrgatherei16.vv
772adf68ff3Sczw    def VEC_COMPRESS     = "b110000".U // vcompress.vm
773c4501a6fSZiyue-Zhang    def VEC_US_LDST      = "b110001".U // vector unit-strided load/store
774c4501a6fSZiyue-Zhang    def VEC_S_LDST       = "b110010".U // vector strided load/store
775c4501a6fSZiyue-Zhang    def VEC_I_LDST       = "b110011".U // vector indexed load/store
776684d7aceSxiaofeibao-xjtu    def VEC_VFV          = "b111000".U // VEC_VFV
7773748ec56Sxiaofeibao-xjtu    def VEC_VFW          = "b111001".U // VEC_VFW
7783748ec56Sxiaofeibao-xjtu    def VEC_WFW          = "b111010".U // VEC_WVW
779f06d6d60Sxiaofeibao-xjtu    def VEC_VFM          = "b111011".U // VEC_VFM
780582849ffSxiaofeibao-xjtu    def VEC_VFRED        = "b111100".U // VEC_VFRED
781b94b1889Sxiaofeibao-xjtu    def VEC_VFREDOSUM    = "b111101".U // VEC_VFREDOSUM
782d91483a6Sfdy    def VEC_M0M          = "b000000".U // VEC_M0M
783d91483a6Sfdy    def VEC_MMM          = "b000000".U // VEC_MMM
7840a34fc22SZiyue Zhang    def VEC_MVNR         = "b000100".U // vmvnr
785d91483a6Sfdy    def dummy     = "b111111".U
786d91483a6Sfdy
787d91483a6Sfdy    def X = BitPat("b000000")
788d91483a6Sfdy
789d91483a6Sfdy    def apply() = UInt(6.W)
790e2695e90SzhanglyGit    def needSplit(UopSplitType: UInt) = UopSplitType(4) || UopSplitType(5)
791d91483a6Sfdy  }
792d91483a6Sfdy
7936ab6918fSYinan Xu  object ExceptionNO {
7946ab6918fSYinan Xu    def instrAddrMisaligned = 0
7956ab6918fSYinan Xu    def instrAccessFault    = 1
7966ab6918fSYinan Xu    def illegalInstr        = 2
7976ab6918fSYinan Xu    def breakPoint          = 3
7986ab6918fSYinan Xu    def loadAddrMisaligned  = 4
7996ab6918fSYinan Xu    def loadAccessFault     = 5
8006ab6918fSYinan Xu    def storeAddrMisaligned = 6
8016ab6918fSYinan Xu    def storeAccessFault    = 7
8026ab6918fSYinan Xu    def ecallU              = 8
8036ab6918fSYinan Xu    def ecallS              = 9
804d0de7e4aSpeixiaokun    def ecallVS             = 10
8056ab6918fSYinan Xu    def ecallM              = 11
8066ab6918fSYinan Xu    def instrPageFault      = 12
8076ab6918fSYinan Xu    def loadPageFault       = 13
8086ab6918fSYinan Xu    // def singleStep          = 14
8096ab6918fSYinan Xu    def storePageFault      = 15
810d0de7e4aSpeixiaokun    def instrGuestPageFault = 20
811d0de7e4aSpeixiaokun    def loadGuestPageFault  = 21
812d0de7e4aSpeixiaokun    def virtualInstr        = 22
813d0de7e4aSpeixiaokun    def storeGuestPageFault = 23
814826a8e0eSXuan Hu
815826a8e0eSXuan Hu    // Just alias
816826a8e0eSXuan Hu    def EX_IAM    = instrAddrMisaligned
817826a8e0eSXuan Hu    def EX_IAF    = instrAccessFault
818826a8e0eSXuan Hu    def EX_II     = illegalInstr
819826a8e0eSXuan Hu    def EX_BP     = breakPoint
820826a8e0eSXuan Hu    def EX_LAM    = loadAddrMisaligned
821826a8e0eSXuan Hu    def EX_LAF    = loadAccessFault
822826a8e0eSXuan Hu    def EX_SAM    = storeAddrMisaligned
823826a8e0eSXuan Hu    def EX_SAF    = storeAccessFault
824826a8e0eSXuan Hu    def EX_UCALL  = ecallU
825826a8e0eSXuan Hu    def EX_HSCALL = ecallS
826826a8e0eSXuan Hu    def EX_VSCALL = ecallVS
827826a8e0eSXuan Hu    def EX_MCALL  = ecallM
828826a8e0eSXuan Hu    def EX_IPF    = instrPageFault
829826a8e0eSXuan Hu    def EX_LPF    = loadPageFault
830826a8e0eSXuan Hu    def EX_SPF    = storePageFault
831826a8e0eSXuan Hu    def EX_IGPF   = instrGuestPageFault
832826a8e0eSXuan Hu    def EX_LGPF   = loadGuestPageFault
833826a8e0eSXuan Hu    def EX_VI     = virtualInstr
834826a8e0eSXuan Hu    def EX_SGPF   = storeGuestPageFault
835826a8e0eSXuan Hu
836f60da58cSXuan Hu    def getAddressMisaligned = Seq(EX_IAM, EX_LAM, EX_SAM)
837f60da58cSXuan Hu
838f60da58cSXuan Hu    def getAccessFault = Seq(EX_IAF, EX_LAF, EX_SAF)
839f60da58cSXuan Hu
840f60da58cSXuan Hu    def getPageFault = Seq(EX_IPF, EX_LPF, EX_SPF)
841f60da58cSXuan Hu
842f60da58cSXuan Hu    def getGuestPageFault = Seq(EX_IGPF, EX_LGPF, EX_SGPF)
843f60da58cSXuan Hu
844bfac3305Speixiaokun    def getLSGuestPageFault = Seq(EX_LGPF, EX_SGPF)
845bfac3305Speixiaokun
846f60da58cSXuan Hu    def getFetchFault = Seq(EX_IAM, EX_IAF, EX_IPF)
847f60da58cSXuan Hu
848f60da58cSXuan Hu    def getLoadFault = Seq(EX_LAM, EX_LAF, EX_LPF)
849f60da58cSXuan Hu
850f60da58cSXuan Hu    def getStoreFault = Seq(EX_SAM, EX_SAF, EX_SPF)
851f60da58cSXuan Hu
8526ab6918fSYinan Xu    def priorities = Seq(
8536ab6918fSYinan Xu      breakPoint, // TODO: different BP has different priority
8546ab6918fSYinan Xu      instrPageFault,
855d0de7e4aSpeixiaokun      instrGuestPageFault,
8566ab6918fSYinan Xu      instrAccessFault,
8576ab6918fSYinan Xu      illegalInstr,
858d0de7e4aSpeixiaokun      virtualInstr,
8596ab6918fSYinan Xu      instrAddrMisaligned,
860d0de7e4aSpeixiaokun      ecallM, ecallS, ecallVS, ecallU,
861d880177dSYinan Xu      storeAddrMisaligned,
862d880177dSYinan Xu      loadAddrMisaligned,
8636ab6918fSYinan Xu      storePageFault,
8646ab6918fSYinan Xu      loadPageFault,
865d0de7e4aSpeixiaokun      storeGuestPageFault,
866d0de7e4aSpeixiaokun      loadGuestPageFault,
8676ab6918fSYinan Xu      storeAccessFault,
868d880177dSYinan Xu      loadAccessFault
8696ab6918fSYinan Xu    )
87073e616deSXuan Hu
87173e616deSXuan Hu    def getHigherExcpThan(excp: Int): Seq[Int] = {
87273e616deSXuan Hu      val idx = this.priorities.indexOf(excp, 0)
87373e616deSXuan Hu      require(idx != -1, s"The irq($excp) does not exists in IntPriority Seq")
87473e616deSXuan Hu      this.priorities.slice(0, idx)
87573e616deSXuan Hu    }
87673e616deSXuan Hu
8776ab6918fSYinan Xu    def all = priorities.distinct.sorted
8786ab6918fSYinan Xu    def frontendSet = Seq(
8796ab6918fSYinan Xu      instrAddrMisaligned,
8806ab6918fSYinan Xu      instrAccessFault,
8816ab6918fSYinan Xu      illegalInstr,
882d0de7e4aSpeixiaokun      instrPageFault,
883d0de7e4aSpeixiaokun      instrGuestPageFault,
8847e0f64b0SGuanghui Cheng      virtualInstr,
8857e0f64b0SGuanghui Cheng      breakPoint
8866ab6918fSYinan Xu    )
8876ab6918fSYinan Xu    def partialSelect(vec: Vec[Bool], select: Seq[Int]): Vec[Bool] = {
8886ab6918fSYinan Xu      val new_vec = Wire(ExceptionVec())
8896ab6918fSYinan Xu      new_vec.foreach(_ := false.B)
8906ab6918fSYinan Xu      select.foreach(i => new_vec(i) := vec(i))
8916ab6918fSYinan Xu      new_vec
8926ab6918fSYinan Xu    }
8936ab6918fSYinan Xu    def selectFrontend(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, frontendSet)
8946ab6918fSYinan Xu    def selectAll(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, ExceptionNO.all)
8956ab6918fSYinan Xu    def selectByFu(vec:Vec[Bool], fuConfig: FuConfig): Vec[Bool] =
8966ab6918fSYinan Xu      partialSelect(vec, fuConfig.exceptionOut)
8976ab6918fSYinan Xu  }
8986ab6918fSYinan Xu
899d2b20d1aSTang Haojin  object TopDownCounters extends Enumeration {
900d2b20d1aSTang Haojin    val NoStall = Value("NoStall") // Base
901d2b20d1aSTang Haojin    // frontend
902d2b20d1aSTang Haojin    val OverrideBubble = Value("OverrideBubble")
903d2b20d1aSTang Haojin    val FtqUpdateBubble = Value("FtqUpdateBubble")
904d2b20d1aSTang Haojin    // val ControlRedirectBubble = Value("ControlRedirectBubble")
905d2b20d1aSTang Haojin    val TAGEMissBubble = Value("TAGEMissBubble")
906d2b20d1aSTang Haojin    val SCMissBubble = Value("SCMissBubble")
907d2b20d1aSTang Haojin    val ITTAGEMissBubble = Value("ITTAGEMissBubble")
908d2b20d1aSTang Haojin    val RASMissBubble = Value("RASMissBubble")
909d2b20d1aSTang Haojin    val MemVioRedirectBubble = Value("MemVioRedirectBubble")
910d2b20d1aSTang Haojin    val OtherRedirectBubble = Value("OtherRedirectBubble")
911d2b20d1aSTang Haojin    val FtqFullStall = Value("FtqFullStall")
912d2b20d1aSTang Haojin
913d2b20d1aSTang Haojin    val ICacheMissBubble = Value("ICacheMissBubble")
914d2b20d1aSTang Haojin    val ITLBMissBubble = Value("ITLBMissBubble")
915d2b20d1aSTang Haojin    val BTBMissBubble = Value("BTBMissBubble")
916d2b20d1aSTang Haojin    val FetchFragBubble = Value("FetchFragBubble")
917d2b20d1aSTang Haojin
918d2b20d1aSTang Haojin    // backend
919d2b20d1aSTang Haojin    // long inst stall at rob head
920d2b20d1aSTang Haojin    val DivStall = Value("DivStall") // int div, float div/sqrt
921d2b20d1aSTang Haojin    val IntNotReadyStall = Value("IntNotReadyStall") // int-inst at rob head not issue
922d2b20d1aSTang Haojin    val FPNotReadyStall = Value("FPNotReadyStall") // fp-inst at rob head not issue
923d2b20d1aSTang Haojin    val MemNotReadyStall = Value("MemNotReadyStall") // mem-inst at rob head not issue
924d2b20d1aSTang Haojin    // freelist full
925d2b20d1aSTang Haojin    val IntFlStall = Value("IntFlStall")
926d2b20d1aSTang Haojin    val FpFlStall = Value("FpFlStall")
9274eebf274Ssinsanction    val VecFlStall = Value("VecFlStall")
928368cbcecSxiaofeibao    val V0FlStall = Value("V0FlStall")
929368cbcecSxiaofeibao    val VlFlStall = Value("VlFlStall")
930368cbcecSxiaofeibao    val MultiFlStall = Value("MultiFlStall")
931d2b20d1aSTang Haojin    // dispatch queue full
932d2b20d1aSTang Haojin    val IntDqStall = Value("IntDqStall")
933d2b20d1aSTang Haojin    val FpDqStall = Value("FpDqStall")
934d2b20d1aSTang Haojin    val LsDqStall = Value("LsDqStall")
935d2b20d1aSTang Haojin
936d2b20d1aSTang Haojin    // memblock
937d2b20d1aSTang Haojin    val LoadTLBStall = Value("LoadTLBStall")
938d2b20d1aSTang Haojin    val LoadL1Stall = Value("LoadL1Stall")
939d2b20d1aSTang Haojin    val LoadL2Stall = Value("LoadL2Stall")
940d2b20d1aSTang Haojin    val LoadL3Stall = Value("LoadL3Stall")
941d2b20d1aSTang Haojin    val LoadMemStall = Value("LoadMemStall")
942d2b20d1aSTang Haojin    val StoreStall = Value("StoreStall") // include store tlb miss
943d2b20d1aSTang Haojin    val AtomicStall = Value("AtomicStall") // atomic, load reserved, store conditional
944d2b20d1aSTang Haojin
945d2b20d1aSTang Haojin    // xs replay (different to gem5)
946d2b20d1aSTang Haojin    val LoadVioReplayStall = Value("LoadVioReplayStall")
947d2b20d1aSTang Haojin    val LoadMSHRReplayStall = Value("LoadMSHRReplayStall")
948d2b20d1aSTang Haojin
949d2b20d1aSTang Haojin    // bad speculation
950d2b20d1aSTang Haojin    val ControlRecoveryStall = Value("ControlRecoveryStall")
951d2b20d1aSTang Haojin    val MemVioRecoveryStall = Value("MemVioRecoveryStall")
952d2b20d1aSTang Haojin    val OtherRecoveryStall = Value("OtherRecoveryStall")
953d2b20d1aSTang Haojin
954d2b20d1aSTang Haojin    val FlushedInsts = Value("FlushedInsts") // control flushed, memvio flushed, others
955d2b20d1aSTang Haojin
956d2b20d1aSTang Haojin    val OtherCoreStall = Value("OtherCoreStall")
957d2b20d1aSTang Haojin
958d2b20d1aSTang Haojin    val NumStallReasons = Value("NumStallReasons")
959d2b20d1aSTang Haojin  }
9609a2e6b8aSLinJiawei}
961