xref: /XiangShan/src/main/scala/xiangshan/package.scala (revision b17126002ab61e8718bde6a1b69c9b5ac32977be)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
179a2e6b8aSLinJiaweiimport chisel3._
189a2e6b8aSLinJiaweiimport chisel3.util._
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
202225d46eSJiawei Linimport freechips.rocketchip.tile.XLen
216ab6918fSYinan Xuimport xiangshan.ExceptionNO._
222225d46eSJiawei Linimport xiangshan.backend.fu._
232225d46eSJiawei Linimport xiangshan.backend.fu.fpu._
246827759bSZhangZifeiimport xiangshan.backend.fu.vector._
258f3b164bSXuan Huimport xiangshan.backend.issue._
26730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig
272225d46eSJiawei Lin
289a2e6b8aSLinJiaweipackage object xiangshan {
299ee9f926SYikeZhou  object SrcType {
301285b047SXuan Hu    def imm = "b000".U
311285b047SXuan Hu    def pc  = "b000".U
321285b047SXuan Hu    def xp  = "b001".U
331285b047SXuan Hu    def fp  = "b010".U
341285b047SXuan Hu    def vp  = "b100".U
3572d67441SXuan Hu    def no  = "b000".U // this src read no reg but cannot be Any value
3604b56283SZhangZifei
371285b047SXuan Hu    // alias
381285b047SXuan Hu    def reg = this.xp
391a3df1feSYikeZhou    def DC  = imm // Don't Care
4057a10886SXuan Hu    def X   = BitPat("b000")
414d24c305SYikeZhou
4204b56283SZhangZifei    def isPc(srcType: UInt) = srcType===pc
4304b56283SZhangZifei    def isImm(srcType: UInt) = srcType===imm
441285b047SXuan Hu    def isReg(srcType: UInt) = srcType(0)
459ca09953SXuan Hu    def isXp(srcType: UInt) = srcType(0)
462b4e8253SYinan Xu    def isFp(srcType: UInt) = srcType(1)
471285b047SXuan Hu    def isVp(srcType: UInt) = srcType(2)
481285b047SXuan Hu    def isPcOrImm(srcType: UInt) = isPc(srcType) || isImm(srcType)
499ca09953SXuan Hu    def isNotReg(srcType: UInt): Bool = !srcType.orR
50351e22f2SXuan Hu    def isVfp(srcType: UInt) = isVp(srcType) || isFp(srcType)
511285b047SXuan Hu    def apply() = UInt(3.W)
529a2e6b8aSLinJiawei  }
539a2e6b8aSLinJiawei
549a2e6b8aSLinJiawei  object SrcState {
55100aa93cSYinan Xu    def busy    = "b0".U
56100aa93cSYinan Xu    def rdy     = "b1".U
57100aa93cSYinan Xu    // def specRdy = "b10".U // speculative ready, for future use
58100aa93cSYinan Xu    def apply() = UInt(1.W)
599ca09953SXuan Hu
609ca09953SXuan Hu    def isReady(state: UInt): Bool = state === this.rdy
619ca09953SXuan Hu    def isBusy(state: UInt): Bool = state === this.busy
629a2e6b8aSLinJiawei  }
639a2e6b8aSLinJiawei
649019e3efSXuan Hu  def FuOpTypeWidth = 9
652225d46eSJiawei Lin  object FuOpType {
6657a10886SXuan Hu    def apply() = UInt(FuOpTypeWidth.W)
6757a10886SXuan Hu    def X = BitPat("b00000000")
68ebd97ecbSzhanglinjuan  }
69518d8658SYinan Xu
707f2b7720SXuan Hu  object VlduType {
71c379dcbeSZiyue-Zhang    // bit encoding: | padding (2bit) || mop (2bit) | lumop(5bit) |
72c379dcbeSZiyue-Zhang    // only unit-stride use lumop
73c379dcbeSZiyue-Zhang    // mop [1:0]
74c379dcbeSZiyue-Zhang    // 0 0 : unit-stride
75c379dcbeSZiyue-Zhang    // 0 1 : indexed-unordered
76c379dcbeSZiyue-Zhang    // 1 0 : strided
77c379dcbeSZiyue-Zhang    // 1 1 : indexed-ordered
78c379dcbeSZiyue-Zhang    // lumop[4:0]
79c379dcbeSZiyue-Zhang    // 0 0 0 0 0 : unit-stride load
80c379dcbeSZiyue-Zhang    // 0 1 0 0 0 : unit-stride, whole register load
81c379dcbeSZiyue-Zhang    // 0 1 0 1 1 : unit-stride, mask load, EEW=8
82c379dcbeSZiyue-Zhang    // 1 0 0 0 0 : unit-stride fault-only-first
83c379dcbeSZiyue-Zhang    def vle       = "b00_00_00000".U
84c379dcbeSZiyue-Zhang    def vlr       = "b00_00_01000".U
85c379dcbeSZiyue-Zhang    def vlm       = "b00_00_01011".U
86c379dcbeSZiyue-Zhang    def vleff     = "b00_00_10000".U
87c379dcbeSZiyue-Zhang    def vluxe     = "b00_01_00000".U
88c379dcbeSZiyue-Zhang    def vlse      = "b00_10_00000".U
89c379dcbeSZiyue-Zhang    def vloxe     = "b00_11_00000".U
9092c6b7edSzhanglinjuan
9192c6b7edSzhanglinjuan    def isStrided(fuOpType: UInt): Bool = fuOpType === vlse
9292c6b7edSzhanglinjuan    def isIndexed(fuOpType: UInt): Bool = fuOpType === vluxe || fuOpType === vloxe
937f2b7720SXuan Hu  }
947f2b7720SXuan Hu
957f2b7720SXuan Hu  object VstuType {
96c379dcbeSZiyue-Zhang    // bit encoding: | padding (2bit) || mop (2bit) | sumop(5bit) |
97c379dcbeSZiyue-Zhang    // only unit-stride use sumop
98c379dcbeSZiyue-Zhang    // mop [1:0]
99c379dcbeSZiyue-Zhang    // 0 0 : unit-stride
100c379dcbeSZiyue-Zhang    // 0 1 : indexed-unordered
101c379dcbeSZiyue-Zhang    // 1 0 : strided
102c379dcbeSZiyue-Zhang    // 1 1 : indexed-ordered
103c379dcbeSZiyue-Zhang    // sumop[4:0]
104c379dcbeSZiyue-Zhang    // 0 0 0 0 0 : unit-stride load
105c379dcbeSZiyue-Zhang    // 0 1 0 0 0 : unit-stride, whole register load
106c379dcbeSZiyue-Zhang    // 0 1 0 1 1 : unit-stride, mask load, EEW=8
107c379dcbeSZiyue-Zhang    def vse       = "b00_00_00000".U
108c379dcbeSZiyue-Zhang    def vsr       = "b00_00_01000".U
109c379dcbeSZiyue-Zhang    def vsm       = "b00_00_01011".U
110c379dcbeSZiyue-Zhang    def vsuxe     = "b00_01_00000".U
111c379dcbeSZiyue-Zhang    def vsse      = "b00_10_00000".U
112c379dcbeSZiyue-Zhang    def vsoxe     = "b00_11_00000".U
11392c6b7edSzhanglinjuan
11492c6b7edSzhanglinjuan    def isStrided(fuOpType: UInt): Bool = fuOpType === vsse
11592c6b7edSzhanglinjuan    def isIndexed(fuOpType: UInt): Bool = fuOpType === vsuxe || fuOpType === vsoxe
1167f2b7720SXuan Hu  }
1177f2b7720SXuan Hu
118d6059658SZiyue Zhang  object IF2VectorType {
119*b1712600SZiyue Zhang    // use last 2 bits for vsew
120*b1712600SZiyue Zhang    def iDup2Vec   = "b1_00".U
121*b1712600SZiyue Zhang    def fDup2Vec   = "b1_01".U
122*b1712600SZiyue Zhang    def immDup2Vec = "b1_10".U
123*b1712600SZiyue Zhang    def i2Vec      = "b0_00".U
124*b1712600SZiyue Zhang    def imm2Vec    = "b0_10".U
125*b1712600SZiyue Zhang    def needDup(bits: UInt): Bool = bits(2)
126*b1712600SZiyue Zhang    def isImm(bits: UInt): Bool = bits(1)
127d6059658SZiyue Zhang  }
128d6059658SZiyue Zhang
129a3edac52SYinan Xu  object CommitType {
130c3abb8b6SYinan Xu    def NORMAL = "b000".U  // int/fp
131c3abb8b6SYinan Xu    def BRANCH = "b001".U  // branch
132c3abb8b6SYinan Xu    def LOAD   = "b010".U  // load
133c3abb8b6SYinan Xu    def STORE  = "b011".U  // store
134518d8658SYinan Xu
135c3abb8b6SYinan Xu    def apply() = UInt(3.W)
136c3abb8b6SYinan Xu    def isFused(commitType: UInt): Bool = commitType(2)
137c3abb8b6SYinan Xu    def isLoadStore(commitType: UInt): Bool = !isFused(commitType) && commitType(1)
138c3abb8b6SYinan Xu    def lsInstIsStore(commitType: UInt): Bool = commitType(0)
139c3abb8b6SYinan Xu    def isStore(commitType: UInt): Bool = isLoadStore(commitType) && lsInstIsStore(commitType)
140c3abb8b6SYinan Xu    def isBranch(commitType: UInt): Bool = commitType(0) && !commitType(1) && !isFused(commitType)
141518d8658SYinan Xu  }
142bfb958a3SYinan Xu
143bfb958a3SYinan Xu  object RedirectLevel {
1442d7c7105SYinan Xu    def flushAfter = "b0".U
1452d7c7105SYinan Xu    def flush      = "b1".U
146bfb958a3SYinan Xu
1472d7c7105SYinan Xu    def apply() = UInt(1.W)
1482d7c7105SYinan Xu    // def isUnconditional(level: UInt) = level(1)
149bfb958a3SYinan Xu    def flushItself(level: UInt) = level(0)
1502d7c7105SYinan Xu    // def isException(level: UInt) = level(1) && level(0)
151bfb958a3SYinan Xu  }
152baf8def6SYinan Xu
153baf8def6SYinan Xu  object ExceptionVec {
154da3bf434SMaxpicca-Li    val ExceptionVecSize = 16
155da3bf434SMaxpicca-Li    def apply() = Vec(ExceptionVecSize, Bool())
156baf8def6SYinan Xu  }
157a8e04b1dSYinan Xu
158c60c1ab4SWilliam Wang  object PMAMode {
1598d9a04fcSWilliam Wang    def R = "b1".U << 0 //readable
1608d9a04fcSWilliam Wang    def W = "b1".U << 1 //writeable
1618d9a04fcSWilliam Wang    def X = "b1".U << 2 //executable
1628d9a04fcSWilliam Wang    def I = "b1".U << 3 //cacheable: icache
1638d9a04fcSWilliam Wang    def D = "b1".U << 4 //cacheable: dcache
1648d9a04fcSWilliam Wang    def S = "b1".U << 5 //enable speculative access
165cff68e26SWilliam Wang    def A = "b1".U << 6 //enable atomic operation, A imply R & W
1668d9a04fcSWilliam Wang    def C = "b1".U << 7 //if it is cacheable is configable
167c60c1ab4SWilliam Wang    def Reserved = "b0".U
168c60c1ab4SWilliam Wang
169c60c1ab4SWilliam Wang    def apply() = UInt(7.W)
170c60c1ab4SWilliam Wang
171c60c1ab4SWilliam Wang    def read(mode: UInt) = mode(0)
172c60c1ab4SWilliam Wang    def write(mode: UInt) = mode(1)
173c60c1ab4SWilliam Wang    def execute(mode: UInt) = mode(2)
174c60c1ab4SWilliam Wang    def icache(mode: UInt) = mode(3)
175c60c1ab4SWilliam Wang    def dcache(mode: UInt) = mode(4)
176c60c1ab4SWilliam Wang    def speculate(mode: UInt) = mode(5)
177c60c1ab4SWilliam Wang    def atomic(mode: UInt) = mode(6)
178c60c1ab4SWilliam Wang    def configable_cache(mode: UInt) = mode(7)
179c60c1ab4SWilliam Wang
180c60c1ab4SWilliam Wang    def strToMode(s: String) = {
181423b9255SWilliam Wang      var result = 0.U(8.W)
182c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("R") >= 0) result = result + R
183c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("W") >= 0) result = result + W
184c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("X") >= 0) result = result + X
185c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("I") >= 0) result = result + I
186c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("D") >= 0) result = result + D
187c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("S") >= 0) result = result + S
188c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("A") >= 0) result = result + A
189c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("C") >= 0) result = result + C
190c60c1ab4SWilliam Wang      result
191c60c1ab4SWilliam Wang    }
192c60c1ab4SWilliam Wang  }
1932225d46eSJiawei Lin
1942225d46eSJiawei Lin
1952225d46eSJiawei Lin  object CSROpType {
1962225d46eSJiawei Lin    def jmp  = "b000".U
1972225d46eSJiawei Lin    def wrt  = "b001".U
1982225d46eSJiawei Lin    def set  = "b010".U
1992225d46eSJiawei Lin    def clr  = "b011".U
200b6900d94SYinan Xu    def wfi  = "b100".U
2012225d46eSJiawei Lin    def wrti = "b101".U
2022225d46eSJiawei Lin    def seti = "b110".U
2032225d46eSJiawei Lin    def clri = "b111".U
2045d669833SYinan Xu    def needAccess(op: UInt): Bool = op(1, 0) =/= 0.U
2052225d46eSJiawei Lin  }
2062225d46eSJiawei Lin
2072225d46eSJiawei Lin  // jump
2082225d46eSJiawei Lin  object JumpOpType {
2092225d46eSJiawei Lin    def jal  = "b00".U
2102225d46eSJiawei Lin    def jalr = "b01".U
2112225d46eSJiawei Lin    def auipc = "b10".U
2122225d46eSJiawei Lin//    def call = "b11_011".U
2132225d46eSJiawei Lin//    def ret  = "b11_100".U
2142225d46eSJiawei Lin    def jumpOpisJalr(op: UInt) = op(0)
2152225d46eSJiawei Lin    def jumpOpisAuipc(op: UInt) = op(1)
2162225d46eSJiawei Lin  }
2172225d46eSJiawei Lin
2182225d46eSJiawei Lin  object FenceOpType {
2192225d46eSJiawei Lin    def fence  = "b10000".U
2202225d46eSJiawei Lin    def sfence = "b10001".U
2212225d46eSJiawei Lin    def fencei = "b10010".U
222af2f7849Shappy-lx    def nofence= "b00000".U
2232225d46eSJiawei Lin  }
2242225d46eSJiawei Lin
2252225d46eSJiawei Lin  object ALUOpType {
226ee8ff153Szfw    // shift optype
227675acc68SYinan Xu    def slliuw     = "b000_0000".U // slliuw: ZEXT(src1[31:0]) << shamt
228675acc68SYinan Xu    def sll        = "b000_0001".U // sll:     src1 << src2
229ee8ff153Szfw
230675acc68SYinan Xu    def bclr       = "b000_0010".U // bclr:    src1 & ~(1 << src2[5:0])
231675acc68SYinan Xu    def bset       = "b000_0011".U // bset:    src1 | (1 << src2[5:0])
232675acc68SYinan Xu    def binv       = "b000_0100".U // binv:    src1 ^ ~(1 << src2[5:0])
233ee8ff153Szfw
234675acc68SYinan Xu    def srl        = "b000_0101".U // srl:     src1 >> src2
235675acc68SYinan Xu    def bext       = "b000_0110".U // bext:    (src1 >> src2)[0]
236675acc68SYinan Xu    def sra        = "b000_0111".U // sra:     src1 >> src2 (arithmetic)
237ee8ff153Szfw
2387b441e5eSYinan Xu    def rol        = "b000_1001".U // rol:     (src1 << src2) | (src1 >> (xlen - src2))
2397b441e5eSYinan Xu    def ror        = "b000_1011".U // ror:     (src1 >> src2) | (src1 << (xlen - src2))
240184a1958Szfw
241ee8ff153Szfw    // RV64 32bit optype
242675acc68SYinan Xu    def addw       = "b001_0000".U // addw:      SEXT((src1 + src2)[31:0])
243675acc68SYinan Xu    def oddaddw    = "b001_0001".U // oddaddw:   SEXT((src1[0] + src2)[31:0])
244675acc68SYinan Xu    def subw       = "b001_0010".U // subw:      SEXT((src1 - src2)[31:0])
24554711376Ssinsanction    def lui32addw  = "b001_0011".U // lui32addw: SEXT(SEXT(src2[11:0], 32) + {src2[31:12], 12'b0}, 64)
246ee8ff153Szfw
247675acc68SYinan Xu    def addwbit    = "b001_0100".U // addwbit:   (src1 + src2)[0]
248675acc68SYinan Xu    def addwbyte   = "b001_0101".U // addwbyte:  (src1 + src2)[7:0]
249675acc68SYinan Xu    def addwzexth  = "b001_0110".U // addwzexth: ZEXT((src1  + src2)[15:0])
250675acc68SYinan Xu    def addwsexth  = "b001_0111".U // addwsexth: SEXT((src1  + src2)[15:0])
251ee8ff153Szfw
252675acc68SYinan Xu    def sllw       = "b001_1000".U // sllw:     SEXT((src1 << src2)[31:0])
253675acc68SYinan Xu    def srlw       = "b001_1001".U // srlw:     SEXT((src1[31:0] >> src2)[31:0])
254675acc68SYinan Xu    def sraw       = "b001_1010".U // sraw:     SEXT((src1[31:0] >> src2)[31:0])
255675acc68SYinan Xu    def rolw       = "b001_1100".U
256675acc68SYinan Xu    def rorw       = "b001_1101".U
257675acc68SYinan Xu
258675acc68SYinan Xu    // ADD-op
259675acc68SYinan Xu    def adduw      = "b010_0000".U // adduw:  src1[31:0]  + src2
260675acc68SYinan Xu    def add        = "b010_0001".U // add:     src1        + src2
261675acc68SYinan Xu    def oddadd     = "b010_0010".U // oddadd:  src1[0]     + src2
262fe528fd6Ssinsanction    def lui32add   = "b010_0011".U // lui32add: SEXT(src2[11:0]) + {src2[63:12], 12'b0}
263675acc68SYinan Xu
264675acc68SYinan Xu    def sr29add    = "b010_0100".U // sr29add: src1[63:29] + src2
265675acc68SYinan Xu    def sr30add    = "b010_0101".U // sr30add: src1[63:30] + src2
266675acc68SYinan Xu    def sr31add    = "b010_0110".U // sr31add: src1[63:31] + src2
267675acc68SYinan Xu    def sr32add    = "b010_0111".U // sr32add: src1[63:32] + src2
268675acc68SYinan Xu
269675acc68SYinan Xu    def sh1adduw   = "b010_1000".U // sh1adduw: {src1[31:0], 1'b0} + src2
270675acc68SYinan Xu    def sh1add     = "b010_1001".U // sh1add: {src1[62:0], 1'b0} + src2
271675acc68SYinan Xu    def sh2adduw   = "b010_1010".U // sh2add_uw: {src1[31:0], 2'b0} + src2
272675acc68SYinan Xu    def sh2add     = "b010_1011".U // sh2add: {src1[61:0], 2'b0} + src2
273675acc68SYinan Xu    def sh3adduw   = "b010_1100".U // sh3add_uw: {src1[31:0], 3'b0} + src2
274675acc68SYinan Xu    def sh3add     = "b010_1101".U // sh3add: {src1[60:0], 3'b0} + src2
275675acc68SYinan Xu    def sh4add     = "b010_1111".U // sh4add: {src1[59:0], 4'b0} + src2
276675acc68SYinan Xu
277675acc68SYinan Xu    // SUB-op: src1 - src2
278675acc68SYinan Xu    def sub        = "b011_0000".U
279675acc68SYinan Xu    def sltu       = "b011_0001".U
280675acc68SYinan Xu    def slt        = "b011_0010".U
281675acc68SYinan Xu    def maxu       = "b011_0100".U
282675acc68SYinan Xu    def minu       = "b011_0101".U
283675acc68SYinan Xu    def max        = "b011_0110".U
284675acc68SYinan Xu    def min        = "b011_0111".U
285675acc68SYinan Xu
286675acc68SYinan Xu    // branch
287675acc68SYinan Xu    def beq        = "b111_0000".U
288675acc68SYinan Xu    def bne        = "b111_0010".U
289675acc68SYinan Xu    def blt        = "b111_1000".U
290675acc68SYinan Xu    def bge        = "b111_1010".U
291675acc68SYinan Xu    def bltu       = "b111_1100".U
292675acc68SYinan Xu    def bgeu       = "b111_1110".U
293675acc68SYinan Xu
294675acc68SYinan Xu    // misc optype
295675acc68SYinan Xu    def and        = "b100_0000".U
296675acc68SYinan Xu    def andn       = "b100_0001".U
297675acc68SYinan Xu    def or         = "b100_0010".U
298675acc68SYinan Xu    def orn        = "b100_0011".U
299675acc68SYinan Xu    def xor        = "b100_0100".U
300675acc68SYinan Xu    def xnor       = "b100_0101".U
301675acc68SYinan Xu    def orcb       = "b100_0110".U
302675acc68SYinan Xu
303675acc68SYinan Xu    def sextb      = "b100_1000".U
304675acc68SYinan Xu    def packh      = "b100_1001".U
305675acc68SYinan Xu    def sexth      = "b100_1010".U
306675acc68SYinan Xu    def packw      = "b100_1011".U
307675acc68SYinan Xu
308675acc68SYinan Xu    def revb       = "b101_0000".U
309675acc68SYinan Xu    def rev8       = "b101_0001".U
310675acc68SYinan Xu    def pack       = "b101_0010".U
311675acc68SYinan Xu    def orh48      = "b101_0011".U
312675acc68SYinan Xu
313675acc68SYinan Xu    def szewl1     = "b101_1000".U
314675acc68SYinan Xu    def szewl2     = "b101_1001".U
315675acc68SYinan Xu    def szewl3     = "b101_1010".U
316675acc68SYinan Xu    def byte2      = "b101_1011".U
317675acc68SYinan Xu
318675acc68SYinan Xu    def andlsb     = "b110_0000".U
319675acc68SYinan Xu    def andzexth   = "b110_0001".U
320675acc68SYinan Xu    def orlsb      = "b110_0010".U
321675acc68SYinan Xu    def orzexth    = "b110_0011".U
322675acc68SYinan Xu    def xorlsb     = "b110_0100".U
323675acc68SYinan Xu    def xorzexth   = "b110_0101".U
324675acc68SYinan Xu    def orcblsb    = "b110_0110".U
325675acc68SYinan Xu    def orcbzexth  = "b110_0111".U
326675acc68SYinan Xu
327675acc68SYinan Xu    def isAddw(func: UInt) = func(6, 4) === "b001".U && !func(3) && !func(1)
328675acc68SYinan Xu    def isSimpleLogic(func: UInt) = func(6, 4) === "b100".U && !func(0)
329675acc68SYinan Xu    def logicToLsb(func: UInt) = Cat("b110".U(3.W), func(3, 1), 0.U(1.W))
330675acc68SYinan Xu    def logicToZexth(func: UInt) = Cat("b110".U(3.W), func(3, 1), 1.U(1.W))
331675acc68SYinan Xu
33257a10886SXuan Hu    def apply() = UInt(FuOpTypeWidth.W)
3332225d46eSJiawei Lin  }
3342225d46eSJiawei Lin
335d91483a6Sfdy  object VSETOpType {
336a8db15d8Sfdy    val setVlmaxBit = 0
337a8db15d8Sfdy    val keepVlBit   = 1
338a8db15d8Sfdy    // destTypeBit == 0: write vl to rd
339a8db15d8Sfdy    // destTypeBit == 1: write vconfig
340a8db15d8Sfdy    val destTypeBit = 5
341a8db15d8Sfdy
342a32c56f4SXuan Hu    // vsetvli's uop
343a32c56f4SXuan Hu    //   rs1!=x0, normal
344a32c56f4SXuan Hu    //     uop0: r(rs1), w(vconfig)     | x[rs1],vtypei  -> vconfig
345a32c56f4SXuan Hu    //     uop1: r(rs1), w(rd)          | x[rs1],vtypei  -> x[rd]
346a32c56f4SXuan Hu    def uvsetvcfg_xi        = "b1010_0000".U
347a32c56f4SXuan Hu    def uvsetrd_xi          = "b1000_0000".U
348a32c56f4SXuan Hu    //   rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype
349a32c56f4SXuan Hu    //     uop0: w(vconfig)             | vlmax, vtypei  -> vconfig
350a32c56f4SXuan Hu    //     uop1: w(rd)                  | vlmax, vtypei  -> x[rd]
351a32c56f4SXuan Hu    def uvsetvcfg_vlmax_i   = "b1010_0001".U
352a32c56f4SXuan Hu    def uvsetrd_vlmax_i     = "b1000_0001".U
353a32c56f4SXuan Hu    //   rs1==x0, rd==x0, keep vl, set vtype
354a32c56f4SXuan Hu    //     uop0: r(vconfig), w(vconfig) | ld_vconfig.vl, vtypei -> vconfig
355a32c56f4SXuan Hu    def uvsetvcfg_keep_v    = "b1010_0010".U
356d91483a6Sfdy
357a32c56f4SXuan Hu    // vsetvl's uop
358a32c56f4SXuan Hu    //   rs1!=x0, normal
359a32c56f4SXuan Hu    //     uop0: r(rs1,rs2), w(vconfig) | x[rs1],x[rs2]  -> vconfig
360a32c56f4SXuan Hu    //     uop1: r(rs1,rs2), w(rd)      | x[rs1],x[rs2]  -> x[rd]
361a32c56f4SXuan Hu    def uvsetvcfg_xx        = "b0110_0000".U
362a32c56f4SXuan Hu    def uvsetrd_xx          = "b0100_0000".U
363a32c56f4SXuan Hu    //   rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype
364a32c56f4SXuan Hu    //     uop0: r(rs2), w(vconfig)     | vlmax, vtypei  -> vconfig
365a32c56f4SXuan Hu    //     uop1: r(rs2), w(rd)          | vlmax, vtypei  -> x[rd]
366a32c56f4SXuan Hu    def uvsetvcfg_vlmax_x   = "b0110_0001".U
367a32c56f4SXuan Hu    def uvsetrd_vlmax_x     = "b0100_0001".U
368a32c56f4SXuan Hu    //   rs1==x0, rd==x0, keep vl, set vtype
369a32c56f4SXuan Hu    //     uop0: r(rs2), w(vtmp)             | x[rs2]               -> vtmp
370a32c56f4SXuan Hu    //     uop0: r(vconfig,vtmp), w(vconfig) | old_vconfig.vl, vtmp -> vconfig
371a32c56f4SXuan Hu    def uvmv_v_x            = "b0110_0010".U
372a32c56f4SXuan Hu    def uvsetvcfg_vv        = "b0111_0010".U
373a32c56f4SXuan Hu
374a32c56f4SXuan Hu    // vsetivli's uop
375a32c56f4SXuan Hu    //     uop0: w(vconfig)             | vli, vtypei    -> vconfig
376a32c56f4SXuan Hu    //     uop1: w(rd)                  | vli, vtypei    -> x[rd]
377a32c56f4SXuan Hu    def uvsetvcfg_ii        = "b0010_0000".U
378a32c56f4SXuan Hu    def uvsetrd_ii          = "b0000_0000".U
379a32c56f4SXuan Hu
380a32c56f4SXuan Hu    def isVsetvl  (func: UInt)  = func(6)
381a32c56f4SXuan Hu    def isVsetvli (func: UInt)  = func(7)
382a32c56f4SXuan Hu    def isVsetivli(func: UInt)  = func(7, 6) === 0.U
383a32c56f4SXuan Hu    def isNormal  (func: UInt)  = func(1, 0) === 0.U
384a8db15d8Sfdy    def isSetVlmax(func: UInt)  = func(setVlmaxBit)
385a8db15d8Sfdy    def isKeepVl  (func: UInt)  = func(keepVlBit)
386a32c56f4SXuan Hu    // RG: region
387a32c56f4SXuan Hu    def writeIntRG(func: UInt)  = !func(5)
388a32c56f4SXuan Hu    def writeVecRG(func: UInt)  = func(5)
389a32c56f4SXuan Hu    def readIntRG (func: UInt)  = !func(4)
390a32c56f4SXuan Hu    def readVecRG (func: UInt)  = func(4)
391a8db15d8Sfdy    // modify fuOpType
392a8db15d8Sfdy    def keepVl(func: UInt)      = func | (1 << keepVlBit).U
393a8db15d8Sfdy    def setVlmax(func: UInt)    = func | (1 << setVlmaxBit).U
394d91483a6Sfdy  }
395d91483a6Sfdy
3963b739f49SXuan Hu  object BRUOpType {
3973b739f49SXuan Hu    // branch
3983b739f49SXuan Hu    def beq        = "b000_000".U
3993b739f49SXuan Hu    def bne        = "b000_001".U
4003b739f49SXuan Hu    def blt        = "b000_100".U
4013b739f49SXuan Hu    def bge        = "b000_101".U
4023b739f49SXuan Hu    def bltu       = "b001_000".U
4033b739f49SXuan Hu    def bgeu       = "b001_001".U
4043b739f49SXuan Hu
4053b739f49SXuan Hu    def getBranchType(func: UInt) = func(3, 1)
4063b739f49SXuan Hu    def isBranchInvert(func: UInt) = func(0)
4073b739f49SXuan Hu  }
4083b739f49SXuan Hu
4093b739f49SXuan Hu  object MULOpType {
4103b739f49SXuan Hu    // mul
4113b739f49SXuan Hu    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
4123b739f49SXuan Hu    def mul    = "b00000".U
4133b739f49SXuan Hu    def mulh   = "b00001".U
4143b739f49SXuan Hu    def mulhsu = "b00010".U
4153b739f49SXuan Hu    def mulhu  = "b00011".U
4163b739f49SXuan Hu    def mulw   = "b00100".U
4173b739f49SXuan Hu
4183b739f49SXuan Hu    def mulw7  = "b01100".U
4193b739f49SXuan Hu    def isSign(op: UInt) = !op(1)
4203b739f49SXuan Hu    def isW(op: UInt) = op(2)
4213b739f49SXuan Hu    def isH(op: UInt) = op(1, 0) =/= 0.U
4223b739f49SXuan Hu    def getOp(op: UInt) = Cat(op(3), op(1, 0))
4233b739f49SXuan Hu  }
4243b739f49SXuan Hu
4253b739f49SXuan Hu  object DIVOpType {
4263b739f49SXuan Hu    // div
4273b739f49SXuan Hu    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
4283b739f49SXuan Hu    def div    = "b10000".U
4293b739f49SXuan Hu    def divu   = "b10010".U
4303b739f49SXuan Hu    def rem    = "b10001".U
4313b739f49SXuan Hu    def remu   = "b10011".U
4323b739f49SXuan Hu
4333b739f49SXuan Hu    def divw   = "b10100".U
4343b739f49SXuan Hu    def divuw  = "b10110".U
4353b739f49SXuan Hu    def remw   = "b10101".U
4363b739f49SXuan Hu    def remuw  = "b10111".U
4373b739f49SXuan Hu
4383b739f49SXuan Hu    def isSign(op: UInt) = !op(1)
4393b739f49SXuan Hu    def isW(op: UInt) = op(2)
4403b739f49SXuan Hu    def isH(op: UInt) = op(0)
4413b739f49SXuan Hu  }
4423b739f49SXuan Hu
4432225d46eSJiawei Lin  object MDUOpType {
4442225d46eSJiawei Lin    // mul
4452225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
4462225d46eSJiawei Lin    def mul    = "b00000".U
4472225d46eSJiawei Lin    def mulh   = "b00001".U
4482225d46eSJiawei Lin    def mulhsu = "b00010".U
4492225d46eSJiawei Lin    def mulhu  = "b00011".U
4502225d46eSJiawei Lin    def mulw   = "b00100".U
4512225d46eSJiawei Lin
45288825c5cSYinan Xu    def mulw7  = "b01100".U
45388825c5cSYinan Xu
4542225d46eSJiawei Lin    // div
4552225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
45688825c5cSYinan Xu    def div    = "b10000".U
45788825c5cSYinan Xu    def divu   = "b10010".U
45888825c5cSYinan Xu    def rem    = "b10001".U
45988825c5cSYinan Xu    def remu   = "b10011".U
4602225d46eSJiawei Lin
46188825c5cSYinan Xu    def divw   = "b10100".U
46288825c5cSYinan Xu    def divuw  = "b10110".U
46388825c5cSYinan Xu    def remw   = "b10101".U
46488825c5cSYinan Xu    def remuw  = "b10111".U
4652225d46eSJiawei Lin
46688825c5cSYinan Xu    def isMul(op: UInt) = !op(4)
46788825c5cSYinan Xu    def isDiv(op: UInt) = op(4)
4682225d46eSJiawei Lin
4692225d46eSJiawei Lin    def isDivSign(op: UInt) = isDiv(op) && !op(1)
4702225d46eSJiawei Lin    def isW(op: UInt) = op(2)
4712225d46eSJiawei Lin    def isH(op: UInt) = (isDiv(op) && op(0)) || (isMul(op) && op(1, 0) =/= 0.U)
4722225d46eSJiawei Lin    def getMulOp(op: UInt) = op(1, 0)
4732225d46eSJiawei Lin  }
4742225d46eSJiawei Lin
4752225d46eSJiawei Lin  object LSUOpType {
476d200f594SWilliam Wang    // load pipeline
4772225d46eSJiawei Lin
478d200f594SWilliam Wang    // normal load
479d200f594SWilliam Wang    // Note: bit(1, 0) are size, DO NOT CHANGE
480d200f594SWilliam Wang    // bit encoding: | load 0 | is unsigned(1bit) | size(2bit) |
481d200f594SWilliam Wang    def lb       = "b0000".U
482d200f594SWilliam Wang    def lh       = "b0001".U
483d200f594SWilliam Wang    def lw       = "b0010".U
484d200f594SWilliam Wang    def ld       = "b0011".U
485d200f594SWilliam Wang    def lbu      = "b0100".U
486d200f594SWilliam Wang    def lhu      = "b0101".U
487d200f594SWilliam Wang    def lwu      = "b0110".U
488ca18a0b4SWilliam Wang
489d200f594SWilliam Wang    // Zicbop software prefetch
490d200f594SWilliam Wang    // bit encoding: | prefetch 1 | 0 | prefetch type (2bit) |
491d200f594SWilliam Wang    def prefetch_i = "b1000".U // TODO
492d200f594SWilliam Wang    def prefetch_r = "b1001".U
493d200f594SWilliam Wang    def prefetch_w = "b1010".U
494ca18a0b4SWilliam Wang
495d200f594SWilliam Wang    def isPrefetch(op: UInt): Bool = op(3)
496d200f594SWilliam Wang
497d200f594SWilliam Wang    // store pipeline
498d200f594SWilliam Wang    // normal store
499d200f594SWilliam Wang    // bit encoding: | store 00 | size(2bit) |
500d200f594SWilliam Wang    def sb       = "b0000".U
501d200f594SWilliam Wang    def sh       = "b0001".U
502d200f594SWilliam Wang    def sw       = "b0010".U
503d200f594SWilliam Wang    def sd       = "b0011".U
504d200f594SWilliam Wang
505d200f594SWilliam Wang    // l1 cache op
506d200f594SWilliam Wang    // bit encoding: | cbo_zero 01 | size(2bit) 11 |
507d200f594SWilliam Wang    def cbo_zero  = "b0111".U
508d200f594SWilliam Wang
509d200f594SWilliam Wang    // llc op
510d200f594SWilliam Wang    // bit encoding: | prefetch 11 | suboptype(2bit) |
511d200f594SWilliam Wang    def cbo_clean = "b1100".U
512d200f594SWilliam Wang    def cbo_flush = "b1101".U
513d200f594SWilliam Wang    def cbo_inval = "b1110".U
514d200f594SWilliam Wang
515d200f594SWilliam Wang    def isCbo(op: UInt): Bool = op(3, 2) === "b11".U
5162225d46eSJiawei Lin
5172225d46eSJiawei Lin    // atomics
5182225d46eSJiawei Lin    // bit(1, 0) are size
5192225d46eSJiawei Lin    // since atomics use a different fu type
5202225d46eSJiawei Lin    // so we can safely reuse other load/store's encodings
521d200f594SWilliam Wang    // bit encoding: | optype(4bit) | size (2bit) |
5222225d46eSJiawei Lin    def lr_w      = "b000010".U
5232225d46eSJiawei Lin    def sc_w      = "b000110".U
5242225d46eSJiawei Lin    def amoswap_w = "b001010".U
5252225d46eSJiawei Lin    def amoadd_w  = "b001110".U
5262225d46eSJiawei Lin    def amoxor_w  = "b010010".U
5272225d46eSJiawei Lin    def amoand_w  = "b010110".U
5282225d46eSJiawei Lin    def amoor_w   = "b011010".U
5292225d46eSJiawei Lin    def amomin_w  = "b011110".U
5302225d46eSJiawei Lin    def amomax_w  = "b100010".U
5312225d46eSJiawei Lin    def amominu_w = "b100110".U
5322225d46eSJiawei Lin    def amomaxu_w = "b101010".U
5332225d46eSJiawei Lin
5342225d46eSJiawei Lin    def lr_d      = "b000011".U
5352225d46eSJiawei Lin    def sc_d      = "b000111".U
5362225d46eSJiawei Lin    def amoswap_d = "b001011".U
5372225d46eSJiawei Lin    def amoadd_d  = "b001111".U
5382225d46eSJiawei Lin    def amoxor_d  = "b010011".U
5392225d46eSJiawei Lin    def amoand_d  = "b010111".U
5402225d46eSJiawei Lin    def amoor_d   = "b011011".U
5412225d46eSJiawei Lin    def amomin_d  = "b011111".U
5422225d46eSJiawei Lin    def amomax_d  = "b100011".U
5432225d46eSJiawei Lin    def amominu_d = "b100111".U
5442225d46eSJiawei Lin    def amomaxu_d = "b101011".U
545b6982e83SLemover
546b6982e83SLemover    def size(op: UInt) = op(1,0)
5472225d46eSJiawei Lin  }
5482225d46eSJiawei Lin
5493feeca58Szfw  object BKUOpType {
550ee8ff153Szfw
5513feeca58Szfw    def clmul       = "b000000".U
5523feeca58Szfw    def clmulh      = "b000001".U
5533feeca58Szfw    def clmulr      = "b000010".U
5543feeca58Szfw    def xpermn      = "b000100".U
5553feeca58Szfw    def xpermb      = "b000101".U
556ee8ff153Szfw
5573feeca58Szfw    def clz         = "b001000".U
5583feeca58Szfw    def clzw        = "b001001".U
5593feeca58Szfw    def ctz         = "b001010".U
5603feeca58Szfw    def ctzw        = "b001011".U
5613feeca58Szfw    def cpop        = "b001100".U
5623feeca58Szfw    def cpopw       = "b001101".U
56307596dc6Szfw
5643feeca58Szfw    // 01xxxx is reserve
5653feeca58Szfw    def aes64es     = "b100000".U
5663feeca58Szfw    def aes64esm    = "b100001".U
5673feeca58Szfw    def aes64ds     = "b100010".U
5683feeca58Szfw    def aes64dsm    = "b100011".U
5693feeca58Szfw    def aes64im     = "b100100".U
5703feeca58Szfw    def aes64ks1i   = "b100101".U
5713feeca58Szfw    def aes64ks2    = "b100110".U
5723feeca58Szfw
5733feeca58Szfw    // merge to two instruction sm4ks & sm4ed
57419bcce38SFawang Zhang    def sm4ed0      = "b101000".U
57519bcce38SFawang Zhang    def sm4ed1      = "b101001".U
57619bcce38SFawang Zhang    def sm4ed2      = "b101010".U
57719bcce38SFawang Zhang    def sm4ed3      = "b101011".U
57819bcce38SFawang Zhang    def sm4ks0      = "b101100".U
57919bcce38SFawang Zhang    def sm4ks1      = "b101101".U
58019bcce38SFawang Zhang    def sm4ks2      = "b101110".U
58119bcce38SFawang Zhang    def sm4ks3      = "b101111".U
5823feeca58Szfw
5833feeca58Szfw    def sha256sum0  = "b110000".U
5843feeca58Szfw    def sha256sum1  = "b110001".U
5853feeca58Szfw    def sha256sig0  = "b110010".U
5863feeca58Szfw    def sha256sig1  = "b110011".U
5873feeca58Szfw    def sha512sum0  = "b110100".U
5883feeca58Szfw    def sha512sum1  = "b110101".U
5893feeca58Szfw    def sha512sig0  = "b110110".U
5903feeca58Szfw    def sha512sig1  = "b110111".U
5913feeca58Szfw
5923feeca58Szfw    def sm3p0       = "b111000".U
5933feeca58Szfw    def sm3p1       = "b111001".U
594ee8ff153Szfw  }
595ee8ff153Szfw
5962225d46eSJiawei Lin  object BTBtype {
5972225d46eSJiawei Lin    def B = "b00".U  // branch
5982225d46eSJiawei Lin    def J = "b01".U  // jump
5992225d46eSJiawei Lin    def I = "b10".U  // indirect
6002225d46eSJiawei Lin    def R = "b11".U  // return
6012225d46eSJiawei Lin
6022225d46eSJiawei Lin    def apply() = UInt(2.W)
6032225d46eSJiawei Lin  }
6042225d46eSJiawei Lin
6052225d46eSJiawei Lin  object SelImm {
606ee8ff153Szfw    def IMM_X  = "b0111".U
607d91483a6Sfdy    def IMM_S  = "b1110".U
608ee8ff153Szfw    def IMM_SB = "b0001".U
609ee8ff153Szfw    def IMM_U  = "b0010".U
610ee8ff153Szfw    def IMM_UJ = "b0011".U
611ee8ff153Szfw    def IMM_I  = "b0100".U
612ee8ff153Szfw    def IMM_Z  = "b0101".U
613ee8ff153Szfw    def INVALID_INSTR = "b0110".U
614ee8ff153Szfw    def IMM_B6 = "b1000".U
6152225d46eSJiawei Lin
61658c35d23Shuxuan0307    def IMM_OPIVIS = "b1001".U
61758c35d23Shuxuan0307    def IMM_OPIVIU = "b1010".U
618912e2179SXuan Hu    def IMM_VSETVLI   = "b1100".U
619912e2179SXuan Hu    def IMM_VSETIVLI  = "b1101".U
620fe528fd6Ssinsanction    def IMM_LUI32 = "b1011".U
62158c35d23Shuxuan0307
62257a10886SXuan Hu    def X      = BitPat("b0000")
6236e7c9679Shuxuan0307
624ee8ff153Szfw    def apply() = UInt(4.W)
6250655b1a0SXuan Hu
6260655b1a0SXuan Hu    def mkString(immType: UInt) : String = {
6270655b1a0SXuan Hu      val strMap = Map(
6280655b1a0SXuan Hu        IMM_S.litValue         -> "S",
6290655b1a0SXuan Hu        IMM_SB.litValue        -> "SB",
6300655b1a0SXuan Hu        IMM_U.litValue         -> "U",
6310655b1a0SXuan Hu        IMM_UJ.litValue        -> "UJ",
6320655b1a0SXuan Hu        IMM_I.litValue         -> "I",
6330655b1a0SXuan Hu        IMM_Z.litValue         -> "Z",
6340655b1a0SXuan Hu        IMM_B6.litValue        -> "B6",
6350655b1a0SXuan Hu        IMM_OPIVIS.litValue    -> "VIS",
6360655b1a0SXuan Hu        IMM_OPIVIU.litValue    -> "VIU",
6370655b1a0SXuan Hu        IMM_VSETVLI.litValue   -> "VSETVLI",
6380655b1a0SXuan Hu        IMM_VSETIVLI.litValue  -> "VSETIVLI",
639fe528fd6Ssinsanction        IMM_LUI32.litValue     -> "LUI32",
6400655b1a0SXuan Hu        INVALID_INSTR.litValue -> "INVALID",
6410655b1a0SXuan Hu      )
6420655b1a0SXuan Hu      strMap(immType.litValue)
6430655b1a0SXuan Hu    }
6442225d46eSJiawei Lin  }
6452225d46eSJiawei Lin
646e2695e90SzhanglyGit  object UopSplitType {
647d91483a6Sfdy    def SCA_SIM          = "b000000".U //
648e25c13faSXuan Hu    def VSET             = "b010001".U // dirty: vset
649d91483a6Sfdy    def VEC_VVV          = "b010010".U // VEC_VVV
650d91483a6Sfdy    def VEC_VXV          = "b010011".U // VEC_VXV
651d91483a6Sfdy    def VEC_0XV          = "b010100".U // VEC_0XV
652d91483a6Sfdy    def VEC_VVW          = "b010101".U // VEC_VVW
653d91483a6Sfdy    def VEC_WVW          = "b010110".U // VEC_WVW
654d91483a6Sfdy    def VEC_VXW          = "b010111".U // VEC_VXW
655d91483a6Sfdy    def VEC_WXW          = "b011000".U // VEC_WXW
656d91483a6Sfdy    def VEC_WVV          = "b011001".U // VEC_WVV
657d91483a6Sfdy    def VEC_WXV          = "b011010".U // VEC_WXV
658d91483a6Sfdy    def VEC_EXT2         = "b011011".U // VF2 0 -> V
659d91483a6Sfdy    def VEC_EXT4         = "b011100".U // VF4 0 -> V
660d91483a6Sfdy    def VEC_EXT8         = "b011101".U // VF8 0 -> V
661d91483a6Sfdy    def VEC_VVM          = "b011110".U // VEC_VVM
662d91483a6Sfdy    def VEC_VXM          = "b011111".U // VEC_VXM
663d91483a6Sfdy    def VEC_SLIDE1UP     = "b100000".U // vslide1up.vx
664d91483a6Sfdy    def VEC_FSLIDE1UP    = "b100001".U // vfslide1up.vf
665d91483a6Sfdy    def VEC_SLIDE1DOWN   = "b100010".U // vslide1down.vx
666d91483a6Sfdy    def VEC_FSLIDE1DOWN  = "b100011".U // vfslide1down.vf
667d91483a6Sfdy    def VEC_VRED         = "b100100".U // VEC_VRED
668d91483a6Sfdy    def VEC_SLIDEUP      = "b100101".U // VEC_SLIDEUP
669d91483a6Sfdy    def VEC_SLIDEDOWN    = "b100111".U // VEC_SLIDEDOWN
670d91483a6Sfdy    def VEC_M0X          = "b101001".U // VEC_M0X  0MV
671d91483a6Sfdy    def VEC_MVV          = "b101010".U // VEC_MVV  VMV
672d91483a6Sfdy    def VEC_M0X_VFIRST   = "b101011".U //
67384260280Sczw    def VEC_VWW          = "b101100".U //
67465df1368Sczw    def VEC_RGATHER      = "b101101".U // vrgather.vv, vrgather.vi
67565df1368Sczw    def VEC_RGATHER_VX   = "b101110".U // vrgather.vx
67665df1368Sczw    def VEC_RGATHEREI16  = "b101111".U // vrgatherei16.vv
677adf68ff3Sczw    def VEC_COMPRESS     = "b110000".U // vcompress.vm
678c4501a6fSZiyue-Zhang    def VEC_US_LDST      = "b110001".U // vector unit-strided load/store
679c4501a6fSZiyue-Zhang    def VEC_S_LDST       = "b110010".U // vector strided load/store
680c4501a6fSZiyue-Zhang    def VEC_I_LDST       = "b110011".U // vector indexed load/store
681684d7aceSxiaofeibao-xjtu    def VEC_VFV          = "b111000".U // VEC_VFV
6823748ec56Sxiaofeibao-xjtu    def VEC_VFW          = "b111001".U // VEC_VFW
6833748ec56Sxiaofeibao-xjtu    def VEC_WFW          = "b111010".U // VEC_WVW
684f06d6d60Sxiaofeibao-xjtu    def VEC_VFM          = "b111011".U // VEC_VFM
685582849ffSxiaofeibao-xjtu    def VEC_VFRED        = "b111100".U // VEC_VFRED
686b94b1889Sxiaofeibao-xjtu    def VEC_VFREDOSUM    = "b111101".U // VEC_VFREDOSUM
687d91483a6Sfdy    def VEC_M0M          = "b000000".U // VEC_M0M
688d91483a6Sfdy    def VEC_MMM          = "b000000".U // VEC_MMM
6890a34fc22SZiyue Zhang    def VEC_MVNR         = "b000100".U // vmvnr
690d91483a6Sfdy    def dummy     = "b111111".U
691d91483a6Sfdy
692d91483a6Sfdy    def X = BitPat("b000000")
693d91483a6Sfdy
694d91483a6Sfdy    def apply() = UInt(6.W)
695e2695e90SzhanglyGit    def needSplit(UopSplitType: UInt) = UopSplitType(4) || UopSplitType(5)
696d91483a6Sfdy  }
697d91483a6Sfdy
6986ab6918fSYinan Xu  object ExceptionNO {
6996ab6918fSYinan Xu    def instrAddrMisaligned = 0
7006ab6918fSYinan Xu    def instrAccessFault    = 1
7016ab6918fSYinan Xu    def illegalInstr        = 2
7026ab6918fSYinan Xu    def breakPoint          = 3
7036ab6918fSYinan Xu    def loadAddrMisaligned  = 4
7046ab6918fSYinan Xu    def loadAccessFault     = 5
7056ab6918fSYinan Xu    def storeAddrMisaligned = 6
7066ab6918fSYinan Xu    def storeAccessFault    = 7
7076ab6918fSYinan Xu    def ecallU              = 8
7086ab6918fSYinan Xu    def ecallS              = 9
7096ab6918fSYinan Xu    def ecallM              = 11
7106ab6918fSYinan Xu    def instrPageFault      = 12
7116ab6918fSYinan Xu    def loadPageFault       = 13
7126ab6918fSYinan Xu    // def singleStep          = 14
7136ab6918fSYinan Xu    def storePageFault      = 15
7146ab6918fSYinan Xu    def priorities = Seq(
7156ab6918fSYinan Xu      breakPoint, // TODO: different BP has different priority
7166ab6918fSYinan Xu      instrPageFault,
7176ab6918fSYinan Xu      instrAccessFault,
7186ab6918fSYinan Xu      illegalInstr,
7196ab6918fSYinan Xu      instrAddrMisaligned,
7206ab6918fSYinan Xu      ecallM, ecallS, ecallU,
721d880177dSYinan Xu      storeAddrMisaligned,
722d880177dSYinan Xu      loadAddrMisaligned,
7236ab6918fSYinan Xu      storePageFault,
7246ab6918fSYinan Xu      loadPageFault,
7256ab6918fSYinan Xu      storeAccessFault,
726d880177dSYinan Xu      loadAccessFault
7276ab6918fSYinan Xu    )
7286ab6918fSYinan Xu    def all = priorities.distinct.sorted
7296ab6918fSYinan Xu    def frontendSet = Seq(
7306ab6918fSYinan Xu      instrAddrMisaligned,
7316ab6918fSYinan Xu      instrAccessFault,
7326ab6918fSYinan Xu      illegalInstr,
7336ab6918fSYinan Xu      instrPageFault
7346ab6918fSYinan Xu    )
7356ab6918fSYinan Xu    def partialSelect(vec: Vec[Bool], select: Seq[Int]): Vec[Bool] = {
7366ab6918fSYinan Xu      val new_vec = Wire(ExceptionVec())
7376ab6918fSYinan Xu      new_vec.foreach(_ := false.B)
7386ab6918fSYinan Xu      select.foreach(i => new_vec(i) := vec(i))
7396ab6918fSYinan Xu      new_vec
7406ab6918fSYinan Xu    }
7416ab6918fSYinan Xu    def selectFrontend(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, frontendSet)
7426ab6918fSYinan Xu    def selectAll(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, ExceptionNO.all)
7436ab6918fSYinan Xu    def selectByFu(vec:Vec[Bool], fuConfig: FuConfig): Vec[Bool] =
7446ab6918fSYinan Xu      partialSelect(vec, fuConfig.exceptionOut)
7456ab6918fSYinan Xu  }
7466ab6918fSYinan Xu
747d2b20d1aSTang Haojin  object TopDownCounters extends Enumeration {
748d2b20d1aSTang Haojin    val NoStall = Value("NoStall") // Base
749d2b20d1aSTang Haojin    // frontend
750d2b20d1aSTang Haojin    val OverrideBubble = Value("OverrideBubble")
751d2b20d1aSTang Haojin    val FtqUpdateBubble = Value("FtqUpdateBubble")
752d2b20d1aSTang Haojin    // val ControlRedirectBubble = Value("ControlRedirectBubble")
753d2b20d1aSTang Haojin    val TAGEMissBubble = Value("TAGEMissBubble")
754d2b20d1aSTang Haojin    val SCMissBubble = Value("SCMissBubble")
755d2b20d1aSTang Haojin    val ITTAGEMissBubble = Value("ITTAGEMissBubble")
756d2b20d1aSTang Haojin    val RASMissBubble = Value("RASMissBubble")
757d2b20d1aSTang Haojin    val MemVioRedirectBubble = Value("MemVioRedirectBubble")
758d2b20d1aSTang Haojin    val OtherRedirectBubble = Value("OtherRedirectBubble")
759d2b20d1aSTang Haojin    val FtqFullStall = Value("FtqFullStall")
760d2b20d1aSTang Haojin
761d2b20d1aSTang Haojin    val ICacheMissBubble = Value("ICacheMissBubble")
762d2b20d1aSTang Haojin    val ITLBMissBubble = Value("ITLBMissBubble")
763d2b20d1aSTang Haojin    val BTBMissBubble = Value("BTBMissBubble")
764d2b20d1aSTang Haojin    val FetchFragBubble = Value("FetchFragBubble")
765d2b20d1aSTang Haojin
766d2b20d1aSTang Haojin    // backend
767d2b20d1aSTang Haojin    // long inst stall at rob head
768d2b20d1aSTang Haojin    val DivStall = Value("DivStall") // int div, float div/sqrt
769d2b20d1aSTang Haojin    val IntNotReadyStall = Value("IntNotReadyStall") // int-inst at rob head not issue
770d2b20d1aSTang Haojin    val FPNotReadyStall = Value("FPNotReadyStall") // fp-inst at rob head not issue
771d2b20d1aSTang Haojin    val MemNotReadyStall = Value("MemNotReadyStall") // mem-inst at rob head not issue
772d2b20d1aSTang Haojin    // freelist full
773d2b20d1aSTang Haojin    val IntFlStall = Value("IntFlStall")
774d2b20d1aSTang Haojin    val FpFlStall = Value("FpFlStall")
775d2b20d1aSTang Haojin    // dispatch queue full
776d2b20d1aSTang Haojin    val IntDqStall = Value("IntDqStall")
777d2b20d1aSTang Haojin    val FpDqStall = Value("FpDqStall")
778d2b20d1aSTang Haojin    val LsDqStall = Value("LsDqStall")
779d2b20d1aSTang Haojin
780d2b20d1aSTang Haojin    // memblock
781d2b20d1aSTang Haojin    val LoadTLBStall = Value("LoadTLBStall")
782d2b20d1aSTang Haojin    val LoadL1Stall = Value("LoadL1Stall")
783d2b20d1aSTang Haojin    val LoadL2Stall = Value("LoadL2Stall")
784d2b20d1aSTang Haojin    val LoadL3Stall = Value("LoadL3Stall")
785d2b20d1aSTang Haojin    val LoadMemStall = Value("LoadMemStall")
786d2b20d1aSTang Haojin    val StoreStall = Value("StoreStall") // include store tlb miss
787d2b20d1aSTang Haojin    val AtomicStall = Value("AtomicStall") // atomic, load reserved, store conditional
788d2b20d1aSTang Haojin
789d2b20d1aSTang Haojin    // xs replay (different to gem5)
790d2b20d1aSTang Haojin    val LoadVioReplayStall = Value("LoadVioReplayStall")
791d2b20d1aSTang Haojin    val LoadMSHRReplayStall = Value("LoadMSHRReplayStall")
792d2b20d1aSTang Haojin
793d2b20d1aSTang Haojin    // bad speculation
794d2b20d1aSTang Haojin    val ControlRecoveryStall = Value("ControlRecoveryStall")
795d2b20d1aSTang Haojin    val MemVioRecoveryStall = Value("MemVioRecoveryStall")
796d2b20d1aSTang Haojin    val OtherRecoveryStall = Value("OtherRecoveryStall")
797d2b20d1aSTang Haojin
798d2b20d1aSTang Haojin    val FlushedInsts = Value("FlushedInsts") // control flushed, memvio flushed, others
799d2b20d1aSTang Haojin
800d2b20d1aSTang Haojin    val OtherCoreStall = Value("OtherCoreStall")
801d2b20d1aSTang Haojin
802d2b20d1aSTang Haojin    val NumStallReasons = Value("NumStallReasons")
803d2b20d1aSTang Haojin  }
8049a2e6b8aSLinJiawei}
805