xref: /XiangShan/src/main/scala/xiangshan/package.scala (revision a58e33519795596dc4f85fe66907cbc7dde2d66a)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
179a2e6b8aSLinJiaweiimport chisel3._
189a2e6b8aSLinJiaweiimport chisel3.util._
199a2e6b8aSLinJiawei
202225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
212225d46eSJiawei Linimport freechips.rocketchip.tile.XLen
222225d46eSJiawei Linimport xiangshan.backend.fu._
232225d46eSJiawei Linimport xiangshan.backend.fu.fpu._
242225d46eSJiawei Linimport xiangshan.backend.exu._
2585b4cd54SYinan Xuimport xiangshan.backend.Std
262225d46eSJiawei Lin
279a2e6b8aSLinJiaweipackage object xiangshan {
289ee9f926SYikeZhou  object SrcType {
299a2e6b8aSLinJiawei    def reg = "b00".U
309a2e6b8aSLinJiawei    def pc  = "b01".U
319a2e6b8aSLinJiawei    def imm = "b01".U
329a2e6b8aSLinJiawei    def fp  = "b10".U
3304b56283SZhangZifei
341a3df1feSYikeZhou    def DC = imm // Don't Care
354d24c305SYikeZhou
3604b56283SZhangZifei    def isReg(srcType: UInt) = srcType===reg
3704b56283SZhangZifei    def isPc(srcType: UInt) = srcType===pc
3804b56283SZhangZifei    def isImm(srcType: UInt) = srcType===imm
3904b56283SZhangZifei    def isFp(srcType: UInt) = srcType===fp
40c9ebdf90SYinan Xu    def isPcOrImm(srcType: UInt) = srcType(0)
41c9ebdf90SYinan Xu    def isRegOrFp(srcType: UInt) = !srcType(1)
42c9ebdf90SYinan Xu    def regIsFp(srcType: UInt) = srcType(1)
4304b56283SZhangZifei
449a2e6b8aSLinJiawei    def apply() = UInt(2.W)
459a2e6b8aSLinJiawei  }
469a2e6b8aSLinJiawei
479a2e6b8aSLinJiawei  object SrcState {
48100aa93cSYinan Xu    def busy    = "b0".U
49100aa93cSYinan Xu    def rdy     = "b1".U
50100aa93cSYinan Xu    // def specRdy = "b10".U // speculative ready, for future use
51100aa93cSYinan Xu    def apply() = UInt(1.W)
529a2e6b8aSLinJiawei  }
539a2e6b8aSLinJiawei
542225d46eSJiawei Lin  object FuType {
55cafb3558SLinJiawei    def jmp          = "b0000".U
56cafb3558SLinJiawei    def i2f          = "b0001".U
57cafb3558SLinJiawei    def csr          = "b0010".U
58975b9ea3SYinan Xu    def alu          = "b0110".U
59cafb3558SLinJiawei    def mul          = "b0100".U
60cafb3558SLinJiawei    def div          = "b0101".U
61975b9ea3SYinan Xu    def fence        = "b0011".U
62ee8ff153Szfw    def bmu          = "b0111".U
63cafb3558SLinJiawei
64cafb3558SLinJiawei    def fmac         = "b1000".U
6592ab24ebSYinan Xu    def fmisc        = "b1011".U
66cafb3558SLinJiawei    def fDivSqrt     = "b1010".U
67cafb3558SLinJiawei
68cafb3558SLinJiawei    def ldu          = "b1100".U
69cafb3558SLinJiawei    def stu          = "b1101".U
7092ab24ebSYinan Xu    def mou          = "b1111".U // for amo, lr, sc, fence
719a2e6b8aSLinJiawei
72ee8ff153Szfw    def num = 14
732225d46eSJiawei Lin
749a2e6b8aSLinJiawei    def apply() = UInt(log2Up(num).W)
759a2e6b8aSLinJiawei
76cafb3558SLinJiawei    def isIntExu(fuType: UInt) = !fuType(3)
776ac289b3SLinJiawei    def isJumpExu(fuType: UInt) = fuType === jmp
78cafb3558SLinJiawei    def isFpExu(fuType: UInt) = fuType(3, 2) === "b10".U
79cafb3558SLinJiawei    def isMemExu(fuType: UInt) = fuType(3, 2) === "b11".U
8092ab24ebSYinan Xu    def isLoadStore(fuType: UInt) = isMemExu(fuType) && !fuType(1)
8192ab24ebSYinan Xu    def isStoreExu(fuType: UInt) = isMemExu(fuType) && fuType(0)
820f9d3717SYinan Xu    def isAMO(fuType: UInt) = fuType(1)
8392ab24ebSYinan Xu
8492ab24ebSYinan Xu    def jmpCanAccept(fuType: UInt) = !fuType(2)
85ee8ff153Szfw    def mduCanAccept(fuType: UInt) = fuType(2) && !fuType(1) || fuType(2) && fuType(1) && fuType(0)
86ee8ff153Szfw    def aluCanAccept(fuType: UInt) = fuType(2) && fuType(1) && !fuType(0)
8792ab24ebSYinan Xu
8892ab24ebSYinan Xu    def fmacCanAccept(fuType: UInt) = !fuType(1)
8992ab24ebSYinan Xu    def fmiscCanAccept(fuType: UInt) = fuType(1)
9092ab24ebSYinan Xu
9192ab24ebSYinan Xu    def loadCanAccept(fuType: UInt) = !fuType(0)
9292ab24ebSYinan Xu    def storeCanAccept(fuType: UInt) = fuType(0)
9392ab24ebSYinan Xu
9492ab24ebSYinan Xu    def storeIsAMO(fuType: UInt) = fuType(1)
95cafb3558SLinJiawei
96cafb3558SLinJiawei    val functionNameMap = Map(
97cafb3558SLinJiawei      jmp.litValue() -> "jmp",
98ebb8ebf8SYinan Xu      i2f.litValue() -> "int_to_float",
99cafb3558SLinJiawei      csr.litValue() -> "csr",
100cafb3558SLinJiawei      alu.litValue() -> "alu",
101cafb3558SLinJiawei      mul.litValue() -> "mul",
102cafb3558SLinJiawei      div.litValue() -> "div",
103b8f08ca0SZhangZifei      fence.litValue() -> "fence",
104ebb8ebf8SYinan Xu      bmu.litValue() -> "bmu",
105cafb3558SLinJiawei      fmac.litValue() -> "fmac",
106cafb3558SLinJiawei      fmisc.litValue() -> "fmisc",
107cafb3558SLinJiawei      fDivSqrt.litValue() -> "fdiv/fsqrt",
108cafb3558SLinJiawei      ldu.litValue() -> "load",
109ebb8ebf8SYinan Xu      stu.litValue() -> "store",
110ebb8ebf8SYinan Xu      mou.litValue() -> "mou"
111cafb3558SLinJiawei    )
1129a2e6b8aSLinJiawei  }
1139a2e6b8aSLinJiawei
1142225d46eSJiawei Lin  object FuOpType {
115ee8ff153Szfw    def apply() = UInt(8.W)
116ebd97ecbSzhanglinjuan  }
117518d8658SYinan Xu
118a3edac52SYinan Xu  object CommitType {
119fe6452fcSYinan Xu    def NORMAL = "b00".U  // int/fp
120fe6452fcSYinan Xu    def BRANCH = "b01".U  // branch
121a3edac52SYinan Xu    def LOAD   = "b10".U  // load
122a3edac52SYinan Xu    def STORE  = "b11".U  // store
123518d8658SYinan Xu
124518d8658SYinan Xu    def apply() = UInt(2.W)
125a3edac52SYinan Xu    def isLoadStore(commitType: UInt) = commitType(1)
1264fb541a1SYinan Xu    def lsInstIsStore(commitType: UInt) = commitType(0)
1271abe60b3SYinan Xu    def isStore(commitType: UInt) = isLoadStore(commitType) && lsInstIsStore(commitType)
128fe6452fcSYinan Xu    def isBranch(commitType: UInt) = commitType(0) && !commitType(1)
129518d8658SYinan Xu  }
130bfb958a3SYinan Xu
131bfb958a3SYinan Xu  object RedirectLevel {
1322d7c7105SYinan Xu    def flushAfter = "b0".U
1332d7c7105SYinan Xu    def flush      = "b1".U
134bfb958a3SYinan Xu
1352d7c7105SYinan Xu    def apply() = UInt(1.W)
1362d7c7105SYinan Xu    // def isUnconditional(level: UInt) = level(1)
137bfb958a3SYinan Xu    def flushItself(level: UInt) = level(0)
1382d7c7105SYinan Xu    // def isException(level: UInt) = level(1) && level(0)
139bfb958a3SYinan Xu  }
140baf8def6SYinan Xu
141baf8def6SYinan Xu  object ExceptionVec {
142baf8def6SYinan Xu    def apply() = Vec(16, Bool())
143baf8def6SYinan Xu  }
144a8e04b1dSYinan Xu
145c60c1ab4SWilliam Wang  object PMAMode {
1468d9a04fcSWilliam Wang    def R = "b1".U << 0 //readable
1478d9a04fcSWilliam Wang    def W = "b1".U << 1 //writeable
1488d9a04fcSWilliam Wang    def X = "b1".U << 2 //executable
1498d9a04fcSWilliam Wang    def I = "b1".U << 3 //cacheable: icache
1508d9a04fcSWilliam Wang    def D = "b1".U << 4 //cacheable: dcache
1518d9a04fcSWilliam Wang    def S = "b1".U << 5 //enable speculative access
152cff68e26SWilliam Wang    def A = "b1".U << 6 //enable atomic operation, A imply R & W
1538d9a04fcSWilliam Wang    def C = "b1".U << 7 //if it is cacheable is configable
154c60c1ab4SWilliam Wang    def Reserved = "b0".U
155c60c1ab4SWilliam Wang
156c60c1ab4SWilliam Wang    def apply() = UInt(7.W)
157c60c1ab4SWilliam Wang
158c60c1ab4SWilliam Wang    def read(mode: UInt) = mode(0)
159c60c1ab4SWilliam Wang    def write(mode: UInt) = mode(1)
160c60c1ab4SWilliam Wang    def execute(mode: UInt) = mode(2)
161c60c1ab4SWilliam Wang    def icache(mode: UInt) = mode(3)
162c60c1ab4SWilliam Wang    def dcache(mode: UInt) = mode(4)
163c60c1ab4SWilliam Wang    def speculate(mode: UInt) = mode(5)
164c60c1ab4SWilliam Wang    def atomic(mode: UInt) = mode(6)
165c60c1ab4SWilliam Wang    def configable_cache(mode: UInt) = mode(7)
166c60c1ab4SWilliam Wang
167c60c1ab4SWilliam Wang    def strToMode(s: String) = {
168423b9255SWilliam Wang      var result = 0.U(8.W)
169c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("R") >= 0) result = result + R
170c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("W") >= 0) result = result + W
171c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("X") >= 0) result = result + X
172c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("I") >= 0) result = result + I
173c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("D") >= 0) result = result + D
174c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("S") >= 0) result = result + S
175c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("A") >= 0) result = result + A
176c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("C") >= 0) result = result + C
177c60c1ab4SWilliam Wang      result
178c60c1ab4SWilliam Wang    }
179c60c1ab4SWilliam Wang  }
1802225d46eSJiawei Lin
1812225d46eSJiawei Lin
1822225d46eSJiawei Lin  object CSROpType {
1832225d46eSJiawei Lin    def jmp  = "b000".U
1842225d46eSJiawei Lin    def wrt  = "b001".U
1852225d46eSJiawei Lin    def set  = "b010".U
1862225d46eSJiawei Lin    def clr  = "b011".U
1872225d46eSJiawei Lin    def wrti = "b101".U
1882225d46eSJiawei Lin    def seti = "b110".U
1892225d46eSJiawei Lin    def clri = "b111".U
1902225d46eSJiawei Lin  }
1912225d46eSJiawei Lin
1922225d46eSJiawei Lin  // jump
1932225d46eSJiawei Lin  object JumpOpType {
1942225d46eSJiawei Lin    def jal  = "b00".U
1952225d46eSJiawei Lin    def jalr = "b01".U
1962225d46eSJiawei Lin    def auipc = "b10".U
1972225d46eSJiawei Lin//    def call = "b11_011".U
1982225d46eSJiawei Lin//    def ret  = "b11_100".U
1992225d46eSJiawei Lin    def jumpOpisJalr(op: UInt) = op(0)
2002225d46eSJiawei Lin    def jumpOpisAuipc(op: UInt) = op(1)
2012225d46eSJiawei Lin  }
2022225d46eSJiawei Lin
2032225d46eSJiawei Lin  object FenceOpType {
2042225d46eSJiawei Lin    def fence  = "b10000".U
2052225d46eSJiawei Lin    def sfence = "b10001".U
2062225d46eSJiawei Lin    def fencei = "b10010".U
2072225d46eSJiawei Lin  }
2082225d46eSJiawei Lin
2092225d46eSJiawei Lin  object ALUOpType {
210ee8ff153Szfw    // misc & branch optype
211ee8ff153Szfw    def and         = "b0_00_00_000".U
212ee8ff153Szfw    def andn        = "b0_00_00_001".U
213ee8ff153Szfw    def or          = "b0_00_00_010".U
214ee8ff153Szfw    def orn         = "b0_00_00_011".U
215ee8ff153Szfw    def xor         = "b0_00_00_100".U
216ee8ff153Szfw    def xnor        = "b0_00_00_101".U
21788825c5cSYinan Xu    def orh48       = "b0_00_00_110".U
218a792bcf1SYinan Xu    def orc_b       = "b0_00_00_111".U
21988825c5cSYinan Xu
22088825c5cSYinan Xu    def andlsb      = "b0_00_11_000".U
22188825c5cSYinan Xu    def andnlsb     = "b0_00_11_001".U
22288825c5cSYinan Xu    def orlsb       = "b0_00_11_010".U
22388825c5cSYinan Xu    def ornlsb      = "b0_00_11_011".U
22488825c5cSYinan Xu    def xorlsb      = "b0_00_11_100".U
22588825c5cSYinan Xu    def xnorlsb     = "b0_00_11_101".U
2262225d46eSJiawei Lin
227ee8ff153Szfw    def sext_b      = "b0_00_01_000".U
228ee8ff153Szfw    def sext_h      = "b0_00_01_001".U
229ee8ff153Szfw    def zext_h      = "b0_00_01_010".U
230a792bcf1SYinan Xu    def rev8        = "b0_00_01_011".U
23188825c5cSYinan Xu    // TOOD: optimize it
232a792bcf1SYinan Xu    def szewl1      = "b0_00_01_100".U
233a792bcf1SYinan Xu    def szewl2      = "b0_00_01_101".U
234a792bcf1SYinan Xu    def szewl3      = "b0_00_01_110".U
23588825c5cSYinan Xu    def byte2       = "b0_00_01_111".U
2362225d46eSJiawei Lin
237ee8ff153Szfw    def beq         = "b0_00_10_000".U
238ee8ff153Szfw    def bne         = "b0_00_10_001".U
239ee8ff153Szfw    def blt         = "b0_00_10_100".U
240ee8ff153Szfw    def bge         = "b0_00_10_101".U
241ee8ff153Szfw    def bltu        = "b0_00_10_110".U
242ee8ff153Szfw    def bgeu        = "b0_00_10_111".U
2432225d46eSJiawei Lin
244ee8ff153Szfw    // add & sub optype
24528c18878Szfw    def add_uw       = "b0_01_00_000".U
24628c18878Szfw    def add          = "b0_01_00_001".U
247a792bcf1SYinan Xu
248a792bcf1SYinan Xu    def oddadd       = "b0_01_11_001".U
249a792bcf1SYinan Xu
250a792bcf1SYinan Xu    def sh1add_uw    = "b0_01_10_000".U
251a792bcf1SYinan Xu    def sh1add       = "b0_01_10_001".U
252a792bcf1SYinan Xu    def sh2add_uw    = "b0_01_10_010".U
253a792bcf1SYinan Xu    def sh2add       = "b0_01_10_011".U
254a792bcf1SYinan Xu    def sh3add_uw    = "b0_01_10_100".U
255a792bcf1SYinan Xu    def sh3add       = "b0_01_10_101".U
256a792bcf1SYinan Xu    def sh4add       = "b0_01_10_111".U
257a792bcf1SYinan Xu
258a792bcf1SYinan Xu    def sr29add      = "b0_01_01_001".U
25988825c5cSYinan Xu    def sr30add      = "b0_01_01_011".U
26088825c5cSYinan Xu    def sr31add      = "b0_01_01_101".U
26188825c5cSYinan Xu    def sr32add      = "b0_01_01_111".U
262ee8ff153Szfw
263ee8ff153Szfw    // shift optype
26428c18878Szfw    def slli_uw     = "b0_10_00_000".U
26528c18878Szfw    def sll         = "b0_10_00_001".U
266ee8ff153Szfw    def bclr        = "b0_10_00_100".U
267184a1958Szfw    def bset        = "b0_10_00_101".U
268184a1958Szfw    def binv        = "b0_10_00_110".U
269ee8ff153Szfw
270184a1958Szfw    def srl         = "b0_10_01_001".U
271184a1958Szfw    def bext        = "b0_10_01_010".U
272184a1958Szfw    def sra         = "b0_10_01_100".U
273ee8ff153Szfw
274ee8ff153Szfw    def rol         = "b0_10_10_000".U
275ee8ff153Szfw
276ee8ff153Szfw    def ror         = "b0_10_11_000".U
277ee8ff153Szfw
278184a1958Szfw    def sub         = "b0_11_00_000".U
279184a1958Szfw    def sltu        = "b0_11_00_001".U
280184a1958Szfw    def slt         = "b0_11_00_010".U
281184a1958Szfw    def maxu        = "b0_11_00_100".U
282184a1958Szfw    def minu        = "b0_11_00_101".U
283184a1958Szfw    def max         = "b0_11_00_110".U
284184a1958Szfw    def min         = "b0_11_00_111".U
285184a1958Szfw
286ee8ff153Szfw    // RV64 32bit optype
28728c18878Szfw    def addw        = "b1_01_00_001".U
28888825c5cSYinan Xu    def addwbyte    = "b1_01_00_011".U
28988825c5cSYinan Xu    def addwbit     = "b1_01_00_101".U
290a792bcf1SYinan Xu    def oddaddw     = "b1_01_11_001".U
291184a1958Szfw    def subw        = "b1_11_00_000".U
292ee8ff153Szfw    def sllw        = "b1_10_00_000".U
293184a1958Szfw    def srlw        = "b1_10_01_001".U
294184a1958Szfw    def sraw        = "b1_10_01_100".U
295ee8ff153Szfw    def rolw        = "b1_10_10_000".U
296ee8ff153Szfw    def rorw        = "b1_10_11_000".U
297ee8ff153Szfw
298ee8ff153Szfw    def isWordOp(func: UInt) = func(7)
29988825c5cSYinan Xu    def isAddw(func: UInt) = func(7, 5) === "b101".U
30088825c5cSYinan Xu    def isLogic(func: UInt) = func(7, 3) === "b00000".U
30188825c5cSYinan Xu    def logicToLSB(func: UInt) = Cat(func(7, 5), "b11".U(2.W), func(2, 0))
302ee8ff153Szfw    def isBranch(func: UInt) = func(6, 3) === "b0010".U
3032225d46eSJiawei Lin    def getBranchType(func: UInt) = func(2, 1)
3042225d46eSJiawei Lin    def isBranchInvert(func: UInt) = func(0)
305a792bcf1SYinan Xu    def isAddOddBit(func: UInt) = func(4, 3) === "b11".U(2.W)
306a792bcf1SYinan Xu    def isShAdd(func: UInt) = func(4, 3) === "b10".U(2.W)
307a792bcf1SYinan Xu    def isSrAdd(func: UInt) = func(4, 3) === "b01".U(2.W)
308ee8ff153Szfw
309ee8ff153Szfw    def apply() = UInt(8.W)
3102225d46eSJiawei Lin  }
3112225d46eSJiawei Lin
3122225d46eSJiawei Lin  object MDUOpType {
3132225d46eSJiawei Lin    // mul
3142225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
3152225d46eSJiawei Lin    def mul    = "b00000".U
3162225d46eSJiawei Lin    def mulh   = "b00001".U
3172225d46eSJiawei Lin    def mulhsu = "b00010".U
3182225d46eSJiawei Lin    def mulhu  = "b00011".U
3192225d46eSJiawei Lin    def mulw   = "b00100".U
3202225d46eSJiawei Lin
32188825c5cSYinan Xu    def mulw7  = "b01100".U
32288825c5cSYinan Xu
3232225d46eSJiawei Lin    // div
3242225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
32588825c5cSYinan Xu    def div    = "b10000".U
32688825c5cSYinan Xu    def divu   = "b10010".U
32788825c5cSYinan Xu    def rem    = "b10001".U
32888825c5cSYinan Xu    def remu   = "b10011".U
3292225d46eSJiawei Lin
33088825c5cSYinan Xu    def divw   = "b10100".U
33188825c5cSYinan Xu    def divuw  = "b10110".U
33288825c5cSYinan Xu    def remw   = "b10101".U
33388825c5cSYinan Xu    def remuw  = "b10111".U
3342225d46eSJiawei Lin
33588825c5cSYinan Xu    def isMul(op: UInt) = !op(4)
33688825c5cSYinan Xu    def isDiv(op: UInt) = op(4)
3372225d46eSJiawei Lin
3382225d46eSJiawei Lin    def isDivSign(op: UInt) = isDiv(op) && !op(1)
3392225d46eSJiawei Lin    def isW(op: UInt) = op(2)
3402225d46eSJiawei Lin    def isH(op: UInt) = (isDiv(op) && op(0)) || (isMul(op) && op(1, 0) =/= 0.U)
3412225d46eSJiawei Lin    def getMulOp(op: UInt) = op(1, 0)
3422225d46eSJiawei Lin  }
3432225d46eSJiawei Lin
3442225d46eSJiawei Lin  object LSUOpType {
3452225d46eSJiawei Lin    // normal load/store
3462225d46eSJiawei Lin    // bit(1, 0) are size
3472225d46eSJiawei Lin    def lb   = "b000000".U
3482225d46eSJiawei Lin    def lh   = "b000001".U
3492225d46eSJiawei Lin    def lw   = "b000010".U
3502225d46eSJiawei Lin    def ld   = "b000011".U
3512225d46eSJiawei Lin    def lbu  = "b000100".U
3522225d46eSJiawei Lin    def lhu  = "b000101".U
3532225d46eSJiawei Lin    def lwu  = "b000110".U
3542225d46eSJiawei Lin    def sb   = "b001000".U
3552225d46eSJiawei Lin    def sh   = "b001001".U
3562225d46eSJiawei Lin    def sw   = "b001010".U
3572225d46eSJiawei Lin    def sd   = "b001011".U
3582225d46eSJiawei Lin
3592225d46eSJiawei Lin    def isLoad(op: UInt): Bool = !op(3)
3602225d46eSJiawei Lin    def isStore(op: UInt): Bool = op(3)
3612225d46eSJiawei Lin
3622225d46eSJiawei Lin    // atomics
3632225d46eSJiawei Lin    // bit(1, 0) are size
3642225d46eSJiawei Lin    // since atomics use a different fu type
3652225d46eSJiawei Lin    // so we can safely reuse other load/store's encodings
3662225d46eSJiawei Lin    def lr_w      = "b000010".U
3672225d46eSJiawei Lin    def sc_w      = "b000110".U
3682225d46eSJiawei Lin    def amoswap_w = "b001010".U
3692225d46eSJiawei Lin    def amoadd_w  = "b001110".U
3702225d46eSJiawei Lin    def amoxor_w  = "b010010".U
3712225d46eSJiawei Lin    def amoand_w  = "b010110".U
3722225d46eSJiawei Lin    def amoor_w   = "b011010".U
3732225d46eSJiawei Lin    def amomin_w  = "b011110".U
3742225d46eSJiawei Lin    def amomax_w  = "b100010".U
3752225d46eSJiawei Lin    def amominu_w = "b100110".U
3762225d46eSJiawei Lin    def amomaxu_w = "b101010".U
3772225d46eSJiawei Lin
3782225d46eSJiawei Lin    def lr_d      = "b000011".U
3792225d46eSJiawei Lin    def sc_d      = "b000111".U
3802225d46eSJiawei Lin    def amoswap_d = "b001011".U
3812225d46eSJiawei Lin    def amoadd_d  = "b001111".U
3822225d46eSJiawei Lin    def amoxor_d  = "b010011".U
3832225d46eSJiawei Lin    def amoand_d  = "b010111".U
3842225d46eSJiawei Lin    def amoor_d   = "b011011".U
3852225d46eSJiawei Lin    def amomin_d  = "b011111".U
3862225d46eSJiawei Lin    def amomax_d  = "b100011".U
3872225d46eSJiawei Lin    def amominu_d = "b100111".U
3882225d46eSJiawei Lin    def amomaxu_d = "b101011".U
3892225d46eSJiawei Lin  }
3902225d46eSJiawei Lin
391ee8ff153Szfw  object BMUOpType {
392ee8ff153Szfw
393ee8ff153Szfw    def clmul       = "b0000".U
394ee8ff153Szfw    def clmulh      = "b0010".U
395ee8ff153Szfw    def clmulr      = "b0100".U
396ee8ff153Szfw
397ee8ff153Szfw    def clz         = "b1000".U
398ee8ff153Szfw    def clzw        = "b1001".U
399ee8ff153Szfw    def ctz         = "b1010".U
400ee8ff153Szfw    def ctzw        = "b1011".U
401ee8ff153Szfw    def cpop        = "b1100".U
402ee8ff153Szfw    def cpopw       = "b1101".U
403ee8ff153Szfw  }
404ee8ff153Szfw
4052225d46eSJiawei Lin  object BTBtype {
4062225d46eSJiawei Lin    def B = "b00".U  // branch
4072225d46eSJiawei Lin    def J = "b01".U  // jump
4082225d46eSJiawei Lin    def I = "b10".U  // indirect
4092225d46eSJiawei Lin    def R = "b11".U  // return
4102225d46eSJiawei Lin
4112225d46eSJiawei Lin    def apply() = UInt(2.W)
4122225d46eSJiawei Lin  }
4132225d46eSJiawei Lin
4142225d46eSJiawei Lin  object SelImm {
415ee8ff153Szfw    def IMM_X  = "b0111".U
416ee8ff153Szfw    def IMM_S  = "b0000".U
417ee8ff153Szfw    def IMM_SB = "b0001".U
418ee8ff153Szfw    def IMM_U  = "b0010".U
419ee8ff153Szfw    def IMM_UJ = "b0011".U
420ee8ff153Szfw    def IMM_I  = "b0100".U
421ee8ff153Szfw    def IMM_Z  = "b0101".U
422ee8ff153Szfw    def INVALID_INSTR = "b0110".U
423ee8ff153Szfw    def IMM_B6 = "b1000".U
4242225d46eSJiawei Lin
425ee8ff153Szfw    def apply() = UInt(4.W)
4262225d46eSJiawei Lin  }
4272225d46eSJiawei Lin
428*a58e3351SLi Qianruo  def dividerGen(p: Parameters) = new SRT16Divider(p(XLen))(p)
429c3d7991bSJiawei Lin  def multiplierGen(p: Parameters) = new ArrayMultiplier(p(XLen) + 1)(p)
4302225d46eSJiawei Lin  def aluGen(p: Parameters) = new Alu()(p)
431ee8ff153Szfw  def bmuGen(p: Parameters) = new Bmu()(p)
4322225d46eSJiawei Lin  def jmpGen(p: Parameters) = new Jump()(p)
4332225d46eSJiawei Lin  def fenceGen(p: Parameters) = new Fence()(p)
4342225d46eSJiawei Lin  def csrGen(p: Parameters) = new CSR()(p)
4352225d46eSJiawei Lin  def i2fGen(p: Parameters) = new IntToFP()(p)
4362225d46eSJiawei Lin  def fmacGen(p: Parameters) = new FMA()(p)
4372225d46eSJiawei Lin  def f2iGen(p: Parameters) = new FPToInt()(p)
4382225d46eSJiawei Lin  def f2fGen(p: Parameters) = new FPToFP()(p)
4392225d46eSJiawei Lin  def fdivSqrtGen(p: Parameters) = new FDivSqrt()(p)
44085b4cd54SYinan Xu  def stdGen(p: Parameters) = new Std()(p)
4412225d46eSJiawei Lin
4426cdd85d9SYinan Xu  def f2iSel(uop: MicroOp): Bool = {
4436cdd85d9SYinan Xu    uop.ctrl.rfWen
4442225d46eSJiawei Lin  }
4452225d46eSJiawei Lin
4466cdd85d9SYinan Xu  def i2fSel(uop: MicroOp): Bool = {
4476cdd85d9SYinan Xu    uop.ctrl.fpu.fromInt
4482225d46eSJiawei Lin  }
4492225d46eSJiawei Lin
4506cdd85d9SYinan Xu  def f2fSel(uop: MicroOp): Bool = {
4516cdd85d9SYinan Xu    val ctrl = uop.ctrl.fpu
4522225d46eSJiawei Lin    ctrl.fpWen && !ctrl.div && !ctrl.sqrt
4532225d46eSJiawei Lin  }
4542225d46eSJiawei Lin
4556cdd85d9SYinan Xu  def fdivSqrtSel(uop: MicroOp): Bool = {
4566cdd85d9SYinan Xu    val ctrl = uop.ctrl.fpu
4572225d46eSJiawei Lin    ctrl.div || ctrl.sqrt
4582225d46eSJiawei Lin  }
4592225d46eSJiawei Lin
4602225d46eSJiawei Lin  val aluCfg = FuConfig(
4611a0f06eeSYinan Xu    name = "alu",
4622225d46eSJiawei Lin    fuGen = aluGen,
4636cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.alu,
4642225d46eSJiawei Lin    fuType = FuType.alu,
4652225d46eSJiawei Lin    numIntSrc = 2,
4662225d46eSJiawei Lin    numFpSrc = 0,
4672225d46eSJiawei Lin    writeIntRf = true,
4682225d46eSJiawei Lin    writeFpRf = false,
4692225d46eSJiawei Lin    hasRedirect = true,
4702225d46eSJiawei Lin  )
4712225d46eSJiawei Lin
4722225d46eSJiawei Lin  val jmpCfg = FuConfig(
4731a0f06eeSYinan Xu    name = "jmp",
4742225d46eSJiawei Lin    fuGen = jmpGen,
4756cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.jmp,
4762225d46eSJiawei Lin    fuType = FuType.jmp,
4772225d46eSJiawei Lin    numIntSrc = 1,
4782225d46eSJiawei Lin    numFpSrc = 0,
4792225d46eSJiawei Lin    writeIntRf = true,
4802225d46eSJiawei Lin    writeFpRf = false,
4812225d46eSJiawei Lin    hasRedirect = true,
4822225d46eSJiawei Lin  )
4832225d46eSJiawei Lin
4842225d46eSJiawei Lin  val fenceCfg = FuConfig(
4851a0f06eeSYinan Xu    name = "fence",
4862225d46eSJiawei Lin    fuGen = fenceGen,
4876cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.fence,
4882225d46eSJiawei Lin    FuType.fence, 1, 0, writeIntRf = false, writeFpRf = false, hasRedirect = false,
489c88c3a2aSYinan Xu    latency = UncertainLatency(), // TODO: need rewrite latency structure, not just this value,
490c88c3a2aSYinan Xu    hasExceptionOut = true
4912225d46eSJiawei Lin  )
4922225d46eSJiawei Lin
4932225d46eSJiawei Lin  val csrCfg = FuConfig(
4941a0f06eeSYinan Xu    name = "csr",
4952225d46eSJiawei Lin    fuGen = csrGen,
4966cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.csr,
4972225d46eSJiawei Lin    fuType = FuType.csr,
4982225d46eSJiawei Lin    numIntSrc = 1,
4992225d46eSJiawei Lin    numFpSrc = 0,
5002225d46eSJiawei Lin    writeIntRf = true,
5012225d46eSJiawei Lin    writeFpRf = false,
502c88c3a2aSYinan Xu    hasRedirect = false,
503c88c3a2aSYinan Xu    hasExceptionOut = true
5042225d46eSJiawei Lin  )
5052225d46eSJiawei Lin
5062225d46eSJiawei Lin  val i2fCfg = FuConfig(
5071a0f06eeSYinan Xu    name = "i2f",
5082225d46eSJiawei Lin    fuGen = i2fGen,
5092225d46eSJiawei Lin    fuSel = i2fSel,
5102225d46eSJiawei Lin    FuType.i2f,
5112225d46eSJiawei Lin    numIntSrc = 1,
5122225d46eSJiawei Lin    numFpSrc = 0,
5132225d46eSJiawei Lin    writeIntRf = false,
5142225d46eSJiawei Lin    writeFpRf = true,
5152225d46eSJiawei Lin    hasRedirect = false,
516e174d629SJiawei Lin    latency = CertainLatency(2),
517e174d629SJiawei Lin    fastUopOut = true, fastImplemented = true
5182225d46eSJiawei Lin  )
5192225d46eSJiawei Lin
5202225d46eSJiawei Lin  val divCfg = FuConfig(
5211a0f06eeSYinan Xu    name = "div",
5222225d46eSJiawei Lin    fuGen = dividerGen,
5236cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => MDUOpType.isDiv(uop.ctrl.fuOpType),
5242225d46eSJiawei Lin    FuType.div,
5252225d46eSJiawei Lin    2,
5262225d46eSJiawei Lin    0,
5272225d46eSJiawei Lin    writeIntRf = true,
5282225d46eSJiawei Lin    writeFpRf = false,
5292225d46eSJiawei Lin    hasRedirect = false,
530f83b578aSYinan Xu    latency = UncertainLatency(),
531f83b578aSYinan Xu    fastUopOut = true,
532f83b578aSYinan Xu    fastImplemented = false
5332225d46eSJiawei Lin  )
5342225d46eSJiawei Lin
5352225d46eSJiawei Lin  val mulCfg = FuConfig(
5361a0f06eeSYinan Xu    name = "mul",
5372225d46eSJiawei Lin    fuGen = multiplierGen,
5386cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => MDUOpType.isMul(uop.ctrl.fuOpType),
5392225d46eSJiawei Lin    FuType.mul,
5402225d46eSJiawei Lin    2,
5412225d46eSJiawei Lin    0,
5422225d46eSJiawei Lin    writeIntRf = true,
5432225d46eSJiawei Lin    writeFpRf = false,
5442225d46eSJiawei Lin    hasRedirect = false,
545b2482bc1SYinan Xu    latency = CertainLatency(2),
546f83b578aSYinan Xu    fastUopOut = true,
547b2482bc1SYinan Xu    fastImplemented = true
5482225d46eSJiawei Lin  )
5492225d46eSJiawei Lin
550ee8ff153Szfw  val bmuCfg = FuConfig(
5511a0f06eeSYinan Xu    name = "bmu",
552ee8ff153Szfw    fuGen = bmuGen,
5536cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.bmu,
554ee8ff153Szfw    fuType = FuType.bmu,
555ee8ff153Szfw    numIntSrc = 2,
556ee8ff153Szfw    numFpSrc = 0,
557ee8ff153Szfw    writeIntRf = true,
558ee8ff153Szfw    writeFpRf = false,
559ee8ff153Szfw    hasRedirect = false,
560f83b578aSYinan Xu    latency = CertainLatency(1),
561f83b578aSYinan Xu    fastUopOut = true,
562f83b578aSYinan Xu    fastImplemented = false
563ee8ff153Szfw )
564ee8ff153Szfw
5652225d46eSJiawei Lin  val fmacCfg = FuConfig(
5661a0f06eeSYinan Xu    name = "fmac",
5672225d46eSJiawei Lin    fuGen = fmacGen,
5682225d46eSJiawei Lin    fuSel = _ => true.B,
5694b65fc7eSJiawei Lin    FuType.fmac, 0, 3, writeIntRf = false, writeFpRf = true, hasRedirect = false,
5704b65fc7eSJiawei Lin    latency = UncertainLatency(), fastUopOut = true, fastImplemented = true
5712225d46eSJiawei Lin  )
5722225d46eSJiawei Lin
5732225d46eSJiawei Lin  val f2iCfg = FuConfig(
5741a0f06eeSYinan Xu    name = "f2i",
5752225d46eSJiawei Lin    fuGen = f2iGen,
5762225d46eSJiawei Lin    fuSel = f2iSel,
577f83b578aSYinan Xu    FuType.fmisc, 0, 1, writeIntRf = true, writeFpRf = false, hasRedirect = false, CertainLatency(2),
578b2482bc1SYinan Xu    fastUopOut = true, fastImplemented = true
5792225d46eSJiawei Lin  )
5802225d46eSJiawei Lin
5812225d46eSJiawei Lin  val f2fCfg = FuConfig(
5821a0f06eeSYinan Xu    name = "f2f",
5832225d46eSJiawei Lin    fuGen = f2fGen,
5842225d46eSJiawei Lin    fuSel = f2fSel,
585f83b578aSYinan Xu    FuType.fmisc, 0, 1, writeIntRf = false, writeFpRf = true, hasRedirect = false, CertainLatency(2),
586b2482bc1SYinan Xu    fastUopOut = true, fastImplemented = true
5872225d46eSJiawei Lin  )
5882225d46eSJiawei Lin
5892225d46eSJiawei Lin  val fdivSqrtCfg = FuConfig(
5901a0f06eeSYinan Xu    name = "fdivSqrt",
5912225d46eSJiawei Lin    fuGen = fdivSqrtGen,
5922225d46eSJiawei Lin    fuSel = fdivSqrtSel,
593f83b578aSYinan Xu    FuType.fDivSqrt, 0, 2, writeIntRf = false, writeFpRf = true, hasRedirect = false, UncertainLatency(),
5946cdd85d9SYinan Xu    fastUopOut = true, fastImplemented = false, hasInputBuffer = true
5952225d46eSJiawei Lin  )
5962225d46eSJiawei Lin
5972225d46eSJiawei Lin  val lduCfg = FuConfig(
5981a0f06eeSYinan Xu    "ldu",
5992225d46eSJiawei Lin    null, // DontCare
6002225d46eSJiawei Lin    null,
6012225d46eSJiawei Lin    FuType.ldu, 1, 0, writeIntRf = true, writeFpRf = true, hasRedirect = false,
602c88c3a2aSYinan Xu    latency = UncertainLatency(), hasExceptionOut = true
6032225d46eSJiawei Lin  )
6042225d46eSJiawei Lin
60585b4cd54SYinan Xu  val staCfg = FuConfig(
6061a0f06eeSYinan Xu    "sta",
6072225d46eSJiawei Lin    null,
6082225d46eSJiawei Lin    null,
60985b4cd54SYinan Xu    FuType.stu, 1, 0, writeIntRf = false, writeFpRf = false, hasRedirect = false,
610c88c3a2aSYinan Xu    latency = UncertainLatency(), hasExceptionOut = true
6112225d46eSJiawei Lin  )
6122225d46eSJiawei Lin
61385b4cd54SYinan Xu  val stdCfg = FuConfig(
6141a0f06eeSYinan Xu    "std",
61585b4cd54SYinan Xu    fuGen = stdGen, fuSel = _ => true.B, FuType.stu, 1, 1,
616bd278897SYinan Xu    writeIntRf = false, writeFpRf = false, hasRedirect = false, latency = CertainLatency(1)
61785b4cd54SYinan Xu  )
61885b4cd54SYinan Xu
6192225d46eSJiawei Lin  val mouCfg = FuConfig(
6201a0f06eeSYinan Xu    "mou",
6212225d46eSJiawei Lin    null,
6222225d46eSJiawei Lin    null,
62385b4cd54SYinan Xu    FuType.mou, 1, 0, writeIntRf = false, writeFpRf = false, hasRedirect = false,
624c88c3a2aSYinan Xu    latency = UncertainLatency(), hasExceptionOut = true
6252225d46eSJiawei Lin  )
6262225d46eSJiawei Lin
627adb5df20SYinan Xu  val JumpExeUnitCfg = ExuConfig("JmpExeUnit", "Int", Seq(jmpCfg, i2fCfg), 2, Int.MaxValue)
628b6220f0dSLemover  val AluExeUnitCfg = ExuConfig("AluExeUnit", "Int", Seq(aluCfg), 0, Int.MaxValue)
629adb5df20SYinan Xu  val JumpCSRExeUnitCfg = ExuConfig("JmpCSRExeUnit", "Int", Seq(jmpCfg, csrCfg, fenceCfg, i2fCfg), 2, Int.MaxValue)
630ee8ff153Szfw  val MulDivExeUnitCfg = ExuConfig("MulDivExeUnit", "Int", Seq(mulCfg, divCfg, bmuCfg), 1, Int.MaxValue)
631b6220f0dSLemover  val FmacExeUnitCfg = ExuConfig("FmacExeUnit", "Fp", Seq(fmacCfg), Int.MaxValue, 0)
6322225d46eSJiawei Lin  val FmiscExeUnitCfg = ExuConfig(
6332225d46eSJiawei Lin    "FmiscExeUnit",
634b6220f0dSLemover    "Fp",
6352225d46eSJiawei Lin    Seq(f2iCfg, f2fCfg, fdivSqrtCfg),
6362225d46eSJiawei Lin    Int.MaxValue, 1
6372225d46eSJiawei Lin  )
638b6220f0dSLemover  val LdExeUnitCfg = ExuConfig("LoadExu", "Mem", Seq(lduCfg), wbIntPriority = 0, wbFpPriority = 0)
63985b4cd54SYinan Xu  val StaExeUnitCfg = ExuConfig("StaExu", "Mem", Seq(staCfg, mouCfg), wbIntPriority = Int.MaxValue, wbFpPriority = Int.MaxValue)
64085b4cd54SYinan Xu  val StdExeUnitCfg = ExuConfig("StdExu", "Mem", Seq(stdCfg), wbIntPriority = Int.MaxValue, wbFpPriority = Int.MaxValue)
6419a2e6b8aSLinJiawei}
642