xref: /XiangShan/src/main/scala/xiangshan/package.scala (revision 9cf1e44e91ce75be8c3ad0382ebd492ed24af96d)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
179a2e6b8aSLinJiaweiimport chisel3._
189a2e6b8aSLinJiaweiimport chisel3.util._
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
202225d46eSJiawei Linimport freechips.rocketchip.tile.XLen
216ab6918fSYinan Xuimport xiangshan.ExceptionNO._
222225d46eSJiawei Linimport xiangshan.backend.fu._
232225d46eSJiawei Linimport xiangshan.backend.fu.fpu._
246827759bSZhangZifeiimport xiangshan.backend.fu.vector._
258f3b164bSXuan Huimport xiangshan.backend.issue._
26730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig
27520f7dacSsinsanctionimport xiangshan.backend.decode.{Imm, ImmUnion}
282225d46eSJiawei Lin
299a2e6b8aSLinJiaweipackage object xiangshan {
309ee9f926SYikeZhou  object SrcType {
31e4e68f86Sxiaofeibao    def imm = "b0000".U
32e4e68f86Sxiaofeibao    def pc  = "b0000".U
33e4e68f86Sxiaofeibao    def xp  = "b0001".U
34e4e68f86Sxiaofeibao    def fp  = "b0010".U
35e4e68f86Sxiaofeibao    def vp  = "b0100".U
36e4e68f86Sxiaofeibao    def v0  = "b1000".U
37e4e68f86Sxiaofeibao    def no  = "b0000".U // this src read no reg but cannot be Any value
3804b56283SZhangZifei
391285b047SXuan Hu    // alias
401285b047SXuan Hu    def reg = this.xp
411a3df1feSYikeZhou    def DC  = imm // Don't Care
42e4e68f86Sxiaofeibao    def X   = BitPat("b0000")
434d24c305SYikeZhou
4404b56283SZhangZifei    def isPc(srcType: UInt) = srcType===pc
4504b56283SZhangZifei    def isImm(srcType: UInt) = srcType===imm
461285b047SXuan Hu    def isReg(srcType: UInt) = srcType(0)
479ca09953SXuan Hu    def isXp(srcType: UInt) = srcType(0)
482b4e8253SYinan Xu    def isFp(srcType: UInt) = srcType(1)
491285b047SXuan Hu    def isVp(srcType: UInt) = srcType(2)
50e4e68f86Sxiaofeibao    def isV0(srcType: UInt) = srcType(3)
511285b047SXuan Hu    def isPcOrImm(srcType: UInt) = isPc(srcType) || isImm(srcType)
529ca09953SXuan Hu    def isNotReg(srcType: UInt): Bool = !srcType.orR
53351e22f2SXuan Hu    def isVfp(srcType: UInt) = isVp(srcType) || isFp(srcType)
54e4e68f86Sxiaofeibao    def apply() = UInt(4.W)
559a2e6b8aSLinJiawei  }
569a2e6b8aSLinJiawei
579a2e6b8aSLinJiawei  object SrcState {
58100aa93cSYinan Xu    def busy    = "b0".U
59100aa93cSYinan Xu    def rdy     = "b1".U
60100aa93cSYinan Xu    // def specRdy = "b10".U // speculative ready, for future use
61100aa93cSYinan Xu    def apply() = UInt(1.W)
629ca09953SXuan Hu
639ca09953SXuan Hu    def isReady(state: UInt): Bool = state === this.rdy
649ca09953SXuan Hu    def isBusy(state: UInt): Bool = state === this.busy
659a2e6b8aSLinJiawei  }
669a2e6b8aSLinJiawei
679019e3efSXuan Hu  def FuOpTypeWidth = 9
682225d46eSJiawei Lin  object FuOpType {
6957a10886SXuan Hu    def apply() = UInt(FuOpTypeWidth.W)
7034f9ccd0SZiyue Zhang    def X     = BitPat("b0_0000_0000")
7134f9ccd0SZiyue Zhang    def FMVXF = BitPat("b1_1000_0000") //for fmv_x_d & fmv_x_w
72ebd97ecbSzhanglinjuan  }
73518d8658SYinan Xu
74b189aafaSzmx  object I2fType {
75b189aafaSzmx    // move/cvt ## i64/i32(input) ## f64/f32/f16(output) ## hassign
76b189aafaSzmx    def fcvt_h_wu = BitPat("b0_0_00_0")
77b189aafaSzmx    def fcvt_h_w  = BitPat("b0_0_00_1")
78b189aafaSzmx    def fcvt_h_lu = BitPat("b0_1_00_0")
79b189aafaSzmx    def fcvt_h_l  = BitPat("b0_1_00_1")
80b189aafaSzmx
81b189aafaSzmx    def fcvt_s_wu = BitPat("b0_0_01_0")
82b189aafaSzmx    def fcvt_s_w  = BitPat("b0_0_01_1")
83b189aafaSzmx    def fcvt_s_lu = BitPat("b0_1_01_0")
84b189aafaSzmx    def fcvt_s_l  = BitPat("b0_1_01_1")
85b189aafaSzmx
86b189aafaSzmx    def fcvt_d_wu = BitPat("b0_0_10_0")
87b189aafaSzmx    def fcvt_d_w  = BitPat("b0_0_10_1")
88b189aafaSzmx    def fcvt_d_lu = BitPat("b0_1_10_0")
89b189aafaSzmx    def fcvt_d_l  = BitPat("b0_1_10_1")
90b189aafaSzmx
91b189aafaSzmx  }
927f2b7720SXuan Hu  object VlduType {
936dbb4e08SXuan Hu    // bit encoding: | vector or scala (2bit) || mop (2bit) | lumop(5bit) |
94c379dcbeSZiyue-Zhang    // only unit-stride use lumop
95c379dcbeSZiyue-Zhang    // mop [1:0]
96c379dcbeSZiyue-Zhang    // 0 0 : unit-stride
97c379dcbeSZiyue-Zhang    // 0 1 : indexed-unordered
98c379dcbeSZiyue-Zhang    // 1 0 : strided
99c379dcbeSZiyue-Zhang    // 1 1 : indexed-ordered
100c379dcbeSZiyue-Zhang    // lumop[4:0]
101c379dcbeSZiyue-Zhang    // 0 0 0 0 0 : unit-stride load
102c379dcbeSZiyue-Zhang    // 0 1 0 0 0 : unit-stride, whole register load
103c379dcbeSZiyue-Zhang    // 0 1 0 1 1 : unit-stride, mask load, EEW=8
104c379dcbeSZiyue-Zhang    // 1 0 0 0 0 : unit-stride fault-only-first
1056dbb4e08SXuan Hu    def vle       = "b01_00_00000".U
1066dbb4e08SXuan Hu    def vlr       = "b01_00_01000".U // whole
1076dbb4e08SXuan Hu    def vlm       = "b01_00_01011".U // mask
1086dbb4e08SXuan Hu    def vleff     = "b01_00_10000".U
1096dbb4e08SXuan Hu    def vluxe     = "b01_01_00000".U // index
1106dbb4e08SXuan Hu    def vlse      = "b01_10_00000".U // strided
1116dbb4e08SXuan Hu    def vloxe     = "b01_11_00000".U // index
11292c6b7edSzhanglinjuan
1130b55f3fbSlwd    def isWhole  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U && (fuOpType(8) ^ fuOpType(7))
1140b55f3fbSlwd    def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U && (fuOpType(8) ^ fuOpType(7))
1150b55f3fbSlwd    def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U && (fuOpType(8) ^ fuOpType(7))
1160b55f3fbSlwd    def isIndexed(fuOpType: UInt): Bool = fuOpType(5) && (fuOpType(8) ^ fuOpType(7))
1176dbb4e08SXuan Hu    def isVecLd  (fuOpType: UInt): Bool = fuOpType(8, 7) === "b01".U
118575665baSXuan Hu    def isFof    (fuOpType: UInt): Bool = isVecLd(fuOpType) && fuOpType(4)
1197f2b7720SXuan Hu  }
1207f2b7720SXuan Hu
1217f2b7720SXuan Hu  object VstuType {
122c379dcbeSZiyue-Zhang    // bit encoding: | padding (2bit) || mop (2bit) | sumop(5bit) |
123c379dcbeSZiyue-Zhang    // only unit-stride use sumop
124c379dcbeSZiyue-Zhang    // mop [1:0]
125c379dcbeSZiyue-Zhang    // 0 0 : unit-stride
126c379dcbeSZiyue-Zhang    // 0 1 : indexed-unordered
127c379dcbeSZiyue-Zhang    // 1 0 : strided
128c379dcbeSZiyue-Zhang    // 1 1 : indexed-ordered
129c379dcbeSZiyue-Zhang    // sumop[4:0]
130c379dcbeSZiyue-Zhang    // 0 0 0 0 0 : unit-stride load
131c379dcbeSZiyue-Zhang    // 0 1 0 0 0 : unit-stride, whole register load
132c379dcbeSZiyue-Zhang    // 0 1 0 1 1 : unit-stride, mask load, EEW=8
1336dbb4e08SXuan Hu    def vse       = "b10_00_00000".U
1346dbb4e08SXuan Hu    def vsr       = "b10_00_01000".U // whole
1356dbb4e08SXuan Hu    def vsm       = "b10_00_01011".U // mask
1366dbb4e08SXuan Hu    def vsuxe     = "b10_01_00000".U // index
1376dbb4e08SXuan Hu    def vsse      = "b10_10_00000".U // strided
1386dbb4e08SXuan Hu    def vsoxe     = "b10_11_00000".U // index
13992c6b7edSzhanglinjuan
1400b55f3fbSlwd    def isWhole  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U && (fuOpType(8) ^ fuOpType(7))
1410b55f3fbSlwd    def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U && (fuOpType(8) ^ fuOpType(7))
1420b55f3fbSlwd    def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U && (fuOpType(8) ^ fuOpType(7))
1430b55f3fbSlwd    def isIndexed(fuOpType: UInt): Bool = fuOpType(5) && (fuOpType(8) ^ fuOpType(7))
1446dbb4e08SXuan Hu    def isVecSt  (fuOpType: UInt): Bool = fuOpType(8, 7) === "b10".U
1457f2b7720SXuan Hu  }
1467f2b7720SXuan Hu
147d6059658SZiyue Zhang  object IF2VectorType {
148b1712600SZiyue Zhang    // use last 2 bits for vsew
149b1712600SZiyue Zhang    def iDup2Vec   = "b1_00".U
1505820cff8Slewislzh    def fDup2Vec   = "b1_01".U
151b1712600SZiyue Zhang    def immDup2Vec = "b1_10".U
152b1712600SZiyue Zhang    def i2Vec      = "b0_00".U
153395c8649SZiyue-Zhang    def f2Vec      = "b0_01".U
154b1712600SZiyue Zhang    def imm2Vec    = "b0_10".U
155b1712600SZiyue Zhang    def needDup(bits: UInt): Bool = bits(2)
156b1712600SZiyue Zhang    def isImm(bits: UInt): Bool = bits(1)
1575820cff8Slewislzh    def isFp(bits: UInt): Bool = bits(0)
1585820cff8Slewislzh    def isFmv(bits: UInt): Bool = bits(0) & !bits(2)
159964d9a87SZiyue Zhang    def FMX_D_X    = "b0_01_11".U
160964d9a87SZiyue Zhang    def FMX_W_X    = "b0_01_10".U
161b189aafaSzmx    def FMX_H_X   =  "b0_01_01".U
162d6059658SZiyue Zhang  }
163d6059658SZiyue Zhang
164a3edac52SYinan Xu  object CommitType {
165c3abb8b6SYinan Xu    def NORMAL = "b000".U  // int/fp
166c3abb8b6SYinan Xu    def BRANCH = "b001".U  // branch
167c3abb8b6SYinan Xu    def LOAD   = "b010".U  // load
168c3abb8b6SYinan Xu    def STORE  = "b011".U  // store
169518d8658SYinan Xu
170c3abb8b6SYinan Xu    def apply() = UInt(3.W)
171c3abb8b6SYinan Xu    def isFused(commitType: UInt): Bool = commitType(2)
172c3abb8b6SYinan Xu    def isLoadStore(commitType: UInt): Bool = !isFused(commitType) && commitType(1)
173c3abb8b6SYinan Xu    def lsInstIsStore(commitType: UInt): Bool = commitType(0)
174c3abb8b6SYinan Xu    def isStore(commitType: UInt): Bool = isLoadStore(commitType) && lsInstIsStore(commitType)
175c3abb8b6SYinan Xu    def isBranch(commitType: UInt): Bool = commitType(0) && !commitType(1) && !isFused(commitType)
176518d8658SYinan Xu  }
177bfb958a3SYinan Xu
178bfb958a3SYinan Xu  object RedirectLevel {
1792d7c7105SYinan Xu    def flushAfter = "b0".U
1802d7c7105SYinan Xu    def flush      = "b1".U
181bfb958a3SYinan Xu
1822d7c7105SYinan Xu    def apply() = UInt(1.W)
1832d7c7105SYinan Xu    // def isUnconditional(level: UInt) = level(1)
184bfb958a3SYinan Xu    def flushItself(level: UInt) = level(0)
1852d7c7105SYinan Xu    // def isException(level: UInt) = level(1) && level(0)
186bfb958a3SYinan Xu  }
187baf8def6SYinan Xu
188baf8def6SYinan Xu  object ExceptionVec {
189d0de7e4aSpeixiaokun    val ExceptionVecSize = 24
190da3bf434SMaxpicca-Li    def apply() = Vec(ExceptionVecSize, Bool())
191248b9a04SYanqin Li    def apply(init: Bool) = VecInit(Seq.fill(ExceptionVecSize)(init))
192baf8def6SYinan Xu  }
193a8e04b1dSYinan Xu
194c60c1ab4SWilliam Wang  object PMAMode {
1958d9a04fcSWilliam Wang    def R = "b1".U << 0 //readable
1968d9a04fcSWilliam Wang    def W = "b1".U << 1 //writeable
1978d9a04fcSWilliam Wang    def X = "b1".U << 2 //executable
1988d9a04fcSWilliam Wang    def I = "b1".U << 3 //cacheable: icache
1998d9a04fcSWilliam Wang    def D = "b1".U << 4 //cacheable: dcache
2008d9a04fcSWilliam Wang    def S = "b1".U << 5 //enable speculative access
201cff68e26SWilliam Wang    def A = "b1".U << 6 //enable atomic operation, A imply R & W
2028d9a04fcSWilliam Wang    def C = "b1".U << 7 //if it is cacheable is configable
203c60c1ab4SWilliam Wang    def Reserved = "b0".U
204c60c1ab4SWilliam Wang
205c60c1ab4SWilliam Wang    def apply() = UInt(7.W)
206c60c1ab4SWilliam Wang
207c60c1ab4SWilliam Wang    def read(mode: UInt) = mode(0)
208c60c1ab4SWilliam Wang    def write(mode: UInt) = mode(1)
209c60c1ab4SWilliam Wang    def execute(mode: UInt) = mode(2)
210c60c1ab4SWilliam Wang    def icache(mode: UInt) = mode(3)
211c60c1ab4SWilliam Wang    def dcache(mode: UInt) = mode(4)
212c60c1ab4SWilliam Wang    def speculate(mode: UInt) = mode(5)
213c60c1ab4SWilliam Wang    def atomic(mode: UInt) = mode(6)
214c60c1ab4SWilliam Wang    def configable_cache(mode: UInt) = mode(7)
215c60c1ab4SWilliam Wang
216c60c1ab4SWilliam Wang    def strToMode(s: String) = {
217423b9255SWilliam Wang      var result = 0.U(8.W)
218c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("R") >= 0) result = result + R
219c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("W") >= 0) result = result + W
220c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("X") >= 0) result = result + X
221c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("I") >= 0) result = result + I
222c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("D") >= 0) result = result + D
223c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("S") >= 0) result = result + S
224c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("A") >= 0) result = result + A
225c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("C") >= 0) result = result + C
226c60c1ab4SWilliam Wang      result
227c60c1ab4SWilliam Wang    }
228c60c1ab4SWilliam Wang  }
2292225d46eSJiawei Lin
2302225d46eSJiawei Lin
2312225d46eSJiawei Lin  object CSROpType {
23292c61038SXuan Hu    //               | func3|
2331be7b39aSXuan Hu    def jmp   = "b010_000".U
2341be7b39aSXuan Hu    def wfi   = "b100_000".U
2351be7b39aSXuan Hu    def wrt   = "b001_001".U
2361be7b39aSXuan Hu    def set   = "b001_010".U
2371be7b39aSXuan Hu    def clr   = "b001_011".U
2381be7b39aSXuan Hu    def wrti  = "b001_101".U
2391be7b39aSXuan Hu    def seti  = "b001_110".U
2401be7b39aSXuan Hu    def clri  = "b001_111".U
2411be7b39aSXuan Hu
2421be7b39aSXuan Hu    def isSystemOp (op: UInt): Bool = op(4)
2431be7b39aSXuan Hu    def isWfi      (op: UInt): Bool = op(5)
2441be7b39aSXuan Hu    def isCsrAccess(op: UInt): Bool = op(3)
24592c61038SXuan Hu    def isReadOnly (op: UInt): Bool = op(3) && op(2, 0) === 0.U
24692c61038SXuan Hu    def notReadOnly(op: UInt): Bool = op(3) && op(2, 0) =/= 0.U
24792c61038SXuan Hu    def isCSRRW    (op: UInt): Bool = op(3) && op(1, 0) === "b01".U
24892c61038SXuan Hu    def isCSRRSorRC(op: UInt): Bool = op(3) && op(1)
249f7c21cb5SXuan Hu
250f7c21cb5SXuan Hu    def getCSROp(op: UInt) = op(1, 0)
251f7c21cb5SXuan Hu    def needImm(op: UInt) = op(2)
25292c61038SXuan Hu
25392c61038SXuan Hu    def getFunc3(op: UInt) = op(2, 0)
2542225d46eSJiawei Lin  }
2552225d46eSJiawei Lin
2562225d46eSJiawei Lin  // jump
2572225d46eSJiawei Lin  object JumpOpType {
2582225d46eSJiawei Lin    def jal  = "b00".U
2592225d46eSJiawei Lin    def jalr = "b01".U
2602225d46eSJiawei Lin    def auipc = "b10".U
2612225d46eSJiawei Lin//    def call = "b11_011".U
2622225d46eSJiawei Lin//    def ret  = "b11_100".U
2632225d46eSJiawei Lin    def jumpOpisJalr(op: UInt) = op(0)
2642225d46eSJiawei Lin    def jumpOpisAuipc(op: UInt) = op(1)
2652225d46eSJiawei Lin  }
2662225d46eSJiawei Lin
2672225d46eSJiawei Lin  object FenceOpType {
2682225d46eSJiawei Lin    def fence  = "b10000".U
2692225d46eSJiawei Lin    def sfence = "b10001".U
2702225d46eSJiawei Lin    def fencei = "b10010".U
271d0de7e4aSpeixiaokun    def hfence_v = "b10011".U
272d0de7e4aSpeixiaokun    def hfence_g = "b10100".U
273af2f7849Shappy-lx    def nofence= "b00000".U
2742225d46eSJiawei Lin  }
2752225d46eSJiawei Lin
2762225d46eSJiawei Lin  object ALUOpType {
277ee8ff153Szfw    // shift optype
278675acc68SYinan Xu    def slliuw     = "b000_0000".U // slliuw: ZEXT(src1[31:0]) << shamt
279675acc68SYinan Xu    def sll        = "b000_0001".U // sll:     src1 << src2
280ee8ff153Szfw
281675acc68SYinan Xu    def bclr       = "b000_0010".U // bclr:    src1 & ~(1 << src2[5:0])
282675acc68SYinan Xu    def bset       = "b000_0011".U // bset:    src1 | (1 << src2[5:0])
283675acc68SYinan Xu    def binv       = "b000_0100".U // binv:    src1 ^ ~(1 << src2[5:0])
284ee8ff153Szfw
285675acc68SYinan Xu    def srl        = "b000_0101".U // srl:     src1 >> src2
286675acc68SYinan Xu    def bext       = "b000_0110".U // bext:    (src1 >> src2)[0]
287675acc68SYinan Xu    def sra        = "b000_0111".U // sra:     src1 >> src2 (arithmetic)
288ee8ff153Szfw
2897b441e5eSYinan Xu    def rol        = "b000_1001".U // rol:     (src1 << src2) | (src1 >> (xlen - src2))
2907b441e5eSYinan Xu    def ror        = "b000_1011".U // ror:     (src1 >> src2) | (src1 << (xlen - src2))
291184a1958Szfw
292ee8ff153Szfw    // RV64 32bit optype
293675acc68SYinan Xu    def addw       = "b001_0000".U // addw:      SEXT((src1 + src2)[31:0])
294675acc68SYinan Xu    def oddaddw    = "b001_0001".U // oddaddw:   SEXT((src1[0] + src2)[31:0])
295675acc68SYinan Xu    def subw       = "b001_0010".U // subw:      SEXT((src1 - src2)[31:0])
29654711376Ssinsanction    def lui32addw  = "b001_0011".U // lui32addw: SEXT(SEXT(src2[11:0], 32) + {src2[31:12], 12'b0}, 64)
297ee8ff153Szfw
298675acc68SYinan Xu    def addwbit    = "b001_0100".U // addwbit:   (src1 + src2)[0]
299675acc68SYinan Xu    def addwbyte   = "b001_0101".U // addwbyte:  (src1 + src2)[7:0]
300675acc68SYinan Xu    def addwzexth  = "b001_0110".U // addwzexth: ZEXT((src1  + src2)[15:0])
301675acc68SYinan Xu    def addwsexth  = "b001_0111".U // addwsexth: SEXT((src1  + src2)[15:0])
302ee8ff153Szfw
303675acc68SYinan Xu    def sllw       = "b001_1000".U // sllw:     SEXT((src1 << src2)[31:0])
304675acc68SYinan Xu    def srlw       = "b001_1001".U // srlw:     SEXT((src1[31:0] >> src2)[31:0])
305675acc68SYinan Xu    def sraw       = "b001_1010".U // sraw:     SEXT((src1[31:0] >> src2)[31:0])
306675acc68SYinan Xu    def rolw       = "b001_1100".U
307675acc68SYinan Xu    def rorw       = "b001_1101".U
308675acc68SYinan Xu
309675acc68SYinan Xu    // ADD-op
310675acc68SYinan Xu    def adduw      = "b010_0000".U // adduw:  src1[31:0]  + src2
311675acc68SYinan Xu    def add        = "b010_0001".U // add:     src1        + src2
312675acc68SYinan Xu    def oddadd     = "b010_0010".U // oddadd:  src1[0]     + src2
313fe528fd6Ssinsanction    def lui32add   = "b010_0011".U // lui32add: SEXT(src2[11:0]) + {src2[63:12], 12'b0}
314675acc68SYinan Xu
315675acc68SYinan Xu    def sr29add    = "b010_0100".U // sr29add: src1[63:29] + src2
316675acc68SYinan Xu    def sr30add    = "b010_0101".U // sr30add: src1[63:30] + src2
317675acc68SYinan Xu    def sr31add    = "b010_0110".U // sr31add: src1[63:31] + src2
318675acc68SYinan Xu    def sr32add    = "b010_0111".U // sr32add: src1[63:32] + src2
319675acc68SYinan Xu
320675acc68SYinan Xu    def sh1adduw   = "b010_1000".U // sh1adduw: {src1[31:0], 1'b0} + src2
321675acc68SYinan Xu    def sh1add     = "b010_1001".U // sh1add: {src1[62:0], 1'b0} + src2
322675acc68SYinan Xu    def sh2adduw   = "b010_1010".U // sh2add_uw: {src1[31:0], 2'b0} + src2
323675acc68SYinan Xu    def sh2add     = "b010_1011".U // sh2add: {src1[61:0], 2'b0} + src2
324675acc68SYinan Xu    def sh3adduw   = "b010_1100".U // sh3add_uw: {src1[31:0], 3'b0} + src2
325675acc68SYinan Xu    def sh3add     = "b010_1101".U // sh3add: {src1[60:0], 3'b0} + src2
326675acc68SYinan Xu    def sh4add     = "b010_1111".U // sh4add: {src1[59:0], 4'b0} + src2
327675acc68SYinan Xu
328675acc68SYinan Xu    // SUB-op: src1 - src2
329675acc68SYinan Xu    def sub        = "b011_0000".U
330675acc68SYinan Xu    def sltu       = "b011_0001".U
331675acc68SYinan Xu    def slt        = "b011_0010".U
332675acc68SYinan Xu    def maxu       = "b011_0100".U
333675acc68SYinan Xu    def minu       = "b011_0101".U
334675acc68SYinan Xu    def max        = "b011_0110".U
335675acc68SYinan Xu    def min        = "b011_0111".U
336675acc68SYinan Xu
337545d7be0SYangyu Chen    // Zicond
338545d7be0SYangyu Chen    def czero_eqz  = "b111_0100".U
339545d7be0SYangyu Chen    def czero_nez  = "b111_0110".U
340545d7be0SYangyu Chen
341675acc68SYinan Xu    // misc optype
342675acc68SYinan Xu    def and        = "b100_0000".U
343675acc68SYinan Xu    def andn       = "b100_0001".U
344675acc68SYinan Xu    def or         = "b100_0010".U
345675acc68SYinan Xu    def orn        = "b100_0011".U
346675acc68SYinan Xu    def xor        = "b100_0100".U
347675acc68SYinan Xu    def xnor       = "b100_0101".U
348675acc68SYinan Xu    def orcb       = "b100_0110".U
349675acc68SYinan Xu
350675acc68SYinan Xu    def sextb      = "b100_1000".U
351675acc68SYinan Xu    def packh      = "b100_1001".U
352675acc68SYinan Xu    def sexth      = "b100_1010".U
353675acc68SYinan Xu    def packw      = "b100_1011".U
354675acc68SYinan Xu
355675acc68SYinan Xu    def revb       = "b101_0000".U
356675acc68SYinan Xu    def rev8       = "b101_0001".U
357675acc68SYinan Xu    def pack       = "b101_0010".U
358675acc68SYinan Xu    def orh48      = "b101_0011".U
359675acc68SYinan Xu
360675acc68SYinan Xu    def szewl1     = "b101_1000".U
361675acc68SYinan Xu    def szewl2     = "b101_1001".U
362675acc68SYinan Xu    def szewl3     = "b101_1010".U
363675acc68SYinan Xu    def byte2      = "b101_1011".U
364675acc68SYinan Xu
365675acc68SYinan Xu    def andlsb     = "b110_0000".U
366675acc68SYinan Xu    def andzexth   = "b110_0001".U
367675acc68SYinan Xu    def orlsb      = "b110_0010".U
368675acc68SYinan Xu    def orzexth    = "b110_0011".U
369675acc68SYinan Xu    def xorlsb     = "b110_0100".U
370675acc68SYinan Xu    def xorzexth   = "b110_0101".U
371675acc68SYinan Xu    def orcblsb    = "b110_0110".U
372675acc68SYinan Xu    def orcbzexth  = "b110_0111".U
373675acc68SYinan Xu
374675acc68SYinan Xu    def isAddw(func: UInt) = func(6, 4) === "b001".U && !func(3) && !func(1)
375675acc68SYinan Xu    def isSimpleLogic(func: UInt) = func(6, 4) === "b100".U && !func(0)
376675acc68SYinan Xu    def logicToLsb(func: UInt) = Cat("b110".U(3.W), func(3, 1), 0.U(1.W))
377675acc68SYinan Xu    def logicToZexth(func: UInt) = Cat("b110".U(3.W), func(3, 1), 1.U(1.W))
378675acc68SYinan Xu
37957a10886SXuan Hu    def apply() = UInt(FuOpTypeWidth.W)
3802225d46eSJiawei Lin  }
3812225d46eSJiawei Lin
382d91483a6Sfdy  object VSETOpType {
383a8db15d8Sfdy    val setVlmaxBit = 0
384a8db15d8Sfdy    val keepVlBit   = 1
385a8db15d8Sfdy    // destTypeBit == 0: write vl to rd
386a8db15d8Sfdy    // destTypeBit == 1: write vconfig
387a8db15d8Sfdy    val destTypeBit = 5
388a8db15d8Sfdy
389a32c56f4SXuan Hu    // vsetvli's uop
390a32c56f4SXuan Hu    //   rs1!=x0, normal
391a32c56f4SXuan Hu    //     uop0: r(rs1), w(vconfig)     | x[rs1],vtypei  -> vconfig
392a32c56f4SXuan Hu    //     uop1: r(rs1), w(rd)          | x[rs1],vtypei  -> x[rd]
393a32c56f4SXuan Hu    def uvsetvcfg_xi        = "b1010_0000".U
394a32c56f4SXuan Hu    def uvsetrd_xi          = "b1000_0000".U
395a32c56f4SXuan Hu    //   rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype
396a32c56f4SXuan Hu    //     uop0: w(vconfig)             | vlmax, vtypei  -> vconfig
397a32c56f4SXuan Hu    //     uop1: w(rd)                  | vlmax, vtypei  -> x[rd]
398a32c56f4SXuan Hu    def uvsetvcfg_vlmax_i   = "b1010_0001".U
399a32c56f4SXuan Hu    def uvsetrd_vlmax_i     = "b1000_0001".U
400a32c56f4SXuan Hu    //   rs1==x0, rd==x0, keep vl, set vtype
401a32c56f4SXuan Hu    //     uop0: r(vconfig), w(vconfig) | ld_vconfig.vl, vtypei -> vconfig
402a32c56f4SXuan Hu    def uvsetvcfg_keep_v    = "b1010_0010".U
403d91483a6Sfdy
404a32c56f4SXuan Hu    // vsetvl's uop
405a32c56f4SXuan Hu    //   rs1!=x0, normal
406a32c56f4SXuan Hu    //     uop0: r(rs1,rs2), w(vconfig) | x[rs1],x[rs2]  -> vconfig
407a32c56f4SXuan Hu    //     uop1: r(rs1,rs2), w(rd)      | x[rs1],x[rs2]  -> x[rd]
408a32c56f4SXuan Hu    def uvsetvcfg_xx        = "b0110_0000".U
409a32c56f4SXuan Hu    def uvsetrd_xx          = "b0100_0000".U
410a32c56f4SXuan Hu    //   rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype
411a32c56f4SXuan Hu    //     uop0: r(rs2), w(vconfig)     | vlmax, vtypei  -> vconfig
412a32c56f4SXuan Hu    //     uop1: r(rs2), w(rd)          | vlmax, vtypei  -> x[rd]
413a32c56f4SXuan Hu    def uvsetvcfg_vlmax_x   = "b0110_0001".U
414a32c56f4SXuan Hu    def uvsetrd_vlmax_x     = "b0100_0001".U
415a32c56f4SXuan Hu    //   rs1==x0, rd==x0, keep vl, set vtype
416a32c56f4SXuan Hu    //     uop0: r(rs2), w(vtmp)             | x[rs2]               -> vtmp
417a32c56f4SXuan Hu    //     uop0: r(vconfig,vtmp), w(vconfig) | old_vconfig.vl, vtmp -> vconfig
418a32c56f4SXuan Hu    def uvmv_v_x            = "b0110_0010".U
419a32c56f4SXuan Hu    def uvsetvcfg_vv        = "b0111_0010".U
420a32c56f4SXuan Hu
421a32c56f4SXuan Hu    // vsetivli's uop
422a32c56f4SXuan Hu    //     uop0: w(vconfig)             | vli, vtypei    -> vconfig
423a32c56f4SXuan Hu    //     uop1: w(rd)                  | vli, vtypei    -> x[rd]
424a32c56f4SXuan Hu    def uvsetvcfg_ii        = "b0010_0000".U
425a32c56f4SXuan Hu    def uvsetrd_ii          = "b0000_0000".U
426a32c56f4SXuan Hu
427cc1eb70dSXuan Hu    // read vec, write int
428cc1eb70dSXuan Hu    // keep vl
429cc1eb70dSXuan Hu    def csrrvl              = "b0001_0110".U
430cc1eb70dSXuan Hu
431a32c56f4SXuan Hu    def isVsetvl  (func: UInt)  = func(6)
432a32c56f4SXuan Hu    def isVsetvli (func: UInt)  = func(7)
433a32c56f4SXuan Hu    def isVsetivli(func: UInt)  = func(7, 6) === 0.U
434a32c56f4SXuan Hu    def isNormal  (func: UInt)  = func(1, 0) === 0.U
435a8db15d8Sfdy    def isSetVlmax(func: UInt)  = func(setVlmaxBit)
436a8db15d8Sfdy    def isKeepVl  (func: UInt)  = func(keepVlBit)
437a32c56f4SXuan Hu    // RG: region
438a32c56f4SXuan Hu    def writeIntRG(func: UInt)  = !func(5)
439a32c56f4SXuan Hu    def writeVecRG(func: UInt)  = func(5)
440a32c56f4SXuan Hu    def readIntRG (func: UInt)  = !func(4)
441a32c56f4SXuan Hu    def readVecRG (func: UInt)  = func(4)
442a8db15d8Sfdy    // modify fuOpType
443a8db15d8Sfdy    def keepVl(func: UInt)      = func | (1 << keepVlBit).U
444a8db15d8Sfdy    def setVlmax(func: UInt)    = func | (1 << setVlmaxBit).U
445d91483a6Sfdy  }
446d91483a6Sfdy
4473b739f49SXuan Hu  object BRUOpType {
4483b739f49SXuan Hu    // branch
4493b739f49SXuan Hu    def beq        = "b000_000".U
4503b739f49SXuan Hu    def bne        = "b000_001".U
4513b739f49SXuan Hu    def blt        = "b000_100".U
4523b739f49SXuan Hu    def bge        = "b000_101".U
4533b739f49SXuan Hu    def bltu       = "b001_000".U
4543b739f49SXuan Hu    def bgeu       = "b001_001".U
4553b739f49SXuan Hu
4563b739f49SXuan Hu    def getBranchType(func: UInt) = func(3, 1)
4573b739f49SXuan Hu    def isBranchInvert(func: UInt) = func(0)
4583b739f49SXuan Hu  }
4593b739f49SXuan Hu
4603b739f49SXuan Hu  object MULOpType {
4613b739f49SXuan Hu    // mul
4623b739f49SXuan Hu    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
4633b739f49SXuan Hu    def mul    = "b00000".U
4643b739f49SXuan Hu    def mulh   = "b00001".U
4653b739f49SXuan Hu    def mulhsu = "b00010".U
4663b739f49SXuan Hu    def mulhu  = "b00011".U
4673b739f49SXuan Hu    def mulw   = "b00100".U
4683b739f49SXuan Hu
4693b739f49SXuan Hu    def mulw7  = "b01100".U
4703b739f49SXuan Hu    def isSign(op: UInt) = !op(1)
4713b739f49SXuan Hu    def isW(op: UInt) = op(2)
4723b739f49SXuan Hu    def isH(op: UInt) = op(1, 0) =/= 0.U
4733b739f49SXuan Hu    def getOp(op: UInt) = Cat(op(3), op(1, 0))
4743b739f49SXuan Hu  }
4753b739f49SXuan Hu
4763b739f49SXuan Hu  object DIVOpType {
4773b739f49SXuan Hu    // div
4783b739f49SXuan Hu    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
4793b739f49SXuan Hu    def div    = "b10000".U
4803b739f49SXuan Hu    def divu   = "b10010".U
4813b739f49SXuan Hu    def rem    = "b10001".U
4823b739f49SXuan Hu    def remu   = "b10011".U
4833b739f49SXuan Hu
4843b739f49SXuan Hu    def divw   = "b10100".U
4853b739f49SXuan Hu    def divuw  = "b10110".U
4863b739f49SXuan Hu    def remw   = "b10101".U
4873b739f49SXuan Hu    def remuw  = "b10111".U
4883b739f49SXuan Hu
4893b739f49SXuan Hu    def isSign(op: UInt) = !op(1)
4903b739f49SXuan Hu    def isW(op: UInt) = op(2)
4913b739f49SXuan Hu    def isH(op: UInt) = op(0)
4923b739f49SXuan Hu  }
4933b739f49SXuan Hu
4942225d46eSJiawei Lin  object MDUOpType {
4952225d46eSJiawei Lin    // mul
4962225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
4972225d46eSJiawei Lin    def mul    = "b00000".U
4982225d46eSJiawei Lin    def mulh   = "b00001".U
4992225d46eSJiawei Lin    def mulhsu = "b00010".U
5002225d46eSJiawei Lin    def mulhu  = "b00011".U
5012225d46eSJiawei Lin    def mulw   = "b00100".U
5022225d46eSJiawei Lin
50388825c5cSYinan Xu    def mulw7  = "b01100".U
50488825c5cSYinan Xu
5052225d46eSJiawei Lin    // div
5062225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
50788825c5cSYinan Xu    def div    = "b10000".U
50888825c5cSYinan Xu    def divu   = "b10010".U
50988825c5cSYinan Xu    def rem    = "b10001".U
51088825c5cSYinan Xu    def remu   = "b10011".U
5112225d46eSJiawei Lin
51288825c5cSYinan Xu    def divw   = "b10100".U
51388825c5cSYinan Xu    def divuw  = "b10110".U
51488825c5cSYinan Xu    def remw   = "b10101".U
51588825c5cSYinan Xu    def remuw  = "b10111".U
5162225d46eSJiawei Lin
51788825c5cSYinan Xu    def isMul(op: UInt) = !op(4)
51888825c5cSYinan Xu    def isDiv(op: UInt) = op(4)
5192225d46eSJiawei Lin
5202225d46eSJiawei Lin    def isDivSign(op: UInt) = isDiv(op) && !op(1)
5212225d46eSJiawei Lin    def isW(op: UInt) = op(2)
5222225d46eSJiawei Lin    def isH(op: UInt) = (isDiv(op) && op(0)) || (isMul(op) && op(1, 0) =/= 0.U)
5232225d46eSJiawei Lin    def getMulOp(op: UInt) = op(1, 0)
5242225d46eSJiawei Lin  }
5252225d46eSJiawei Lin
5262225d46eSJiawei Lin  object LSUOpType {
527136f6497SXiaokun-Pei    // The max length is 6 bits
528d200f594SWilliam Wang    // load pipeline
5292225d46eSJiawei Lin
530d200f594SWilliam Wang    // normal load
531d200f594SWilliam Wang    // Note: bit(1, 0) are size, DO NOT CHANGE
532d200f594SWilliam Wang    // bit encoding: | load 0 | is unsigned(1bit) | size(2bit) |
533d200f594SWilliam Wang    def lb       = "b0000".U
534d200f594SWilliam Wang    def lh       = "b0001".U
535d200f594SWilliam Wang    def lw       = "b0010".U
536d200f594SWilliam Wang    def ld       = "b0011".U
537d200f594SWilliam Wang    def lbu      = "b0100".U
538d200f594SWilliam Wang    def lhu      = "b0101".U
539d200f594SWilliam Wang    def lwu      = "b0110".U
540d0de7e4aSpeixiaokun    // hypervior load
54184c44d24Slwd    // bit encoding: | hlv 1 | hlvx 1 | is unsigned(1bit) | size(2bit) |
542d0de7e4aSpeixiaokun    def hlvb   = "b10000".U
543d0de7e4aSpeixiaokun    def hlvh   = "b10001".U
544d0de7e4aSpeixiaokun    def hlvw   = "b10010".U
545d0de7e4aSpeixiaokun    def hlvd   = "b10011".U
546d0de7e4aSpeixiaokun    def hlvbu  = "b10100".U
547d0de7e4aSpeixiaokun    def hlvhu  = "b10101".U
548d0de7e4aSpeixiaokun    def hlvwu  = "b10110".U
549136f6497SXiaokun-Pei    def hlvxhu = "b11101".U
550136f6497SXiaokun-Pei    def hlvxwu = "b11110".U
5510b55f3fbSlwd    def isHlv(op: UInt): Bool = op(4) && (op(5) === "b0".U) && (op(8, 7) === "b00".U)
5520b55f3fbSlwd    def isHlvx(op: UInt): Bool = op(4) && op(3) && (op(5) === "b0".U) && (op(8, 7) === "b00".U)
553ca18a0b4SWilliam Wang
554d200f594SWilliam Wang    // Zicbop software prefetch
555d200f594SWilliam Wang    // bit encoding: | prefetch 1 | 0 | prefetch type (2bit) |
556d200f594SWilliam Wang    def prefetch_i = "b1000".U // TODO
557d200f594SWilliam Wang    def prefetch_r = "b1001".U
558d200f594SWilliam Wang    def prefetch_w = "b1010".U
559ca18a0b4SWilliam Wang
5600b55f3fbSlwd    def isPrefetch(op: UInt): Bool = op(3) && (op(5, 4) === "b000".U) && (op(8, 7) === "b00".U)
561d200f594SWilliam Wang
562d200f594SWilliam Wang    // store pipeline
563d200f594SWilliam Wang    // normal store
564d200f594SWilliam Wang    // bit encoding: | store 00 | size(2bit) |
565d200f594SWilliam Wang    def sb       = "b0000".U
566d200f594SWilliam Wang    def sh       = "b0001".U
567d200f594SWilliam Wang    def sw       = "b0010".U
568d200f594SWilliam Wang    def sd       = "b0011".U
569d200f594SWilliam Wang
570d0de7e4aSpeixiaokun    //hypervisor store
571d0de7e4aSpeixiaokun    // bit encoding: |hsv 1 | store 00 | size(2bit) |
572d0de7e4aSpeixiaokun    def hsvb = "b10000".U
573d0de7e4aSpeixiaokun    def hsvh = "b10001".U
574d0de7e4aSpeixiaokun    def hsvw = "b10010".U
575d0de7e4aSpeixiaokun    def hsvd = "b10011".U
5760b55f3fbSlwd    def isHsv(op: UInt): Bool = op(4) && (op(5) === "b0".U) && (op(8, 7) === "b00".U)
577d200f594SWilliam Wang    // l1 cache op
578d200f594SWilliam Wang    // bit encoding: | cbo_zero 01 | size(2bit) 11 |
579d200f594SWilliam Wang    def cbo_zero  = "b0111".U
580d200f594SWilliam Wang
581d200f594SWilliam Wang    // llc op
582d200f594SWilliam Wang    // bit encoding: | prefetch 11 | suboptype(2bit) |
583d200f594SWilliam Wang    def cbo_clean = "b1100".U
584d200f594SWilliam Wang    def cbo_flush = "b1101".U
585d200f594SWilliam Wang    def cbo_inval = "b1110".U
586d200f594SWilliam Wang
587136f6497SXiaokun-Pei    def isCbo(op: UInt): Bool = op(3, 2) === "b11".U && (op(6, 4) === "b000".U)
5881eae6a3fShappy-lx    def isCboClean(op: UInt): Bool = isCbo(op) && (op(3, 0) === cbo_clean)
5891eae6a3fShappy-lx    def isCboFlush(op: UInt): Bool = isCbo(op) && (op(3, 0) === cbo_flush)
5901eae6a3fShappy-lx    def isCboInval(op: UInt): Bool = isCbo(op) && (op(3, 0) === cbo_inval)
5912225d46eSJiawei Lin
5922225d46eSJiawei Lin    // atomics
5932225d46eSJiawei Lin    // bit(1, 0) are size
5942225d46eSJiawei Lin    // since atomics use a different fu type
5952225d46eSJiawei Lin    // so we can safely reuse other load/store's encodings
596d200f594SWilliam Wang    // bit encoding: | optype(4bit) | size (2bit) |
59738c29594Szhanglinjuan    def AMOFuOpWidth = 6
5982225d46eSJiawei Lin    def lr_w      = "b000010".U
5992225d46eSJiawei Lin    def sc_w      = "b000110".U
6002225d46eSJiawei Lin    def amoswap_w = "b001010".U
6012225d46eSJiawei Lin    def amoadd_w  = "b001110".U
6022225d46eSJiawei Lin    def amoxor_w  = "b010010".U
6032225d46eSJiawei Lin    def amoand_w  = "b010110".U
6042225d46eSJiawei Lin    def amoor_w   = "b011010".U
6052225d46eSJiawei Lin    def amomin_w  = "b011110".U
6062225d46eSJiawei Lin    def amomax_w  = "b100010".U
6072225d46eSJiawei Lin    def amominu_w = "b100110".U
6082225d46eSJiawei Lin    def amomaxu_w = "b101010".U
60912861ac7Slinzhida    def amocas_w  = "b101110".U
6102225d46eSJiawei Lin
6112225d46eSJiawei Lin    def lr_d      = "b000011".U
6122225d46eSJiawei Lin    def sc_d      = "b000111".U
6132225d46eSJiawei Lin    def amoswap_d = "b001011".U
6142225d46eSJiawei Lin    def amoadd_d  = "b001111".U
6152225d46eSJiawei Lin    def amoxor_d  = "b010011".U
6162225d46eSJiawei Lin    def amoand_d  = "b010111".U
6172225d46eSJiawei Lin    def amoor_d   = "b011011".U
6182225d46eSJiawei Lin    def amomin_d  = "b011111".U
6192225d46eSJiawei Lin    def amomax_d  = "b100011".U
6202225d46eSJiawei Lin    def amominu_d = "b100111".U
6212225d46eSJiawei Lin    def amomaxu_d = "b101011".U
62212861ac7Slinzhida    def amocas_d  = "b101111".U
62312861ac7Slinzhida
62412861ac7Slinzhida    def amocas_q  = "b101100".U
62512861ac7Slinzhida
626b6982e83SLemover    def size(op: UInt) = op(1,0)
6276dbb4e08SXuan Hu
62832977e5dSAnzooooo    def getVecLSMop(fuOpType: UInt): UInt = fuOpType(6, 5)
62932977e5dSAnzooooo
630df3b4b92SAnzooooo    def isAllUS   (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && (fuOpType(8) ^ fuOpType(7))// Unit-Stride Whole Masked
6310b55f3fbSlwd    def isUStride (fuOpType: UInt): Bool = fuOpType(6, 0) === "b00_00000".U && (fuOpType(8) ^ fuOpType(7))
6320b55f3fbSlwd    def isWhole   (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U && (fuOpType(8) ^ fuOpType(7))
6330b55f3fbSlwd    def isMasked  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U && (fuOpType(8) ^ fuOpType(7))
6340b55f3fbSlwd    def isStrided (fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U && (fuOpType(8) ^ fuOpType(7))
6350b55f3fbSlwd    def isIndexed (fuOpType: UInt): Bool = fuOpType(5) && (fuOpType(8) ^ fuOpType(7))
63638c29594Szhanglinjuan    def isLr      (fuOpType: UInt): Bool = fuOpType === lr_w || fuOpType === lr_d
63738c29594Szhanglinjuan    def isSc      (fuOpType: UInt): Bool = fuOpType === sc_w || fuOpType === sc_d
63838c29594Szhanglinjuan    def isAMOCASQ (fuOpType: UInt): Bool = fuOpType === amocas_q
63938c29594Szhanglinjuan    def isAMOCASWD(fuOpType: UInt): Bool = fuOpType === amocas_w || fuOpType === amocas_d
64038c29594Szhanglinjuan    def isAMOCAS  (fuOpType: UInt): Bool = fuOpType(5, 2) === "b1011".U
6412225d46eSJiawei Lin  }
6422225d46eSJiawei Lin
6433feeca58Szfw  object BKUOpType {
644ee8ff153Szfw
6453feeca58Szfw    def clmul       = "b000000".U
6463feeca58Szfw    def clmulh      = "b000001".U
6473feeca58Szfw    def clmulr      = "b000010".U
6483feeca58Szfw    def xpermn      = "b000100".U
6493feeca58Szfw    def xpermb      = "b000101".U
650ee8ff153Szfw
6513feeca58Szfw    def clz         = "b001000".U
6523feeca58Szfw    def clzw        = "b001001".U
6533feeca58Szfw    def ctz         = "b001010".U
6543feeca58Szfw    def ctzw        = "b001011".U
6553feeca58Szfw    def cpop        = "b001100".U
6563feeca58Szfw    def cpopw       = "b001101".U
65707596dc6Szfw
6583feeca58Szfw    // 01xxxx is reserve
6593feeca58Szfw    def aes64es     = "b100000".U
6603feeca58Szfw    def aes64esm    = "b100001".U
6613feeca58Szfw    def aes64ds     = "b100010".U
6623feeca58Szfw    def aes64dsm    = "b100011".U
6633feeca58Szfw    def aes64im     = "b100100".U
6643feeca58Szfw    def aes64ks1i   = "b100101".U
6653feeca58Szfw    def aes64ks2    = "b100110".U
6663feeca58Szfw
6673feeca58Szfw    // merge to two instruction sm4ks & sm4ed
66819bcce38SFawang Zhang    def sm4ed0      = "b101000".U
66919bcce38SFawang Zhang    def sm4ed1      = "b101001".U
67019bcce38SFawang Zhang    def sm4ed2      = "b101010".U
67119bcce38SFawang Zhang    def sm4ed3      = "b101011".U
67219bcce38SFawang Zhang    def sm4ks0      = "b101100".U
67319bcce38SFawang Zhang    def sm4ks1      = "b101101".U
67419bcce38SFawang Zhang    def sm4ks2      = "b101110".U
67519bcce38SFawang Zhang    def sm4ks3      = "b101111".U
6763feeca58Szfw
6773feeca58Szfw    def sha256sum0  = "b110000".U
6783feeca58Szfw    def sha256sum1  = "b110001".U
6793feeca58Szfw    def sha256sig0  = "b110010".U
6803feeca58Szfw    def sha256sig1  = "b110011".U
6813feeca58Szfw    def sha512sum0  = "b110100".U
6823feeca58Szfw    def sha512sum1  = "b110101".U
6833feeca58Szfw    def sha512sig0  = "b110110".U
6843feeca58Szfw    def sha512sig1  = "b110111".U
6853feeca58Szfw
6863feeca58Szfw    def sm3p0       = "b111000".U
6873feeca58Szfw    def sm3p1       = "b111001".U
688ee8ff153Szfw  }
689ee8ff153Szfw
6902225d46eSJiawei Lin  object BTBtype {
6912225d46eSJiawei Lin    def B = "b00".U  // branch
6922225d46eSJiawei Lin    def J = "b01".U  // jump
6932225d46eSJiawei Lin    def I = "b10".U  // indirect
6942225d46eSJiawei Lin    def R = "b11".U  // return
6952225d46eSJiawei Lin
6962225d46eSJiawei Lin    def apply() = UInt(2.W)
6972225d46eSJiawei Lin  }
6982225d46eSJiawei Lin
6992225d46eSJiawei Lin  object SelImm {
700ee8ff153Szfw    def IMM_X  = "b0111".U
701d91483a6Sfdy    def IMM_S  = "b1110".U
702ee8ff153Szfw    def IMM_SB = "b0001".U
703ee8ff153Szfw    def IMM_U  = "b0010".U
704ee8ff153Szfw    def IMM_UJ = "b0011".U
705ee8ff153Szfw    def IMM_I  = "b0100".U
706ee8ff153Szfw    def IMM_Z  = "b0101".U
707ee8ff153Szfw    def INVALID_INSTR = "b0110".U
708ee8ff153Szfw    def IMM_B6 = "b1000".U
7092225d46eSJiawei Lin
71058c35d23Shuxuan0307    def IMM_OPIVIS = "b1001".U
71158c35d23Shuxuan0307    def IMM_OPIVIU = "b1010".U
712912e2179SXuan Hu    def IMM_VSETVLI   = "b1100".U
713912e2179SXuan Hu    def IMM_VSETIVLI  = "b1101".U
714fe528fd6Ssinsanction    def IMM_LUI32 = "b1011".U
715867aae77Sweiding liu    def IMM_VRORVI = "b1111".U
71658c35d23Shuxuan0307
71757a10886SXuan Hu    def X      = BitPat("b0000")
7186e7c9679Shuxuan0307
719ee8ff153Szfw    def apply() = UInt(4.W)
7200655b1a0SXuan Hu
7210655b1a0SXuan Hu    def mkString(immType: UInt) : String = {
7220655b1a0SXuan Hu      val strMap = Map(
7230655b1a0SXuan Hu        IMM_S.litValue         -> "S",
7240655b1a0SXuan Hu        IMM_SB.litValue        -> "SB",
7250655b1a0SXuan Hu        IMM_U.litValue         -> "U",
7260655b1a0SXuan Hu        IMM_UJ.litValue        -> "UJ",
7270655b1a0SXuan Hu        IMM_I.litValue         -> "I",
7280655b1a0SXuan Hu        IMM_Z.litValue         -> "Z",
7290655b1a0SXuan Hu        IMM_B6.litValue        -> "B6",
7300655b1a0SXuan Hu        IMM_OPIVIS.litValue    -> "VIS",
7310655b1a0SXuan Hu        IMM_OPIVIU.litValue    -> "VIU",
7320655b1a0SXuan Hu        IMM_VSETVLI.litValue   -> "VSETVLI",
7330655b1a0SXuan Hu        IMM_VSETIVLI.litValue  -> "VSETIVLI",
734fe528fd6Ssinsanction        IMM_LUI32.litValue     -> "LUI32",
7357e30d16cSZhaoyang You        IMM_VRORVI.litValue    -> "VRORVI",
7360655b1a0SXuan Hu        INVALID_INSTR.litValue -> "INVALID",
7370655b1a0SXuan Hu      )
7380655b1a0SXuan Hu      strMap(immType.litValue)
7390655b1a0SXuan Hu    }
740520f7dacSsinsanction
741520f7dacSsinsanction    def getImmUnion(immType: UInt) : Imm = {
742520f7dacSsinsanction      val iuMap = Map(
743520f7dacSsinsanction        IMM_S.litValue         -> ImmUnion.S,
744520f7dacSsinsanction        IMM_SB.litValue        -> ImmUnion.B,
745520f7dacSsinsanction        IMM_U.litValue         -> ImmUnion.U,
746520f7dacSsinsanction        IMM_UJ.litValue        -> ImmUnion.J,
747520f7dacSsinsanction        IMM_I.litValue         -> ImmUnion.I,
748520f7dacSsinsanction        IMM_Z.litValue         -> ImmUnion.Z,
749520f7dacSsinsanction        IMM_B6.litValue        -> ImmUnion.B6,
750520f7dacSsinsanction        IMM_OPIVIS.litValue    -> ImmUnion.OPIVIS,
751520f7dacSsinsanction        IMM_OPIVIU.litValue    -> ImmUnion.OPIVIU,
752520f7dacSsinsanction        IMM_VSETVLI.litValue   -> ImmUnion.VSETVLI,
753520f7dacSsinsanction        IMM_VSETIVLI.litValue  -> ImmUnion.VSETIVLI,
754520f7dacSsinsanction        IMM_LUI32.litValue     -> ImmUnion.LUI32,
7553ca6072cSsinceforYy        IMM_VRORVI.litValue    -> ImmUnion.VRORVI,
756520f7dacSsinsanction      )
757520f7dacSsinsanction      iuMap(immType.litValue)
758520f7dacSsinsanction    }
7592225d46eSJiawei Lin  }
7602225d46eSJiawei Lin
761e2695e90SzhanglyGit  object UopSplitType {
762d91483a6Sfdy    def SCA_SIM          = "b000000".U //
763e25c13faSXuan Hu    def VSET             = "b010001".U // dirty: vset
764d91483a6Sfdy    def VEC_VVV          = "b010010".U // VEC_VVV
765d91483a6Sfdy    def VEC_VXV          = "b010011".U // VEC_VXV
766d91483a6Sfdy    def VEC_0XV          = "b010100".U // VEC_0XV
767d91483a6Sfdy    def VEC_VVW          = "b010101".U // VEC_VVW
768d91483a6Sfdy    def VEC_WVW          = "b010110".U // VEC_WVW
769d91483a6Sfdy    def VEC_VXW          = "b010111".U // VEC_VXW
770d91483a6Sfdy    def VEC_WXW          = "b011000".U // VEC_WXW
771d91483a6Sfdy    def VEC_WVV          = "b011001".U // VEC_WVV
772d91483a6Sfdy    def VEC_WXV          = "b011010".U // VEC_WXV
773d91483a6Sfdy    def VEC_EXT2         = "b011011".U // VF2 0 -> V
774d91483a6Sfdy    def VEC_EXT4         = "b011100".U // VF4 0 -> V
775d91483a6Sfdy    def VEC_EXT8         = "b011101".U // VF8 0 -> V
776d91483a6Sfdy    def VEC_VVM          = "b011110".U // VEC_VVM
777d91483a6Sfdy    def VEC_VXM          = "b011111".U // VEC_VXM
778d91483a6Sfdy    def VEC_SLIDE1UP     = "b100000".U // vslide1up.vx
779d91483a6Sfdy    def VEC_FSLIDE1UP    = "b100001".U // vfslide1up.vf
780d91483a6Sfdy    def VEC_SLIDE1DOWN   = "b100010".U // vslide1down.vx
781d91483a6Sfdy    def VEC_FSLIDE1DOWN  = "b100011".U // vfslide1down.vf
782d91483a6Sfdy    def VEC_VRED         = "b100100".U // VEC_VRED
783d91483a6Sfdy    def VEC_SLIDEUP      = "b100101".U // VEC_SLIDEUP
784d91483a6Sfdy    def VEC_SLIDEDOWN    = "b100111".U // VEC_SLIDEDOWN
785d91483a6Sfdy    def VEC_M0X          = "b101001".U // VEC_M0X  0MV
786d91483a6Sfdy    def VEC_MVV          = "b101010".U // VEC_MVV  VMV
78784260280Sczw    def VEC_VWW          = "b101100".U //
78865df1368Sczw    def VEC_RGATHER      = "b101101".U // vrgather.vv, vrgather.vi
78965df1368Sczw    def VEC_RGATHER_VX   = "b101110".U // vrgather.vx
79065df1368Sczw    def VEC_RGATHEREI16  = "b101111".U // vrgatherei16.vv
791adf68ff3Sczw    def VEC_COMPRESS     = "b110000".U // vcompress.vm
792c4501a6fSZiyue-Zhang    def VEC_US_LDST      = "b110001".U // vector unit-strided load/store
793c4501a6fSZiyue-Zhang    def VEC_S_LDST       = "b110010".U // vector strided load/store
794c4501a6fSZiyue-Zhang    def VEC_I_LDST       = "b110011".U // vector indexed load/store
795b0480352SZiyue Zhang    def VEC_US_FF_LD     = "b110100".U // vector unit-stride fault-only-first load
796684d7aceSxiaofeibao-xjtu    def VEC_VFV          = "b111000".U // VEC_VFV
7973748ec56Sxiaofeibao-xjtu    def VEC_VFW          = "b111001".U // VEC_VFW
7983748ec56Sxiaofeibao-xjtu    def VEC_WFW          = "b111010".U // VEC_WVW
799f06d6d60Sxiaofeibao-xjtu    def VEC_VFM          = "b111011".U // VEC_VFM
800582849ffSxiaofeibao-xjtu    def VEC_VFRED        = "b111100".U // VEC_VFRED
801b94b1889Sxiaofeibao-xjtu    def VEC_VFREDOSUM    = "b111101".U // VEC_VFREDOSUM
8020a34fc22SZiyue Zhang    def VEC_MVNR         = "b000100".U // vmvnr
80312861ac7Slinzhida
80412861ac7Slinzhida    def AMO_CAS_W        = "b110101".U // amocas_w
80512861ac7Slinzhida    def AMO_CAS_D        = "b110110".U // amocas_d
80612861ac7Slinzhida    def AMO_CAS_Q        = "b110111".U // amocas_q
807*9cf1e44eSZiyue Zhang    // dummy means that the instruction is a complex instruction but uop number is 1
808d91483a6Sfdy    def dummy     = "b111111".U
809d91483a6Sfdy
810d91483a6Sfdy    def X = BitPat("b000000")
811d91483a6Sfdy
812d91483a6Sfdy    def apply() = UInt(6.W)
813e2695e90SzhanglyGit    def needSplit(UopSplitType: UInt) = UopSplitType(4) || UopSplitType(5)
81412861ac7Slinzhida
81538c29594Szhanglinjuan    def isAMOCAS(UopSplitType: UInt): Bool = UopSplitType === AMO_CAS_W || UopSplitType === AMO_CAS_D || UopSplitType === AMO_CAS_Q
816d91483a6Sfdy  }
817d91483a6Sfdy
8186ab6918fSYinan Xu  object ExceptionNO {
8196ab6918fSYinan Xu    def instrAddrMisaligned = 0
8206ab6918fSYinan Xu    def instrAccessFault    = 1
8216ab6918fSYinan Xu    def illegalInstr        = 2
8226ab6918fSYinan Xu    def breakPoint          = 3
8236ab6918fSYinan Xu    def loadAddrMisaligned  = 4
8246ab6918fSYinan Xu    def loadAccessFault     = 5
8256ab6918fSYinan Xu    def storeAddrMisaligned = 6
8266ab6918fSYinan Xu    def storeAccessFault    = 7
8276ab6918fSYinan Xu    def ecallU              = 8
8286ab6918fSYinan Xu    def ecallS              = 9
829d0de7e4aSpeixiaokun    def ecallVS             = 10
8306ab6918fSYinan Xu    def ecallM              = 11
8316ab6918fSYinan Xu    def instrPageFault      = 12
8326ab6918fSYinan Xu    def loadPageFault       = 13
8336ab6918fSYinan Xu    // def singleStep          = 14
8346ab6918fSYinan Xu    def storePageFault      = 15
8356808b803SZehao Liu    def doubleTrap          = 16
836d0de7e4aSpeixiaokun    def instrGuestPageFault = 20
837d0de7e4aSpeixiaokun    def loadGuestPageFault  = 21
838d0de7e4aSpeixiaokun    def virtualInstr        = 22
839d0de7e4aSpeixiaokun    def storeGuestPageFault = 23
840826a8e0eSXuan Hu
841826a8e0eSXuan Hu    // Just alias
842826a8e0eSXuan Hu    def EX_IAM    = instrAddrMisaligned
843826a8e0eSXuan Hu    def EX_IAF    = instrAccessFault
844826a8e0eSXuan Hu    def EX_II     = illegalInstr
845826a8e0eSXuan Hu    def EX_BP     = breakPoint
846826a8e0eSXuan Hu    def EX_LAM    = loadAddrMisaligned
847826a8e0eSXuan Hu    def EX_LAF    = loadAccessFault
848826a8e0eSXuan Hu    def EX_SAM    = storeAddrMisaligned
849826a8e0eSXuan Hu    def EX_SAF    = storeAccessFault
850826a8e0eSXuan Hu    def EX_UCALL  = ecallU
851826a8e0eSXuan Hu    def EX_HSCALL = ecallS
852826a8e0eSXuan Hu    def EX_VSCALL = ecallVS
853826a8e0eSXuan Hu    def EX_MCALL  = ecallM
854826a8e0eSXuan Hu    def EX_IPF    = instrPageFault
855826a8e0eSXuan Hu    def EX_LPF    = loadPageFault
856826a8e0eSXuan Hu    def EX_SPF    = storePageFault
8576808b803SZehao Liu    def EX_DT     = doubleTrap
858826a8e0eSXuan Hu    def EX_IGPF   = instrGuestPageFault
859826a8e0eSXuan Hu    def EX_LGPF   = loadGuestPageFault
860826a8e0eSXuan Hu    def EX_VI     = virtualInstr
861826a8e0eSXuan Hu    def EX_SGPF   = storeGuestPageFault
862826a8e0eSXuan Hu
863f60da58cSXuan Hu    def getAddressMisaligned = Seq(EX_IAM, EX_LAM, EX_SAM)
864f60da58cSXuan Hu
865f60da58cSXuan Hu    def getAccessFault = Seq(EX_IAF, EX_LAF, EX_SAF)
866f60da58cSXuan Hu
867f60da58cSXuan Hu    def getPageFault = Seq(EX_IPF, EX_LPF, EX_SPF)
868f60da58cSXuan Hu
869f60da58cSXuan Hu    def getGuestPageFault = Seq(EX_IGPF, EX_LGPF, EX_SGPF)
870f60da58cSXuan Hu
871bfac3305Speixiaokun    def getLSGuestPageFault = Seq(EX_LGPF, EX_SGPF)
872bfac3305Speixiaokun
873f60da58cSXuan Hu    def getFetchFault = Seq(EX_IAM, EX_IAF, EX_IPF)
874f60da58cSXuan Hu
875f60da58cSXuan Hu    def getLoadFault = Seq(EX_LAM, EX_LAF, EX_LPF)
876f60da58cSXuan Hu
877f60da58cSXuan Hu    def getStoreFault = Seq(EX_SAM, EX_SAF, EX_SPF)
878f60da58cSXuan Hu
8796ab6918fSYinan Xu    def priorities = Seq(
8806808b803SZehao Liu      doubleTrap,
8816ab6918fSYinan Xu      breakPoint, // TODO: different BP has different priority
8826ab6918fSYinan Xu      instrPageFault,
883d0de7e4aSpeixiaokun      instrGuestPageFault,
8846ab6918fSYinan Xu      instrAccessFault,
8856ab6918fSYinan Xu      illegalInstr,
886d0de7e4aSpeixiaokun      virtualInstr,
8876ab6918fSYinan Xu      instrAddrMisaligned,
888d0de7e4aSpeixiaokun      ecallM, ecallS, ecallVS, ecallU,
889d880177dSYinan Xu      storeAddrMisaligned,
890d880177dSYinan Xu      loadAddrMisaligned,
8916ab6918fSYinan Xu      storePageFault,
8926ab6918fSYinan Xu      loadPageFault,
893d0de7e4aSpeixiaokun      storeGuestPageFault,
894d0de7e4aSpeixiaokun      loadGuestPageFault,
8956ab6918fSYinan Xu      storeAccessFault,
896d880177dSYinan Xu      loadAccessFault
8976ab6918fSYinan Xu    )
89873e616deSXuan Hu
89973e616deSXuan Hu    def getHigherExcpThan(excp: Int): Seq[Int] = {
90073e616deSXuan Hu      val idx = this.priorities.indexOf(excp, 0)
90173e616deSXuan Hu      require(idx != -1, s"The irq($excp) does not exists in IntPriority Seq")
90273e616deSXuan Hu      this.priorities.slice(0, idx)
90373e616deSXuan Hu    }
90473e616deSXuan Hu
9056ab6918fSYinan Xu    def all = priorities.distinct.sorted
9066ab6918fSYinan Xu    def frontendSet = Seq(
9076ab6918fSYinan Xu      instrAddrMisaligned,
9086ab6918fSYinan Xu      instrAccessFault,
9096ab6918fSYinan Xu      illegalInstr,
910d0de7e4aSpeixiaokun      instrPageFault,
911d0de7e4aSpeixiaokun      instrGuestPageFault,
9127e0f64b0SGuanghui Cheng      virtualInstr,
9137e0f64b0SGuanghui Cheng      breakPoint
9146ab6918fSYinan Xu    )
9156ab6918fSYinan Xu    def partialSelect(vec: Vec[Bool], select: Seq[Int]): Vec[Bool] = {
9166ab6918fSYinan Xu      val new_vec = Wire(ExceptionVec())
9176ab6918fSYinan Xu      new_vec.foreach(_ := false.B)
9186ab6918fSYinan Xu      select.foreach(i => new_vec(i) := vec(i))
9196ab6918fSYinan Xu      new_vec
9206ab6918fSYinan Xu    }
921d0d2c22dSAnzooooo    def partialSelect(vec: Vec[Bool], select: Seq[Int], unSelect: Seq[Int]): Vec[Bool] = {
922d0d2c22dSAnzooooo      val new_vec = Wire(ExceptionVec())
923d0d2c22dSAnzooooo      new_vec.foreach(_ := false.B)
924d0d2c22dSAnzooooo      select.diff(unSelect).foreach(i => new_vec(i) := vec(i))
925d0d2c22dSAnzooooo      new_vec
926d0d2c22dSAnzooooo    }
9276ab6918fSYinan Xu    def selectFrontend(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, frontendSet)
9286ab6918fSYinan Xu    def selectAll(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, ExceptionNO.all)
9296ab6918fSYinan Xu    def selectByFu(vec:Vec[Bool], fuConfig: FuConfig): Vec[Bool] =
9306ab6918fSYinan Xu      partialSelect(vec, fuConfig.exceptionOut)
931d0d2c22dSAnzooooo    def selectByFuAndUnSelect(vec:Vec[Bool], fuConfig: FuConfig, unSelect: Seq[Int]): Vec[Bool] =
932d0d2c22dSAnzooooo      partialSelect(vec, fuConfig.exceptionOut, unSelect)
9336ab6918fSYinan Xu  }
9346ab6918fSYinan Xu
935d2b20d1aSTang Haojin  object TopDownCounters extends Enumeration {
936d2b20d1aSTang Haojin    val NoStall = Value("NoStall") // Base
937d2b20d1aSTang Haojin    // frontend
938d2b20d1aSTang Haojin    val OverrideBubble = Value("OverrideBubble")
939d2b20d1aSTang Haojin    val FtqUpdateBubble = Value("FtqUpdateBubble")
940d2b20d1aSTang Haojin    // val ControlRedirectBubble = Value("ControlRedirectBubble")
941d2b20d1aSTang Haojin    val TAGEMissBubble = Value("TAGEMissBubble")
942d2b20d1aSTang Haojin    val SCMissBubble = Value("SCMissBubble")
943d2b20d1aSTang Haojin    val ITTAGEMissBubble = Value("ITTAGEMissBubble")
944d2b20d1aSTang Haojin    val RASMissBubble = Value("RASMissBubble")
945d2b20d1aSTang Haojin    val MemVioRedirectBubble = Value("MemVioRedirectBubble")
946d2b20d1aSTang Haojin    val OtherRedirectBubble = Value("OtherRedirectBubble")
947d2b20d1aSTang Haojin    val FtqFullStall = Value("FtqFullStall")
948d2b20d1aSTang Haojin
949d2b20d1aSTang Haojin    val ICacheMissBubble = Value("ICacheMissBubble")
950d2b20d1aSTang Haojin    val ITLBMissBubble = Value("ITLBMissBubble")
951d2b20d1aSTang Haojin    val BTBMissBubble = Value("BTBMissBubble")
952d2b20d1aSTang Haojin    val FetchFragBubble = Value("FetchFragBubble")
953d2b20d1aSTang Haojin
954d2b20d1aSTang Haojin    // backend
955d2b20d1aSTang Haojin    // long inst stall at rob head
956d2b20d1aSTang Haojin    val DivStall = Value("DivStall") // int div, float div/sqrt
957d2b20d1aSTang Haojin    val IntNotReadyStall = Value("IntNotReadyStall") // int-inst at rob head not issue
958d2b20d1aSTang Haojin    val FPNotReadyStall = Value("FPNotReadyStall") // fp-inst at rob head not issue
959d2b20d1aSTang Haojin    val MemNotReadyStall = Value("MemNotReadyStall") // mem-inst at rob head not issue
960d2b20d1aSTang Haojin    // freelist full
961d2b20d1aSTang Haojin    val IntFlStall = Value("IntFlStall")
962d2b20d1aSTang Haojin    val FpFlStall = Value("FpFlStall")
9634eebf274Ssinsanction    val VecFlStall = Value("VecFlStall")
964368cbcecSxiaofeibao    val V0FlStall = Value("V0FlStall")
965368cbcecSxiaofeibao    val VlFlStall = Value("VlFlStall")
966368cbcecSxiaofeibao    val MultiFlStall = Value("MultiFlStall")
967d2b20d1aSTang Haojin    // dispatch queue full
968d2b20d1aSTang Haojin    val IntDqStall = Value("IntDqStall")
969d2b20d1aSTang Haojin    val FpDqStall = Value("FpDqStall")
970d2b20d1aSTang Haojin    val LsDqStall = Value("LsDqStall")
971d2b20d1aSTang Haojin
972d2b20d1aSTang Haojin    // memblock
973d2b20d1aSTang Haojin    val LoadTLBStall = Value("LoadTLBStall")
974d2b20d1aSTang Haojin    val LoadL1Stall = Value("LoadL1Stall")
975d2b20d1aSTang Haojin    val LoadL2Stall = Value("LoadL2Stall")
976d2b20d1aSTang Haojin    val LoadL3Stall = Value("LoadL3Stall")
977d2b20d1aSTang Haojin    val LoadMemStall = Value("LoadMemStall")
978d2b20d1aSTang Haojin    val StoreStall = Value("StoreStall") // include store tlb miss
979d2b20d1aSTang Haojin    val AtomicStall = Value("AtomicStall") // atomic, load reserved, store conditional
980d2b20d1aSTang Haojin
981d2b20d1aSTang Haojin    // xs replay (different to gem5)
982d2b20d1aSTang Haojin    val LoadVioReplayStall = Value("LoadVioReplayStall")
983d2b20d1aSTang Haojin    val LoadMSHRReplayStall = Value("LoadMSHRReplayStall")
984d2b20d1aSTang Haojin
985d2b20d1aSTang Haojin    // bad speculation
986d2b20d1aSTang Haojin    val ControlRecoveryStall = Value("ControlRecoveryStall")
987d2b20d1aSTang Haojin    val MemVioRecoveryStall = Value("MemVioRecoveryStall")
988d2b20d1aSTang Haojin    val OtherRecoveryStall = Value("OtherRecoveryStall")
989d2b20d1aSTang Haojin
990d2b20d1aSTang Haojin    val FlushedInsts = Value("FlushedInsts") // control flushed, memvio flushed, others
991d2b20d1aSTang Haojin
992d2b20d1aSTang Haojin    val OtherCoreStall = Value("OtherCoreStall")
993d2b20d1aSTang Haojin
994d2b20d1aSTang Haojin    val NumStallReasons = Value("NumStallReasons")
995d2b20d1aSTang Haojin  }
9969a2e6b8aSLinJiawei}
997