1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 179a2e6b8aSLinJiaweiimport chisel3._ 189a2e6b8aSLinJiaweiimport chisel3.util._ 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 202225d46eSJiawei Linimport freechips.rocketchip.tile.XLen 216ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 222225d46eSJiawei Linimport xiangshan.backend.fu._ 232225d46eSJiawei Linimport xiangshan.backend.fu.fpu._ 246827759bSZhangZifeiimport xiangshan.backend.fu.vector._ 258f3b164bSXuan Huimport xiangshan.backend.issue._ 26730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig 27520f7dacSsinsanctionimport xiangshan.backend.decode.{Imm, ImmUnion} 282225d46eSJiawei Lin 299a2e6b8aSLinJiaweipackage object xiangshan { 309ee9f926SYikeZhou object SrcType { 31e4e68f86Sxiaofeibao def imm = "b0000".U 32e4e68f86Sxiaofeibao def pc = "b0000".U 33e4e68f86Sxiaofeibao def xp = "b0001".U 34e4e68f86Sxiaofeibao def fp = "b0010".U 35e4e68f86Sxiaofeibao def vp = "b0100".U 36e4e68f86Sxiaofeibao def v0 = "b1000".U 37e4e68f86Sxiaofeibao def no = "b0000".U // this src read no reg but cannot be Any value 3804b56283SZhangZifei 391285b047SXuan Hu // alias 401285b047SXuan Hu def reg = this.xp 411a3df1feSYikeZhou def DC = imm // Don't Care 42e4e68f86Sxiaofeibao def X = BitPat("b0000") 434d24c305SYikeZhou 4404b56283SZhangZifei def isPc(srcType: UInt) = srcType===pc 4504b56283SZhangZifei def isImm(srcType: UInt) = srcType===imm 461285b047SXuan Hu def isReg(srcType: UInt) = srcType(0) 479ca09953SXuan Hu def isXp(srcType: UInt) = srcType(0) 482b4e8253SYinan Xu def isFp(srcType: UInt) = srcType(1) 491285b047SXuan Hu def isVp(srcType: UInt) = srcType(2) 50e4e68f86Sxiaofeibao def isV0(srcType: UInt) = srcType(3) 511285b047SXuan Hu def isPcOrImm(srcType: UInt) = isPc(srcType) || isImm(srcType) 529ca09953SXuan Hu def isNotReg(srcType: UInt): Bool = !srcType.orR 53351e22f2SXuan Hu def isVfp(srcType: UInt) = isVp(srcType) || isFp(srcType) 54e4e68f86Sxiaofeibao def apply() = UInt(4.W) 559a2e6b8aSLinJiawei } 569a2e6b8aSLinJiawei 579a2e6b8aSLinJiawei object SrcState { 58100aa93cSYinan Xu def busy = "b0".U 59100aa93cSYinan Xu def rdy = "b1".U 60100aa93cSYinan Xu // def specRdy = "b10".U // speculative ready, for future use 61100aa93cSYinan Xu def apply() = UInt(1.W) 629ca09953SXuan Hu 639ca09953SXuan Hu def isReady(state: UInt): Bool = state === this.rdy 649ca09953SXuan Hu def isBusy(state: UInt): Bool = state === this.busy 659a2e6b8aSLinJiawei } 669a2e6b8aSLinJiawei 679019e3efSXuan Hu def FuOpTypeWidth = 9 682225d46eSJiawei Lin object FuOpType { 6957a10886SXuan Hu def apply() = UInt(FuOpTypeWidth.W) 7034f9ccd0SZiyue Zhang def X = BitPat("b0_0000_0000") 7134f9ccd0SZiyue Zhang def FMVXF = BitPat("b1_1000_0000") //for fmv_x_d & fmv_x_w 72ebd97ecbSzhanglinjuan } 73518d8658SYinan Xu 747f2b7720SXuan Hu object VlduType { 756dbb4e08SXuan Hu // bit encoding: | vector or scala (2bit) || mop (2bit) | lumop(5bit) | 76c379dcbeSZiyue-Zhang // only unit-stride use lumop 77c379dcbeSZiyue-Zhang // mop [1:0] 78c379dcbeSZiyue-Zhang // 0 0 : unit-stride 79c379dcbeSZiyue-Zhang // 0 1 : indexed-unordered 80c379dcbeSZiyue-Zhang // 1 0 : strided 81c379dcbeSZiyue-Zhang // 1 1 : indexed-ordered 82c379dcbeSZiyue-Zhang // lumop[4:0] 83c379dcbeSZiyue-Zhang // 0 0 0 0 0 : unit-stride load 84c379dcbeSZiyue-Zhang // 0 1 0 0 0 : unit-stride, whole register load 85c379dcbeSZiyue-Zhang // 0 1 0 1 1 : unit-stride, mask load, EEW=8 86c379dcbeSZiyue-Zhang // 1 0 0 0 0 : unit-stride fault-only-first 876dbb4e08SXuan Hu def vle = "b01_00_00000".U 886dbb4e08SXuan Hu def vlr = "b01_00_01000".U // whole 896dbb4e08SXuan Hu def vlm = "b01_00_01011".U // mask 906dbb4e08SXuan Hu def vleff = "b01_00_10000".U 916dbb4e08SXuan Hu def vluxe = "b01_01_00000".U // index 926dbb4e08SXuan Hu def vlse = "b01_10_00000".U // strided 936dbb4e08SXuan Hu def vloxe = "b01_11_00000".U // index 9492c6b7edSzhanglinjuan 956dbb4e08SXuan Hu def isWhole (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U 966dbb4e08SXuan Hu def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U 976dbb4e08SXuan Hu def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U 986dbb4e08SXuan Hu def isIndexed(fuOpType: UInt): Bool = fuOpType(5) 996dbb4e08SXuan Hu def isVecLd (fuOpType: UInt): Bool = fuOpType(8, 7) === "b01".U 1007f2b7720SXuan Hu } 1017f2b7720SXuan Hu 1027f2b7720SXuan Hu object VstuType { 103c379dcbeSZiyue-Zhang // bit encoding: | padding (2bit) || mop (2bit) | sumop(5bit) | 104c379dcbeSZiyue-Zhang // only unit-stride use sumop 105c379dcbeSZiyue-Zhang // mop [1:0] 106c379dcbeSZiyue-Zhang // 0 0 : unit-stride 107c379dcbeSZiyue-Zhang // 0 1 : indexed-unordered 108c379dcbeSZiyue-Zhang // 1 0 : strided 109c379dcbeSZiyue-Zhang // 1 1 : indexed-ordered 110c379dcbeSZiyue-Zhang // sumop[4:0] 111c379dcbeSZiyue-Zhang // 0 0 0 0 0 : unit-stride load 112c379dcbeSZiyue-Zhang // 0 1 0 0 0 : unit-stride, whole register load 113c379dcbeSZiyue-Zhang // 0 1 0 1 1 : unit-stride, mask load, EEW=8 1146dbb4e08SXuan Hu def vse = "b10_00_00000".U 1156dbb4e08SXuan Hu def vsr = "b10_00_01000".U // whole 1166dbb4e08SXuan Hu def vsm = "b10_00_01011".U // mask 1176dbb4e08SXuan Hu def vsuxe = "b10_01_00000".U // index 1186dbb4e08SXuan Hu def vsse = "b10_10_00000".U // strided 1196dbb4e08SXuan Hu def vsoxe = "b10_11_00000".U // index 12092c6b7edSzhanglinjuan 1216dbb4e08SXuan Hu def isWhole (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U 1226dbb4e08SXuan Hu def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U 1236dbb4e08SXuan Hu def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U 1246dbb4e08SXuan Hu def isIndexed(fuOpType: UInt): Bool = fuOpType(5) 1256dbb4e08SXuan Hu def isVecSt (fuOpType: UInt): Bool = fuOpType(8, 7) === "b10".U 1267f2b7720SXuan Hu } 1277f2b7720SXuan Hu 128d6059658SZiyue Zhang object IF2VectorType { 129b1712600SZiyue Zhang // use last 2 bits for vsew 130b1712600SZiyue Zhang def iDup2Vec = "b1_00".U 1315820cff8Slewislzh def fDup2Vec = "b1_01".U 132b1712600SZiyue Zhang def immDup2Vec = "b1_10".U 133b1712600SZiyue Zhang def i2Vec = "b0_00".U 134395c8649SZiyue-Zhang def f2Vec = "b0_01".U 135b1712600SZiyue Zhang def imm2Vec = "b0_10".U 136b1712600SZiyue Zhang def needDup(bits: UInt): Bool = bits(2) 137b1712600SZiyue Zhang def isImm(bits: UInt): Bool = bits(1) 1385820cff8Slewislzh def isFp(bits: UInt): Bool = bits(0) 1395820cff8Slewislzh def isFmv(bits: UInt): Bool = bits(0) & !bits(2) 140964d9a87SZiyue Zhang def FMX_D_X = "b0_01_11".U 141964d9a87SZiyue Zhang def FMX_W_X = "b0_01_10".U 142d6059658SZiyue Zhang } 143d6059658SZiyue Zhang 144a3edac52SYinan Xu object CommitType { 145c3abb8b6SYinan Xu def NORMAL = "b000".U // int/fp 146c3abb8b6SYinan Xu def BRANCH = "b001".U // branch 147c3abb8b6SYinan Xu def LOAD = "b010".U // load 148c3abb8b6SYinan Xu def STORE = "b011".U // store 149518d8658SYinan Xu 150c3abb8b6SYinan Xu def apply() = UInt(3.W) 151c3abb8b6SYinan Xu def isFused(commitType: UInt): Bool = commitType(2) 152c3abb8b6SYinan Xu def isLoadStore(commitType: UInt): Bool = !isFused(commitType) && commitType(1) 153c3abb8b6SYinan Xu def lsInstIsStore(commitType: UInt): Bool = commitType(0) 154c3abb8b6SYinan Xu def isStore(commitType: UInt): Bool = isLoadStore(commitType) && lsInstIsStore(commitType) 155c3abb8b6SYinan Xu def isBranch(commitType: UInt): Bool = commitType(0) && !commitType(1) && !isFused(commitType) 156518d8658SYinan Xu } 157bfb958a3SYinan Xu 158bfb958a3SYinan Xu object RedirectLevel { 1592d7c7105SYinan Xu def flushAfter = "b0".U 1602d7c7105SYinan Xu def flush = "b1".U 161bfb958a3SYinan Xu 1622d7c7105SYinan Xu def apply() = UInt(1.W) 1632d7c7105SYinan Xu // def isUnconditional(level: UInt) = level(1) 164bfb958a3SYinan Xu def flushItself(level: UInt) = level(0) 1652d7c7105SYinan Xu // def isException(level: UInt) = level(1) && level(0) 166bfb958a3SYinan Xu } 167baf8def6SYinan Xu 168baf8def6SYinan Xu object ExceptionVec { 169d0de7e4aSpeixiaokun val ExceptionVecSize = 24 170da3bf434SMaxpicca-Li def apply() = Vec(ExceptionVecSize, Bool()) 171baf8def6SYinan Xu } 172a8e04b1dSYinan Xu 173c60c1ab4SWilliam Wang object PMAMode { 1748d9a04fcSWilliam Wang def R = "b1".U << 0 //readable 1758d9a04fcSWilliam Wang def W = "b1".U << 1 //writeable 1768d9a04fcSWilliam Wang def X = "b1".U << 2 //executable 1778d9a04fcSWilliam Wang def I = "b1".U << 3 //cacheable: icache 1788d9a04fcSWilliam Wang def D = "b1".U << 4 //cacheable: dcache 1798d9a04fcSWilliam Wang def S = "b1".U << 5 //enable speculative access 180cff68e26SWilliam Wang def A = "b1".U << 6 //enable atomic operation, A imply R & W 1818d9a04fcSWilliam Wang def C = "b1".U << 7 //if it is cacheable is configable 182c60c1ab4SWilliam Wang def Reserved = "b0".U 183c60c1ab4SWilliam Wang 184c60c1ab4SWilliam Wang def apply() = UInt(7.W) 185c60c1ab4SWilliam Wang 186c60c1ab4SWilliam Wang def read(mode: UInt) = mode(0) 187c60c1ab4SWilliam Wang def write(mode: UInt) = mode(1) 188c60c1ab4SWilliam Wang def execute(mode: UInt) = mode(2) 189c60c1ab4SWilliam Wang def icache(mode: UInt) = mode(3) 190c60c1ab4SWilliam Wang def dcache(mode: UInt) = mode(4) 191c60c1ab4SWilliam Wang def speculate(mode: UInt) = mode(5) 192c60c1ab4SWilliam Wang def atomic(mode: UInt) = mode(6) 193c60c1ab4SWilliam Wang def configable_cache(mode: UInt) = mode(7) 194c60c1ab4SWilliam Wang 195c60c1ab4SWilliam Wang def strToMode(s: String) = { 196423b9255SWilliam Wang var result = 0.U(8.W) 197c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("R") >= 0) result = result + R 198c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("W") >= 0) result = result + W 199c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("X") >= 0) result = result + X 200c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("I") >= 0) result = result + I 201c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("D") >= 0) result = result + D 202c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("S") >= 0) result = result + S 203c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("A") >= 0) result = result + A 204c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("C") >= 0) result = result + C 205c60c1ab4SWilliam Wang result 206c60c1ab4SWilliam Wang } 207c60c1ab4SWilliam Wang } 2082225d46eSJiawei Lin 2092225d46eSJiawei Lin 2102225d46eSJiawei Lin object CSROpType { 2112225d46eSJiawei Lin def jmp = "b000".U 2122225d46eSJiawei Lin def wrt = "b001".U 2132225d46eSJiawei Lin def set = "b010".U 2142225d46eSJiawei Lin def clr = "b011".U 215b6900d94SYinan Xu def wfi = "b100".U 2162225d46eSJiawei Lin def wrti = "b101".U 2172225d46eSJiawei Lin def seti = "b110".U 2182225d46eSJiawei Lin def clri = "b111".U 2195d669833SYinan Xu def needAccess(op: UInt): Bool = op(1, 0) =/= 0.U 2202225d46eSJiawei Lin } 2212225d46eSJiawei Lin 2222225d46eSJiawei Lin // jump 2232225d46eSJiawei Lin object JumpOpType { 2242225d46eSJiawei Lin def jal = "b00".U 2252225d46eSJiawei Lin def jalr = "b01".U 2262225d46eSJiawei Lin def auipc = "b10".U 2272225d46eSJiawei Lin// def call = "b11_011".U 2282225d46eSJiawei Lin// def ret = "b11_100".U 2292225d46eSJiawei Lin def jumpOpisJalr(op: UInt) = op(0) 2302225d46eSJiawei Lin def jumpOpisAuipc(op: UInt) = op(1) 2312225d46eSJiawei Lin } 2322225d46eSJiawei Lin 2332225d46eSJiawei Lin object FenceOpType { 2342225d46eSJiawei Lin def fence = "b10000".U 2352225d46eSJiawei Lin def sfence = "b10001".U 2362225d46eSJiawei Lin def fencei = "b10010".U 237d0de7e4aSpeixiaokun def hfence_v = "b10011".U 238d0de7e4aSpeixiaokun def hfence_g = "b10100".U 239af2f7849Shappy-lx def nofence= "b00000".U 2402225d46eSJiawei Lin } 2412225d46eSJiawei Lin 2422225d46eSJiawei Lin object ALUOpType { 243ee8ff153Szfw // shift optype 244675acc68SYinan Xu def slliuw = "b000_0000".U // slliuw: ZEXT(src1[31:0]) << shamt 245675acc68SYinan Xu def sll = "b000_0001".U // sll: src1 << src2 246ee8ff153Szfw 247675acc68SYinan Xu def bclr = "b000_0010".U // bclr: src1 & ~(1 << src2[5:0]) 248675acc68SYinan Xu def bset = "b000_0011".U // bset: src1 | (1 << src2[5:0]) 249675acc68SYinan Xu def binv = "b000_0100".U // binv: src1 ^ ~(1 << src2[5:0]) 250ee8ff153Szfw 251675acc68SYinan Xu def srl = "b000_0101".U // srl: src1 >> src2 252675acc68SYinan Xu def bext = "b000_0110".U // bext: (src1 >> src2)[0] 253675acc68SYinan Xu def sra = "b000_0111".U // sra: src1 >> src2 (arithmetic) 254ee8ff153Szfw 2557b441e5eSYinan Xu def rol = "b000_1001".U // rol: (src1 << src2) | (src1 >> (xlen - src2)) 2567b441e5eSYinan Xu def ror = "b000_1011".U // ror: (src1 >> src2) | (src1 << (xlen - src2)) 257184a1958Szfw 258ee8ff153Szfw // RV64 32bit optype 259675acc68SYinan Xu def addw = "b001_0000".U // addw: SEXT((src1 + src2)[31:0]) 260675acc68SYinan Xu def oddaddw = "b001_0001".U // oddaddw: SEXT((src1[0] + src2)[31:0]) 261675acc68SYinan Xu def subw = "b001_0010".U // subw: SEXT((src1 - src2)[31:0]) 26254711376Ssinsanction def lui32addw = "b001_0011".U // lui32addw: SEXT(SEXT(src2[11:0], 32) + {src2[31:12], 12'b0}, 64) 263ee8ff153Szfw 264675acc68SYinan Xu def addwbit = "b001_0100".U // addwbit: (src1 + src2)[0] 265675acc68SYinan Xu def addwbyte = "b001_0101".U // addwbyte: (src1 + src2)[7:0] 266675acc68SYinan Xu def addwzexth = "b001_0110".U // addwzexth: ZEXT((src1 + src2)[15:0]) 267675acc68SYinan Xu def addwsexth = "b001_0111".U // addwsexth: SEXT((src1 + src2)[15:0]) 268ee8ff153Szfw 269675acc68SYinan Xu def sllw = "b001_1000".U // sllw: SEXT((src1 << src2)[31:0]) 270675acc68SYinan Xu def srlw = "b001_1001".U // srlw: SEXT((src1[31:0] >> src2)[31:0]) 271675acc68SYinan Xu def sraw = "b001_1010".U // sraw: SEXT((src1[31:0] >> src2)[31:0]) 272675acc68SYinan Xu def rolw = "b001_1100".U 273675acc68SYinan Xu def rorw = "b001_1101".U 274675acc68SYinan Xu 275675acc68SYinan Xu // ADD-op 276675acc68SYinan Xu def adduw = "b010_0000".U // adduw: src1[31:0] + src2 277675acc68SYinan Xu def add = "b010_0001".U // add: src1 + src2 278675acc68SYinan Xu def oddadd = "b010_0010".U // oddadd: src1[0] + src2 279fe528fd6Ssinsanction def lui32add = "b010_0011".U // lui32add: SEXT(src2[11:0]) + {src2[63:12], 12'b0} 280675acc68SYinan Xu 281675acc68SYinan Xu def sr29add = "b010_0100".U // sr29add: src1[63:29] + src2 282675acc68SYinan Xu def sr30add = "b010_0101".U // sr30add: src1[63:30] + src2 283675acc68SYinan Xu def sr31add = "b010_0110".U // sr31add: src1[63:31] + src2 284675acc68SYinan Xu def sr32add = "b010_0111".U // sr32add: src1[63:32] + src2 285675acc68SYinan Xu 286675acc68SYinan Xu def sh1adduw = "b010_1000".U // sh1adduw: {src1[31:0], 1'b0} + src2 287675acc68SYinan Xu def sh1add = "b010_1001".U // sh1add: {src1[62:0], 1'b0} + src2 288675acc68SYinan Xu def sh2adduw = "b010_1010".U // sh2add_uw: {src1[31:0], 2'b0} + src2 289675acc68SYinan Xu def sh2add = "b010_1011".U // sh2add: {src1[61:0], 2'b0} + src2 290675acc68SYinan Xu def sh3adduw = "b010_1100".U // sh3add_uw: {src1[31:0], 3'b0} + src2 291675acc68SYinan Xu def sh3add = "b010_1101".U // sh3add: {src1[60:0], 3'b0} + src2 292675acc68SYinan Xu def sh4add = "b010_1111".U // sh4add: {src1[59:0], 4'b0} + src2 293675acc68SYinan Xu 294675acc68SYinan Xu // SUB-op: src1 - src2 295675acc68SYinan Xu def sub = "b011_0000".U 296675acc68SYinan Xu def sltu = "b011_0001".U 297675acc68SYinan Xu def slt = "b011_0010".U 298675acc68SYinan Xu def maxu = "b011_0100".U 299675acc68SYinan Xu def minu = "b011_0101".U 300675acc68SYinan Xu def max = "b011_0110".U 301675acc68SYinan Xu def min = "b011_0111".U 302675acc68SYinan Xu 303675acc68SYinan Xu // branch 304675acc68SYinan Xu def beq = "b111_0000".U 305675acc68SYinan Xu def bne = "b111_0010".U 306675acc68SYinan Xu def blt = "b111_1000".U 307675acc68SYinan Xu def bge = "b111_1010".U 308675acc68SYinan Xu def bltu = "b111_1100".U 309675acc68SYinan Xu def bgeu = "b111_1110".U 310675acc68SYinan Xu 311545d7be0SYangyu Chen // Zicond 312545d7be0SYangyu Chen def czero_eqz = "b111_0100".U 313545d7be0SYangyu Chen def czero_nez = "b111_0110".U 314545d7be0SYangyu Chen 315675acc68SYinan Xu // misc optype 316675acc68SYinan Xu def and = "b100_0000".U 317675acc68SYinan Xu def andn = "b100_0001".U 318675acc68SYinan Xu def or = "b100_0010".U 319675acc68SYinan Xu def orn = "b100_0011".U 320675acc68SYinan Xu def xor = "b100_0100".U 321675acc68SYinan Xu def xnor = "b100_0101".U 322675acc68SYinan Xu def orcb = "b100_0110".U 323675acc68SYinan Xu 324675acc68SYinan Xu def sextb = "b100_1000".U 325675acc68SYinan Xu def packh = "b100_1001".U 326675acc68SYinan Xu def sexth = "b100_1010".U 327675acc68SYinan Xu def packw = "b100_1011".U 328675acc68SYinan Xu 329675acc68SYinan Xu def revb = "b101_0000".U 330675acc68SYinan Xu def rev8 = "b101_0001".U 331675acc68SYinan Xu def pack = "b101_0010".U 332675acc68SYinan Xu def orh48 = "b101_0011".U 333675acc68SYinan Xu 334675acc68SYinan Xu def szewl1 = "b101_1000".U 335675acc68SYinan Xu def szewl2 = "b101_1001".U 336675acc68SYinan Xu def szewl3 = "b101_1010".U 337675acc68SYinan Xu def byte2 = "b101_1011".U 338675acc68SYinan Xu 339675acc68SYinan Xu def andlsb = "b110_0000".U 340675acc68SYinan Xu def andzexth = "b110_0001".U 341675acc68SYinan Xu def orlsb = "b110_0010".U 342675acc68SYinan Xu def orzexth = "b110_0011".U 343675acc68SYinan Xu def xorlsb = "b110_0100".U 344675acc68SYinan Xu def xorzexth = "b110_0101".U 345675acc68SYinan Xu def orcblsb = "b110_0110".U 346675acc68SYinan Xu def orcbzexth = "b110_0111".U 347675acc68SYinan Xu 348675acc68SYinan Xu def isAddw(func: UInt) = func(6, 4) === "b001".U && !func(3) && !func(1) 349675acc68SYinan Xu def isSimpleLogic(func: UInt) = func(6, 4) === "b100".U && !func(0) 350675acc68SYinan Xu def logicToLsb(func: UInt) = Cat("b110".U(3.W), func(3, 1), 0.U(1.W)) 351675acc68SYinan Xu def logicToZexth(func: UInt) = Cat("b110".U(3.W), func(3, 1), 1.U(1.W)) 352675acc68SYinan Xu 35357a10886SXuan Hu def apply() = UInt(FuOpTypeWidth.W) 3542225d46eSJiawei Lin } 3552225d46eSJiawei Lin 356d91483a6Sfdy object VSETOpType { 357a8db15d8Sfdy val setVlmaxBit = 0 358a8db15d8Sfdy val keepVlBit = 1 359a8db15d8Sfdy // destTypeBit == 0: write vl to rd 360a8db15d8Sfdy // destTypeBit == 1: write vconfig 361a8db15d8Sfdy val destTypeBit = 5 362a8db15d8Sfdy 363a32c56f4SXuan Hu // vsetvli's uop 364a32c56f4SXuan Hu // rs1!=x0, normal 365a32c56f4SXuan Hu // uop0: r(rs1), w(vconfig) | x[rs1],vtypei -> vconfig 366a32c56f4SXuan Hu // uop1: r(rs1), w(rd) | x[rs1],vtypei -> x[rd] 367a32c56f4SXuan Hu def uvsetvcfg_xi = "b1010_0000".U 368a32c56f4SXuan Hu def uvsetrd_xi = "b1000_0000".U 369a32c56f4SXuan Hu // rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype 370a32c56f4SXuan Hu // uop0: w(vconfig) | vlmax, vtypei -> vconfig 371a32c56f4SXuan Hu // uop1: w(rd) | vlmax, vtypei -> x[rd] 372a32c56f4SXuan Hu def uvsetvcfg_vlmax_i = "b1010_0001".U 373a32c56f4SXuan Hu def uvsetrd_vlmax_i = "b1000_0001".U 374a32c56f4SXuan Hu // rs1==x0, rd==x0, keep vl, set vtype 375a32c56f4SXuan Hu // uop0: r(vconfig), w(vconfig) | ld_vconfig.vl, vtypei -> vconfig 376a32c56f4SXuan Hu def uvsetvcfg_keep_v = "b1010_0010".U 377d91483a6Sfdy 378a32c56f4SXuan Hu // vsetvl's uop 379a32c56f4SXuan Hu // rs1!=x0, normal 380a32c56f4SXuan Hu // uop0: r(rs1,rs2), w(vconfig) | x[rs1],x[rs2] -> vconfig 381a32c56f4SXuan Hu // uop1: r(rs1,rs2), w(rd) | x[rs1],x[rs2] -> x[rd] 382a32c56f4SXuan Hu def uvsetvcfg_xx = "b0110_0000".U 383a32c56f4SXuan Hu def uvsetrd_xx = "b0100_0000".U 384a32c56f4SXuan Hu // rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype 385a32c56f4SXuan Hu // uop0: r(rs2), w(vconfig) | vlmax, vtypei -> vconfig 386a32c56f4SXuan Hu // uop1: r(rs2), w(rd) | vlmax, vtypei -> x[rd] 387a32c56f4SXuan Hu def uvsetvcfg_vlmax_x = "b0110_0001".U 388a32c56f4SXuan Hu def uvsetrd_vlmax_x = "b0100_0001".U 389a32c56f4SXuan Hu // rs1==x0, rd==x0, keep vl, set vtype 390a32c56f4SXuan Hu // uop0: r(rs2), w(vtmp) | x[rs2] -> vtmp 391a32c56f4SXuan Hu // uop0: r(vconfig,vtmp), w(vconfig) | old_vconfig.vl, vtmp -> vconfig 392a32c56f4SXuan Hu def uvmv_v_x = "b0110_0010".U 393a32c56f4SXuan Hu def uvsetvcfg_vv = "b0111_0010".U 394a32c56f4SXuan Hu 395a32c56f4SXuan Hu // vsetivli's uop 396a32c56f4SXuan Hu // uop0: w(vconfig) | vli, vtypei -> vconfig 397a32c56f4SXuan Hu // uop1: w(rd) | vli, vtypei -> x[rd] 398a32c56f4SXuan Hu def uvsetvcfg_ii = "b0010_0000".U 399a32c56f4SXuan Hu def uvsetrd_ii = "b0000_0000".U 400a32c56f4SXuan Hu 401a32c56f4SXuan Hu def isVsetvl (func: UInt) = func(6) 402a32c56f4SXuan Hu def isVsetvli (func: UInt) = func(7) 403a32c56f4SXuan Hu def isVsetivli(func: UInt) = func(7, 6) === 0.U 404a32c56f4SXuan Hu def isNormal (func: UInt) = func(1, 0) === 0.U 405a8db15d8Sfdy def isSetVlmax(func: UInt) = func(setVlmaxBit) 406a8db15d8Sfdy def isKeepVl (func: UInt) = func(keepVlBit) 407a32c56f4SXuan Hu // RG: region 408a32c56f4SXuan Hu def writeIntRG(func: UInt) = !func(5) 409a32c56f4SXuan Hu def writeVecRG(func: UInt) = func(5) 410a32c56f4SXuan Hu def readIntRG (func: UInt) = !func(4) 411a32c56f4SXuan Hu def readVecRG (func: UInt) = func(4) 412a8db15d8Sfdy // modify fuOpType 413a8db15d8Sfdy def keepVl(func: UInt) = func | (1 << keepVlBit).U 414a8db15d8Sfdy def setVlmax(func: UInt) = func | (1 << setVlmaxBit).U 415d91483a6Sfdy } 416d91483a6Sfdy 4173b739f49SXuan Hu object BRUOpType { 4183b739f49SXuan Hu // branch 4193b739f49SXuan Hu def beq = "b000_000".U 4203b739f49SXuan Hu def bne = "b000_001".U 4213b739f49SXuan Hu def blt = "b000_100".U 4223b739f49SXuan Hu def bge = "b000_101".U 4233b739f49SXuan Hu def bltu = "b001_000".U 4243b739f49SXuan Hu def bgeu = "b001_001".U 4253b739f49SXuan Hu 4263b739f49SXuan Hu def getBranchType(func: UInt) = func(3, 1) 4273b739f49SXuan Hu def isBranchInvert(func: UInt) = func(0) 4283b739f49SXuan Hu } 4293b739f49SXuan Hu 4303b739f49SXuan Hu object MULOpType { 4313b739f49SXuan Hu // mul 4323b739f49SXuan Hu // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) | 4333b739f49SXuan Hu def mul = "b00000".U 4343b739f49SXuan Hu def mulh = "b00001".U 4353b739f49SXuan Hu def mulhsu = "b00010".U 4363b739f49SXuan Hu def mulhu = "b00011".U 4373b739f49SXuan Hu def mulw = "b00100".U 4383b739f49SXuan Hu 4393b739f49SXuan Hu def mulw7 = "b01100".U 4403b739f49SXuan Hu def isSign(op: UInt) = !op(1) 4413b739f49SXuan Hu def isW(op: UInt) = op(2) 4423b739f49SXuan Hu def isH(op: UInt) = op(1, 0) =/= 0.U 4433b739f49SXuan Hu def getOp(op: UInt) = Cat(op(3), op(1, 0)) 4443b739f49SXuan Hu } 4453b739f49SXuan Hu 4463b739f49SXuan Hu object DIVOpType { 4473b739f49SXuan Hu // div 4483b739f49SXuan Hu // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) | 4493b739f49SXuan Hu def div = "b10000".U 4503b739f49SXuan Hu def divu = "b10010".U 4513b739f49SXuan Hu def rem = "b10001".U 4523b739f49SXuan Hu def remu = "b10011".U 4533b739f49SXuan Hu 4543b739f49SXuan Hu def divw = "b10100".U 4553b739f49SXuan Hu def divuw = "b10110".U 4563b739f49SXuan Hu def remw = "b10101".U 4573b739f49SXuan Hu def remuw = "b10111".U 4583b739f49SXuan Hu 4593b739f49SXuan Hu def isSign(op: UInt) = !op(1) 4603b739f49SXuan Hu def isW(op: UInt) = op(2) 4613b739f49SXuan Hu def isH(op: UInt) = op(0) 4623b739f49SXuan Hu } 4633b739f49SXuan Hu 4642225d46eSJiawei Lin object MDUOpType { 4652225d46eSJiawei Lin // mul 4662225d46eSJiawei Lin // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) | 4672225d46eSJiawei Lin def mul = "b00000".U 4682225d46eSJiawei Lin def mulh = "b00001".U 4692225d46eSJiawei Lin def mulhsu = "b00010".U 4702225d46eSJiawei Lin def mulhu = "b00011".U 4712225d46eSJiawei Lin def mulw = "b00100".U 4722225d46eSJiawei Lin 47388825c5cSYinan Xu def mulw7 = "b01100".U 47488825c5cSYinan Xu 4752225d46eSJiawei Lin // div 4762225d46eSJiawei Lin // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) | 47788825c5cSYinan Xu def div = "b10000".U 47888825c5cSYinan Xu def divu = "b10010".U 47988825c5cSYinan Xu def rem = "b10001".U 48088825c5cSYinan Xu def remu = "b10011".U 4812225d46eSJiawei Lin 48288825c5cSYinan Xu def divw = "b10100".U 48388825c5cSYinan Xu def divuw = "b10110".U 48488825c5cSYinan Xu def remw = "b10101".U 48588825c5cSYinan Xu def remuw = "b10111".U 4862225d46eSJiawei Lin 48788825c5cSYinan Xu def isMul(op: UInt) = !op(4) 48888825c5cSYinan Xu def isDiv(op: UInt) = op(4) 4892225d46eSJiawei Lin 4902225d46eSJiawei Lin def isDivSign(op: UInt) = isDiv(op) && !op(1) 4912225d46eSJiawei Lin def isW(op: UInt) = op(2) 4922225d46eSJiawei Lin def isH(op: UInt) = (isDiv(op) && op(0)) || (isMul(op) && op(1, 0) =/= 0.U) 4932225d46eSJiawei Lin def getMulOp(op: UInt) = op(1, 0) 4942225d46eSJiawei Lin } 4952225d46eSJiawei Lin 4962225d46eSJiawei Lin object LSUOpType { 497136f6497SXiaokun-Pei // The max length is 6 bits 498d200f594SWilliam Wang // load pipeline 4992225d46eSJiawei Lin 500d200f594SWilliam Wang // normal load 501d200f594SWilliam Wang // Note: bit(1, 0) are size, DO NOT CHANGE 502d200f594SWilliam Wang // bit encoding: | load 0 | is unsigned(1bit) | size(2bit) | 503d200f594SWilliam Wang def lb = "b0000".U 504d200f594SWilliam Wang def lh = "b0001".U 505d200f594SWilliam Wang def lw = "b0010".U 506d200f594SWilliam Wang def ld = "b0011".U 507d200f594SWilliam Wang def lbu = "b0100".U 508d200f594SWilliam Wang def lhu = "b0101".U 509d200f594SWilliam Wang def lwu = "b0110".U 510d0de7e4aSpeixiaokun // hypervior load 51184c44d24Slwd // bit encoding: | hlv 1 | hlvx 1 | is unsigned(1bit) | size(2bit) | 512d0de7e4aSpeixiaokun def hlvb = "b10000".U 513d0de7e4aSpeixiaokun def hlvh = "b10001".U 514d0de7e4aSpeixiaokun def hlvw = "b10010".U 515d0de7e4aSpeixiaokun def hlvd = "b10011".U 516d0de7e4aSpeixiaokun def hlvbu = "b10100".U 517d0de7e4aSpeixiaokun def hlvhu = "b10101".U 518d0de7e4aSpeixiaokun def hlvwu = "b10110".U 519136f6497SXiaokun-Pei def hlvxhu = "b11101".U 520136f6497SXiaokun-Pei def hlvxwu = "b11110".U 521136f6497SXiaokun-Pei def isHlv(op: UInt): Bool = op(4) && (op(5) === "b0".U) 522136f6497SXiaokun-Pei def isHlvx(op: UInt): Bool = op(4) && op(3) && (op(5) === "b0".U) 523ca18a0b4SWilliam Wang 524d200f594SWilliam Wang // Zicbop software prefetch 525d200f594SWilliam Wang // bit encoding: | prefetch 1 | 0 | prefetch type (2bit) | 526d200f594SWilliam Wang def prefetch_i = "b1000".U // TODO 527d200f594SWilliam Wang def prefetch_r = "b1001".U 528d200f594SWilliam Wang def prefetch_w = "b1010".U 529ca18a0b4SWilliam Wang 530136f6497SXiaokun-Pei def isPrefetch(op: UInt): Bool = op(3) && (op(5, 4) === "b000".U) 531d200f594SWilliam Wang 532d200f594SWilliam Wang // store pipeline 533d200f594SWilliam Wang // normal store 534d200f594SWilliam Wang // bit encoding: | store 00 | size(2bit) | 535d200f594SWilliam Wang def sb = "b0000".U 536d200f594SWilliam Wang def sh = "b0001".U 537d200f594SWilliam Wang def sw = "b0010".U 538d200f594SWilliam Wang def sd = "b0011".U 539d200f594SWilliam Wang 540d0de7e4aSpeixiaokun //hypervisor store 541d0de7e4aSpeixiaokun // bit encoding: |hsv 1 | store 00 | size(2bit) | 542d0de7e4aSpeixiaokun def hsvb = "b10000".U 543d0de7e4aSpeixiaokun def hsvh = "b10001".U 544d0de7e4aSpeixiaokun def hsvw = "b10010".U 545d0de7e4aSpeixiaokun def hsvd = "b10011".U 546136f6497SXiaokun-Pei def isHsv(op: UInt): Bool = op(4) && (op(5) === "b0".U) 547d200f594SWilliam Wang // l1 cache op 548d200f594SWilliam Wang // bit encoding: | cbo_zero 01 | size(2bit) 11 | 549d200f594SWilliam Wang def cbo_zero = "b0111".U 550d200f594SWilliam Wang 551d200f594SWilliam Wang // llc op 552d200f594SWilliam Wang // bit encoding: | prefetch 11 | suboptype(2bit) | 553d200f594SWilliam Wang def cbo_clean = "b1100".U 554d200f594SWilliam Wang def cbo_flush = "b1101".U 555d200f594SWilliam Wang def cbo_inval = "b1110".U 556d200f594SWilliam Wang 557136f6497SXiaokun-Pei def isCbo(op: UInt): Bool = op(3, 2) === "b11".U && (op(6, 4) === "b000".U) 5582225d46eSJiawei Lin 5592225d46eSJiawei Lin // atomics 5602225d46eSJiawei Lin // bit(1, 0) are size 5612225d46eSJiawei Lin // since atomics use a different fu type 5622225d46eSJiawei Lin // so we can safely reuse other load/store's encodings 563d200f594SWilliam Wang // bit encoding: | optype(4bit) | size (2bit) | 5642225d46eSJiawei Lin def lr_w = "b000010".U 5652225d46eSJiawei Lin def sc_w = "b000110".U 5662225d46eSJiawei Lin def amoswap_w = "b001010".U 5672225d46eSJiawei Lin def amoadd_w = "b001110".U 5682225d46eSJiawei Lin def amoxor_w = "b010010".U 5692225d46eSJiawei Lin def amoand_w = "b010110".U 5702225d46eSJiawei Lin def amoor_w = "b011010".U 5712225d46eSJiawei Lin def amomin_w = "b011110".U 5722225d46eSJiawei Lin def amomax_w = "b100010".U 5732225d46eSJiawei Lin def amominu_w = "b100110".U 5742225d46eSJiawei Lin def amomaxu_w = "b101010".U 5752225d46eSJiawei Lin 5762225d46eSJiawei Lin def lr_d = "b000011".U 5772225d46eSJiawei Lin def sc_d = "b000111".U 5782225d46eSJiawei Lin def amoswap_d = "b001011".U 5792225d46eSJiawei Lin def amoadd_d = "b001111".U 5802225d46eSJiawei Lin def amoxor_d = "b010011".U 5812225d46eSJiawei Lin def amoand_d = "b010111".U 5822225d46eSJiawei Lin def amoor_d = "b011011".U 5832225d46eSJiawei Lin def amomin_d = "b011111".U 5842225d46eSJiawei Lin def amomax_d = "b100011".U 5852225d46eSJiawei Lin def amominu_d = "b100111".U 5862225d46eSJiawei Lin def amomaxu_d = "b101011".U 587b6982e83SLemover 588b6982e83SLemover def size(op: UInt) = op(1,0) 5896dbb4e08SXuan Hu 59032977e5dSAnzooooo def getVecLSMop(fuOpType: UInt): UInt = fuOpType(6, 5) 59132977e5dSAnzooooo 5929ff64fb6SAnzooooo def isAllUS (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && !fuOpType(4) // Unit-Stride Whole Masked 5936dbb4e08SXuan Hu def isUStride(fuOpType: UInt): Bool = fuOpType(6, 0) === "b00_00000".U 5946dbb4e08SXuan Hu def isWhole (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U 5956dbb4e08SXuan Hu def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U 5966dbb4e08SXuan Hu def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U 5976dbb4e08SXuan Hu def isIndexed(fuOpType: UInt): Bool = fuOpType(5) 5982225d46eSJiawei Lin } 5992225d46eSJiawei Lin 6003feeca58Szfw object BKUOpType { 601ee8ff153Szfw 6023feeca58Szfw def clmul = "b000000".U 6033feeca58Szfw def clmulh = "b000001".U 6043feeca58Szfw def clmulr = "b000010".U 6053feeca58Szfw def xpermn = "b000100".U 6063feeca58Szfw def xpermb = "b000101".U 607ee8ff153Szfw 6083feeca58Szfw def clz = "b001000".U 6093feeca58Szfw def clzw = "b001001".U 6103feeca58Szfw def ctz = "b001010".U 6113feeca58Szfw def ctzw = "b001011".U 6123feeca58Szfw def cpop = "b001100".U 6133feeca58Szfw def cpopw = "b001101".U 61407596dc6Szfw 6153feeca58Szfw // 01xxxx is reserve 6163feeca58Szfw def aes64es = "b100000".U 6173feeca58Szfw def aes64esm = "b100001".U 6183feeca58Szfw def aes64ds = "b100010".U 6193feeca58Szfw def aes64dsm = "b100011".U 6203feeca58Szfw def aes64im = "b100100".U 6213feeca58Szfw def aes64ks1i = "b100101".U 6223feeca58Szfw def aes64ks2 = "b100110".U 6233feeca58Szfw 6243feeca58Szfw // merge to two instruction sm4ks & sm4ed 62519bcce38SFawang Zhang def sm4ed0 = "b101000".U 62619bcce38SFawang Zhang def sm4ed1 = "b101001".U 62719bcce38SFawang Zhang def sm4ed2 = "b101010".U 62819bcce38SFawang Zhang def sm4ed3 = "b101011".U 62919bcce38SFawang Zhang def sm4ks0 = "b101100".U 63019bcce38SFawang Zhang def sm4ks1 = "b101101".U 63119bcce38SFawang Zhang def sm4ks2 = "b101110".U 63219bcce38SFawang Zhang def sm4ks3 = "b101111".U 6333feeca58Szfw 6343feeca58Szfw def sha256sum0 = "b110000".U 6353feeca58Szfw def sha256sum1 = "b110001".U 6363feeca58Szfw def sha256sig0 = "b110010".U 6373feeca58Szfw def sha256sig1 = "b110011".U 6383feeca58Szfw def sha512sum0 = "b110100".U 6393feeca58Szfw def sha512sum1 = "b110101".U 6403feeca58Szfw def sha512sig0 = "b110110".U 6413feeca58Szfw def sha512sig1 = "b110111".U 6423feeca58Szfw 6433feeca58Szfw def sm3p0 = "b111000".U 6443feeca58Szfw def sm3p1 = "b111001".U 645ee8ff153Szfw } 646ee8ff153Szfw 6472225d46eSJiawei Lin object BTBtype { 6482225d46eSJiawei Lin def B = "b00".U // branch 6492225d46eSJiawei Lin def J = "b01".U // jump 6502225d46eSJiawei Lin def I = "b10".U // indirect 6512225d46eSJiawei Lin def R = "b11".U // return 6522225d46eSJiawei Lin 6532225d46eSJiawei Lin def apply() = UInt(2.W) 6542225d46eSJiawei Lin } 6552225d46eSJiawei Lin 6562225d46eSJiawei Lin object SelImm { 657ee8ff153Szfw def IMM_X = "b0111".U 658d91483a6Sfdy def IMM_S = "b1110".U 659ee8ff153Szfw def IMM_SB = "b0001".U 660ee8ff153Szfw def IMM_U = "b0010".U 661ee8ff153Szfw def IMM_UJ = "b0011".U 662ee8ff153Szfw def IMM_I = "b0100".U 663ee8ff153Szfw def IMM_Z = "b0101".U 664ee8ff153Szfw def INVALID_INSTR = "b0110".U 665ee8ff153Szfw def IMM_B6 = "b1000".U 6662225d46eSJiawei Lin 66758c35d23Shuxuan0307 def IMM_OPIVIS = "b1001".U 66858c35d23Shuxuan0307 def IMM_OPIVIU = "b1010".U 669912e2179SXuan Hu def IMM_VSETVLI = "b1100".U 670912e2179SXuan Hu def IMM_VSETIVLI = "b1101".U 671fe528fd6Ssinsanction def IMM_LUI32 = "b1011".U 672867aae77Sweiding liu def IMM_VRORVI = "b1111".U 67358c35d23Shuxuan0307 67457a10886SXuan Hu def X = BitPat("b0000") 6756e7c9679Shuxuan0307 676ee8ff153Szfw def apply() = UInt(4.W) 6770655b1a0SXuan Hu 6780655b1a0SXuan Hu def mkString(immType: UInt) : String = { 6790655b1a0SXuan Hu val strMap = Map( 6800655b1a0SXuan Hu IMM_S.litValue -> "S", 6810655b1a0SXuan Hu IMM_SB.litValue -> "SB", 6820655b1a0SXuan Hu IMM_U.litValue -> "U", 6830655b1a0SXuan Hu IMM_UJ.litValue -> "UJ", 6840655b1a0SXuan Hu IMM_I.litValue -> "I", 6850655b1a0SXuan Hu IMM_Z.litValue -> "Z", 6860655b1a0SXuan Hu IMM_B6.litValue -> "B6", 6870655b1a0SXuan Hu IMM_OPIVIS.litValue -> "VIS", 6880655b1a0SXuan Hu IMM_OPIVIU.litValue -> "VIU", 6890655b1a0SXuan Hu IMM_VSETVLI.litValue -> "VSETVLI", 6900655b1a0SXuan Hu IMM_VSETIVLI.litValue -> "VSETIVLI", 691fe528fd6Ssinsanction IMM_LUI32.litValue -> "LUI32", 6927e30d16cSZhaoyang You IMM_VRORVI.litValue -> "VRORVI", 6930655b1a0SXuan Hu INVALID_INSTR.litValue -> "INVALID", 6940655b1a0SXuan Hu ) 6950655b1a0SXuan Hu strMap(immType.litValue) 6960655b1a0SXuan Hu } 697520f7dacSsinsanction 698520f7dacSsinsanction def getImmUnion(immType: UInt) : Imm = { 699520f7dacSsinsanction val iuMap = Map( 700520f7dacSsinsanction IMM_S.litValue -> ImmUnion.S, 701520f7dacSsinsanction IMM_SB.litValue -> ImmUnion.B, 702520f7dacSsinsanction IMM_U.litValue -> ImmUnion.U, 703520f7dacSsinsanction IMM_UJ.litValue -> ImmUnion.J, 704520f7dacSsinsanction IMM_I.litValue -> ImmUnion.I, 705520f7dacSsinsanction IMM_Z.litValue -> ImmUnion.Z, 706520f7dacSsinsanction IMM_B6.litValue -> ImmUnion.B6, 707520f7dacSsinsanction IMM_OPIVIS.litValue -> ImmUnion.OPIVIS, 708520f7dacSsinsanction IMM_OPIVIU.litValue -> ImmUnion.OPIVIU, 709520f7dacSsinsanction IMM_VSETVLI.litValue -> ImmUnion.VSETVLI, 710520f7dacSsinsanction IMM_VSETIVLI.litValue -> ImmUnion.VSETIVLI, 711520f7dacSsinsanction IMM_LUI32.litValue -> ImmUnion.LUI32, 7123ca6072cSsinceforYy IMM_VRORVI.litValue -> ImmUnion.VRORVI, 713520f7dacSsinsanction ) 714520f7dacSsinsanction iuMap(immType.litValue) 715520f7dacSsinsanction } 7162225d46eSJiawei Lin } 7172225d46eSJiawei Lin 718e2695e90SzhanglyGit object UopSplitType { 719d91483a6Sfdy def SCA_SIM = "b000000".U // 720e25c13faSXuan Hu def VSET = "b010001".U // dirty: vset 721d91483a6Sfdy def VEC_VVV = "b010010".U // VEC_VVV 722d91483a6Sfdy def VEC_VXV = "b010011".U // VEC_VXV 723d91483a6Sfdy def VEC_0XV = "b010100".U // VEC_0XV 724d91483a6Sfdy def VEC_VVW = "b010101".U // VEC_VVW 725d91483a6Sfdy def VEC_WVW = "b010110".U // VEC_WVW 726d91483a6Sfdy def VEC_VXW = "b010111".U // VEC_VXW 727d91483a6Sfdy def VEC_WXW = "b011000".U // VEC_WXW 728d91483a6Sfdy def VEC_WVV = "b011001".U // VEC_WVV 729d91483a6Sfdy def VEC_WXV = "b011010".U // VEC_WXV 730d91483a6Sfdy def VEC_EXT2 = "b011011".U // VF2 0 -> V 731d91483a6Sfdy def VEC_EXT4 = "b011100".U // VF4 0 -> V 732d91483a6Sfdy def VEC_EXT8 = "b011101".U // VF8 0 -> V 733d91483a6Sfdy def VEC_VVM = "b011110".U // VEC_VVM 734d91483a6Sfdy def VEC_VXM = "b011111".U // VEC_VXM 735d91483a6Sfdy def VEC_SLIDE1UP = "b100000".U // vslide1up.vx 736d91483a6Sfdy def VEC_FSLIDE1UP = "b100001".U // vfslide1up.vf 737d91483a6Sfdy def VEC_SLIDE1DOWN = "b100010".U // vslide1down.vx 738d91483a6Sfdy def VEC_FSLIDE1DOWN = "b100011".U // vfslide1down.vf 739d91483a6Sfdy def VEC_VRED = "b100100".U // VEC_VRED 740d91483a6Sfdy def VEC_SLIDEUP = "b100101".U // VEC_SLIDEUP 741d91483a6Sfdy def VEC_SLIDEDOWN = "b100111".U // VEC_SLIDEDOWN 742d91483a6Sfdy def VEC_M0X = "b101001".U // VEC_M0X 0MV 743d91483a6Sfdy def VEC_MVV = "b101010".U // VEC_MVV VMV 74484260280Sczw def VEC_VWW = "b101100".U // 74565df1368Sczw def VEC_RGATHER = "b101101".U // vrgather.vv, vrgather.vi 74665df1368Sczw def VEC_RGATHER_VX = "b101110".U // vrgather.vx 74765df1368Sczw def VEC_RGATHEREI16 = "b101111".U // vrgatherei16.vv 748adf68ff3Sczw def VEC_COMPRESS = "b110000".U // vcompress.vm 749c4501a6fSZiyue-Zhang def VEC_US_LDST = "b110001".U // vector unit-strided load/store 750c4501a6fSZiyue-Zhang def VEC_S_LDST = "b110010".U // vector strided load/store 751c4501a6fSZiyue-Zhang def VEC_I_LDST = "b110011".U // vector indexed load/store 752684d7aceSxiaofeibao-xjtu def VEC_VFV = "b111000".U // VEC_VFV 7533748ec56Sxiaofeibao-xjtu def VEC_VFW = "b111001".U // VEC_VFW 7543748ec56Sxiaofeibao-xjtu def VEC_WFW = "b111010".U // VEC_WVW 755f06d6d60Sxiaofeibao-xjtu def VEC_VFM = "b111011".U // VEC_VFM 756582849ffSxiaofeibao-xjtu def VEC_VFRED = "b111100".U // VEC_VFRED 757b94b1889Sxiaofeibao-xjtu def VEC_VFREDOSUM = "b111101".U // VEC_VFREDOSUM 758d91483a6Sfdy def VEC_M0M = "b000000".U // VEC_M0M 759d91483a6Sfdy def VEC_MMM = "b000000".U // VEC_MMM 7600a34fc22SZiyue Zhang def VEC_MVNR = "b000100".U // vmvnr 761d91483a6Sfdy def dummy = "b111111".U 762d91483a6Sfdy 763d91483a6Sfdy def X = BitPat("b000000") 764d91483a6Sfdy 765d91483a6Sfdy def apply() = UInt(6.W) 766e2695e90SzhanglyGit def needSplit(UopSplitType: UInt) = UopSplitType(4) || UopSplitType(5) 767d91483a6Sfdy } 768d91483a6Sfdy 7696ab6918fSYinan Xu object ExceptionNO { 7706ab6918fSYinan Xu def instrAddrMisaligned = 0 7716ab6918fSYinan Xu def instrAccessFault = 1 7726ab6918fSYinan Xu def illegalInstr = 2 7736ab6918fSYinan Xu def breakPoint = 3 7746ab6918fSYinan Xu def loadAddrMisaligned = 4 7756ab6918fSYinan Xu def loadAccessFault = 5 7766ab6918fSYinan Xu def storeAddrMisaligned = 6 7776ab6918fSYinan Xu def storeAccessFault = 7 7786ab6918fSYinan Xu def ecallU = 8 7796ab6918fSYinan Xu def ecallS = 9 780d0de7e4aSpeixiaokun def ecallVS = 10 7816ab6918fSYinan Xu def ecallM = 11 7826ab6918fSYinan Xu def instrPageFault = 12 7836ab6918fSYinan Xu def loadPageFault = 13 7846ab6918fSYinan Xu // def singleStep = 14 7856ab6918fSYinan Xu def storePageFault = 15 786d0de7e4aSpeixiaokun def instrGuestPageFault = 20 787d0de7e4aSpeixiaokun def loadGuestPageFault = 21 788d0de7e4aSpeixiaokun def virtualInstr = 22 789d0de7e4aSpeixiaokun def storeGuestPageFault = 23 790*826a8e0eSXuan Hu 791*826a8e0eSXuan Hu // Just alias 792*826a8e0eSXuan Hu def EX_IAM = instrAddrMisaligned 793*826a8e0eSXuan Hu def EX_IAF = instrAccessFault 794*826a8e0eSXuan Hu def EX_II = illegalInstr 795*826a8e0eSXuan Hu def EX_BP = breakPoint 796*826a8e0eSXuan Hu def EX_LAM = loadAddrMisaligned 797*826a8e0eSXuan Hu def EX_LAF = loadAccessFault 798*826a8e0eSXuan Hu def EX_SAM = storeAddrMisaligned 799*826a8e0eSXuan Hu def EX_SAF = storeAccessFault 800*826a8e0eSXuan Hu def EX_UCALL = ecallU 801*826a8e0eSXuan Hu def EX_HSCALL = ecallS 802*826a8e0eSXuan Hu def EX_VSCALL = ecallVS 803*826a8e0eSXuan Hu def EX_MCALL = ecallM 804*826a8e0eSXuan Hu def EX_IPF = instrPageFault 805*826a8e0eSXuan Hu def EX_LPF = loadPageFault 806*826a8e0eSXuan Hu def EX_SPF = storePageFault 807*826a8e0eSXuan Hu def EX_IGPF = instrGuestPageFault 808*826a8e0eSXuan Hu def EX_LGPF = loadGuestPageFault 809*826a8e0eSXuan Hu def EX_VI = virtualInstr 810*826a8e0eSXuan Hu def EX_SGPF = storeGuestPageFault 811*826a8e0eSXuan Hu 8126ab6918fSYinan Xu def priorities = Seq( 8136ab6918fSYinan Xu breakPoint, // TODO: different BP has different priority 8146ab6918fSYinan Xu instrPageFault, 815d0de7e4aSpeixiaokun instrGuestPageFault, 8166ab6918fSYinan Xu instrAccessFault, 8176ab6918fSYinan Xu illegalInstr, 818d0de7e4aSpeixiaokun virtualInstr, 8196ab6918fSYinan Xu instrAddrMisaligned, 820d0de7e4aSpeixiaokun ecallM, ecallS, ecallVS, ecallU, 821d880177dSYinan Xu storeAddrMisaligned, 822d880177dSYinan Xu loadAddrMisaligned, 8236ab6918fSYinan Xu storePageFault, 8246ab6918fSYinan Xu loadPageFault, 825d0de7e4aSpeixiaokun storeGuestPageFault, 826d0de7e4aSpeixiaokun loadGuestPageFault, 8276ab6918fSYinan Xu storeAccessFault, 828d880177dSYinan Xu loadAccessFault 8296ab6918fSYinan Xu ) 8306ab6918fSYinan Xu def all = priorities.distinct.sorted 8316ab6918fSYinan Xu def frontendSet = Seq( 8326ab6918fSYinan Xu instrAddrMisaligned, 8336ab6918fSYinan Xu instrAccessFault, 8346ab6918fSYinan Xu illegalInstr, 835d0de7e4aSpeixiaokun instrPageFault, 836d0de7e4aSpeixiaokun instrGuestPageFault, 837d0de7e4aSpeixiaokun virtualInstr 8386ab6918fSYinan Xu ) 8396ab6918fSYinan Xu def partialSelect(vec: Vec[Bool], select: Seq[Int]): Vec[Bool] = { 8406ab6918fSYinan Xu val new_vec = Wire(ExceptionVec()) 8416ab6918fSYinan Xu new_vec.foreach(_ := false.B) 8426ab6918fSYinan Xu select.foreach(i => new_vec(i) := vec(i)) 8436ab6918fSYinan Xu new_vec 8446ab6918fSYinan Xu } 8456ab6918fSYinan Xu def selectFrontend(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, frontendSet) 8466ab6918fSYinan Xu def selectAll(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, ExceptionNO.all) 8476ab6918fSYinan Xu def selectByFu(vec:Vec[Bool], fuConfig: FuConfig): Vec[Bool] = 8486ab6918fSYinan Xu partialSelect(vec, fuConfig.exceptionOut) 8496ab6918fSYinan Xu } 8506ab6918fSYinan Xu 851d2b20d1aSTang Haojin object TopDownCounters extends Enumeration { 852d2b20d1aSTang Haojin val NoStall = Value("NoStall") // Base 853d2b20d1aSTang Haojin // frontend 854d2b20d1aSTang Haojin val OverrideBubble = Value("OverrideBubble") 855d2b20d1aSTang Haojin val FtqUpdateBubble = Value("FtqUpdateBubble") 856d2b20d1aSTang Haojin // val ControlRedirectBubble = Value("ControlRedirectBubble") 857d2b20d1aSTang Haojin val TAGEMissBubble = Value("TAGEMissBubble") 858d2b20d1aSTang Haojin val SCMissBubble = Value("SCMissBubble") 859d2b20d1aSTang Haojin val ITTAGEMissBubble = Value("ITTAGEMissBubble") 860d2b20d1aSTang Haojin val RASMissBubble = Value("RASMissBubble") 861d2b20d1aSTang Haojin val MemVioRedirectBubble = Value("MemVioRedirectBubble") 862d2b20d1aSTang Haojin val OtherRedirectBubble = Value("OtherRedirectBubble") 863d2b20d1aSTang Haojin val FtqFullStall = Value("FtqFullStall") 864d2b20d1aSTang Haojin 865d2b20d1aSTang Haojin val ICacheMissBubble = Value("ICacheMissBubble") 866d2b20d1aSTang Haojin val ITLBMissBubble = Value("ITLBMissBubble") 867d2b20d1aSTang Haojin val BTBMissBubble = Value("BTBMissBubble") 868d2b20d1aSTang Haojin val FetchFragBubble = Value("FetchFragBubble") 869d2b20d1aSTang Haojin 870d2b20d1aSTang Haojin // backend 871d2b20d1aSTang Haojin // long inst stall at rob head 872d2b20d1aSTang Haojin val DivStall = Value("DivStall") // int div, float div/sqrt 873d2b20d1aSTang Haojin val IntNotReadyStall = Value("IntNotReadyStall") // int-inst at rob head not issue 874d2b20d1aSTang Haojin val FPNotReadyStall = Value("FPNotReadyStall") // fp-inst at rob head not issue 875d2b20d1aSTang Haojin val MemNotReadyStall = Value("MemNotReadyStall") // mem-inst at rob head not issue 876d2b20d1aSTang Haojin // freelist full 877d2b20d1aSTang Haojin val IntFlStall = Value("IntFlStall") 878d2b20d1aSTang Haojin val FpFlStall = Value("FpFlStall") 8794eebf274Ssinsanction val VecFlStall = Value("VecFlStall") 880368cbcecSxiaofeibao val V0FlStall = Value("V0FlStall") 881368cbcecSxiaofeibao val VlFlStall = Value("VlFlStall") 882368cbcecSxiaofeibao val MultiFlStall = Value("MultiFlStall") 883d2b20d1aSTang Haojin // dispatch queue full 884d2b20d1aSTang Haojin val IntDqStall = Value("IntDqStall") 885d2b20d1aSTang Haojin val FpDqStall = Value("FpDqStall") 886d2b20d1aSTang Haojin val LsDqStall = Value("LsDqStall") 887d2b20d1aSTang Haojin 888d2b20d1aSTang Haojin // memblock 889d2b20d1aSTang Haojin val LoadTLBStall = Value("LoadTLBStall") 890d2b20d1aSTang Haojin val LoadL1Stall = Value("LoadL1Stall") 891d2b20d1aSTang Haojin val LoadL2Stall = Value("LoadL2Stall") 892d2b20d1aSTang Haojin val LoadL3Stall = Value("LoadL3Stall") 893d2b20d1aSTang Haojin val LoadMemStall = Value("LoadMemStall") 894d2b20d1aSTang Haojin val StoreStall = Value("StoreStall") // include store tlb miss 895d2b20d1aSTang Haojin val AtomicStall = Value("AtomicStall") // atomic, load reserved, store conditional 896d2b20d1aSTang Haojin 897d2b20d1aSTang Haojin // xs replay (different to gem5) 898d2b20d1aSTang Haojin val LoadVioReplayStall = Value("LoadVioReplayStall") 899d2b20d1aSTang Haojin val LoadMSHRReplayStall = Value("LoadMSHRReplayStall") 900d2b20d1aSTang Haojin 901d2b20d1aSTang Haojin // bad speculation 902d2b20d1aSTang Haojin val ControlRecoveryStall = Value("ControlRecoveryStall") 903d2b20d1aSTang Haojin val MemVioRecoveryStall = Value("MemVioRecoveryStall") 904d2b20d1aSTang Haojin val OtherRecoveryStall = Value("OtherRecoveryStall") 905d2b20d1aSTang Haojin 906d2b20d1aSTang Haojin val FlushedInsts = Value("FlushedInsts") // control flushed, memvio flushed, others 907d2b20d1aSTang Haojin 908d2b20d1aSTang Haojin val OtherCoreStall = Value("OtherCoreStall") 909d2b20d1aSTang Haojin 910d2b20d1aSTang Haojin val NumStallReasons = Value("NumStallReasons") 911d2b20d1aSTang Haojin } 9129a2e6b8aSLinJiawei} 913