1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 179a2e6b8aSLinJiaweiimport chisel3._ 189a2e6b8aSLinJiaweiimport chisel3.util._ 199a2e6b8aSLinJiawei 202225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters 212225d46eSJiawei Linimport freechips.rocketchip.tile.XLen 222225d46eSJiawei Linimport xiangshan.backend.fu._ 232225d46eSJiawei Linimport xiangshan.backend.fu.fpu._ 242225d46eSJiawei Linimport xiangshan.backend.exu._ 2585b4cd54SYinan Xuimport xiangshan.backend.Std 262225d46eSJiawei Lin 279a2e6b8aSLinJiaweipackage object xiangshan { 289ee9f926SYikeZhou object SrcType { 299a2e6b8aSLinJiawei def reg = "b00".U 309a2e6b8aSLinJiawei def pc = "b01".U 319a2e6b8aSLinJiawei def imm = "b01".U 329a2e6b8aSLinJiawei def fp = "b10".U 3304b56283SZhangZifei 341a3df1feSYikeZhou def DC = imm // Don't Care 354d24c305SYikeZhou 3604b56283SZhangZifei def isReg(srcType: UInt) = srcType===reg 3704b56283SZhangZifei def isPc(srcType: UInt) = srcType===pc 3804b56283SZhangZifei def isImm(srcType: UInt) = srcType===imm 3904b56283SZhangZifei def isFp(srcType: UInt) = srcType===fp 40c9ebdf90SYinan Xu def isPcOrImm(srcType: UInt) = srcType(0) 41c9ebdf90SYinan Xu def isRegOrFp(srcType: UInt) = !srcType(1) 42c9ebdf90SYinan Xu def regIsFp(srcType: UInt) = srcType(1) 4304b56283SZhangZifei 449a2e6b8aSLinJiawei def apply() = UInt(2.W) 459a2e6b8aSLinJiawei } 469a2e6b8aSLinJiawei 479a2e6b8aSLinJiawei object SrcState { 48100aa93cSYinan Xu def busy = "b0".U 49100aa93cSYinan Xu def rdy = "b1".U 50100aa93cSYinan Xu // def specRdy = "b10".U // speculative ready, for future use 51100aa93cSYinan Xu def apply() = UInt(1.W) 529a2e6b8aSLinJiawei } 539a2e6b8aSLinJiawei 542225d46eSJiawei Lin object FuType { 55cafb3558SLinJiawei def jmp = "b0000".U 56cafb3558SLinJiawei def i2f = "b0001".U 57cafb3558SLinJiawei def csr = "b0010".U 58975b9ea3SYinan Xu def alu = "b0110".U 59cafb3558SLinJiawei def mul = "b0100".U 60cafb3558SLinJiawei def div = "b0101".U 61975b9ea3SYinan Xu def fence = "b0011".U 62ee8ff153Szfw def bmu = "b0111".U 63cafb3558SLinJiawei 64cafb3558SLinJiawei def fmac = "b1000".U 6592ab24ebSYinan Xu def fmisc = "b1011".U 66cafb3558SLinJiawei def fDivSqrt = "b1010".U 67cafb3558SLinJiawei 68cafb3558SLinJiawei def ldu = "b1100".U 69cafb3558SLinJiawei def stu = "b1101".U 7092ab24ebSYinan Xu def mou = "b1111".U // for amo, lr, sc, fence 719a2e6b8aSLinJiawei 72ee8ff153Szfw def num = 14 732225d46eSJiawei Lin 749a2e6b8aSLinJiawei def apply() = UInt(log2Up(num).W) 759a2e6b8aSLinJiawei 76cafb3558SLinJiawei def isIntExu(fuType: UInt) = !fuType(3) 776ac289b3SLinJiawei def isJumpExu(fuType: UInt) = fuType === jmp 78cafb3558SLinJiawei def isFpExu(fuType: UInt) = fuType(3, 2) === "b10".U 79cafb3558SLinJiawei def isMemExu(fuType: UInt) = fuType(3, 2) === "b11".U 8092ab24ebSYinan Xu def isLoadStore(fuType: UInt) = isMemExu(fuType) && !fuType(1) 8192ab24ebSYinan Xu def isStoreExu(fuType: UInt) = isMemExu(fuType) && fuType(0) 820f9d3717SYinan Xu def isAMO(fuType: UInt) = fuType(1) 8392ab24ebSYinan Xu 8492ab24ebSYinan Xu def jmpCanAccept(fuType: UInt) = !fuType(2) 85ee8ff153Szfw def mduCanAccept(fuType: UInt) = fuType(2) && !fuType(1) || fuType(2) && fuType(1) && fuType(0) 86ee8ff153Szfw def aluCanAccept(fuType: UInt) = fuType(2) && fuType(1) && !fuType(0) 8792ab24ebSYinan Xu 8892ab24ebSYinan Xu def fmacCanAccept(fuType: UInt) = !fuType(1) 8992ab24ebSYinan Xu def fmiscCanAccept(fuType: UInt) = fuType(1) 9092ab24ebSYinan Xu 9192ab24ebSYinan Xu def loadCanAccept(fuType: UInt) = !fuType(0) 9292ab24ebSYinan Xu def storeCanAccept(fuType: UInt) = fuType(0) 9392ab24ebSYinan Xu 9492ab24ebSYinan Xu def storeIsAMO(fuType: UInt) = fuType(1) 95cafb3558SLinJiawei 96cafb3558SLinJiawei val functionNameMap = Map( 97cafb3558SLinJiawei jmp.litValue() -> "jmp", 98ebb8ebf8SYinan Xu i2f.litValue() -> "int_to_float", 99cafb3558SLinJiawei csr.litValue() -> "csr", 100cafb3558SLinJiawei alu.litValue() -> "alu", 101cafb3558SLinJiawei mul.litValue() -> "mul", 102cafb3558SLinJiawei div.litValue() -> "div", 103b8f08ca0SZhangZifei fence.litValue() -> "fence", 104ebb8ebf8SYinan Xu bmu.litValue() -> "bmu", 105cafb3558SLinJiawei fmac.litValue() -> "fmac", 106cafb3558SLinJiawei fmisc.litValue() -> "fmisc", 107cafb3558SLinJiawei fDivSqrt.litValue() -> "fdiv/fsqrt", 108cafb3558SLinJiawei ldu.litValue() -> "load", 109ebb8ebf8SYinan Xu stu.litValue() -> "store", 110ebb8ebf8SYinan Xu mou.litValue() -> "mou" 111cafb3558SLinJiawei ) 1129a2e6b8aSLinJiawei } 1139a2e6b8aSLinJiawei 1142225d46eSJiawei Lin object FuOpType { 115*675acc68SYinan Xu def apply() = UInt(7.W) 116ebd97ecbSzhanglinjuan } 117518d8658SYinan Xu 118a3edac52SYinan Xu object CommitType { 119fe6452fcSYinan Xu def NORMAL = "b00".U // int/fp 120fe6452fcSYinan Xu def BRANCH = "b01".U // branch 121a3edac52SYinan Xu def LOAD = "b10".U // load 122a3edac52SYinan Xu def STORE = "b11".U // store 123518d8658SYinan Xu 124518d8658SYinan Xu def apply() = UInt(2.W) 125a3edac52SYinan Xu def isLoadStore(commitType: UInt) = commitType(1) 1264fb541a1SYinan Xu def lsInstIsStore(commitType: UInt) = commitType(0) 1271abe60b3SYinan Xu def isStore(commitType: UInt) = isLoadStore(commitType) && lsInstIsStore(commitType) 128fe6452fcSYinan Xu def isBranch(commitType: UInt) = commitType(0) && !commitType(1) 129518d8658SYinan Xu } 130bfb958a3SYinan Xu 131bfb958a3SYinan Xu object RedirectLevel { 1322d7c7105SYinan Xu def flushAfter = "b0".U 1332d7c7105SYinan Xu def flush = "b1".U 134bfb958a3SYinan Xu 1352d7c7105SYinan Xu def apply() = UInt(1.W) 1362d7c7105SYinan Xu // def isUnconditional(level: UInt) = level(1) 137bfb958a3SYinan Xu def flushItself(level: UInt) = level(0) 1382d7c7105SYinan Xu // def isException(level: UInt) = level(1) && level(0) 139bfb958a3SYinan Xu } 140baf8def6SYinan Xu 141baf8def6SYinan Xu object ExceptionVec { 142baf8def6SYinan Xu def apply() = Vec(16, Bool()) 143baf8def6SYinan Xu } 144a8e04b1dSYinan Xu 145c60c1ab4SWilliam Wang object PMAMode { 1468d9a04fcSWilliam Wang def R = "b1".U << 0 //readable 1478d9a04fcSWilliam Wang def W = "b1".U << 1 //writeable 1488d9a04fcSWilliam Wang def X = "b1".U << 2 //executable 1498d9a04fcSWilliam Wang def I = "b1".U << 3 //cacheable: icache 1508d9a04fcSWilliam Wang def D = "b1".U << 4 //cacheable: dcache 1518d9a04fcSWilliam Wang def S = "b1".U << 5 //enable speculative access 152cff68e26SWilliam Wang def A = "b1".U << 6 //enable atomic operation, A imply R & W 1538d9a04fcSWilliam Wang def C = "b1".U << 7 //if it is cacheable is configable 154c60c1ab4SWilliam Wang def Reserved = "b0".U 155c60c1ab4SWilliam Wang 156c60c1ab4SWilliam Wang def apply() = UInt(7.W) 157c60c1ab4SWilliam Wang 158c60c1ab4SWilliam Wang def read(mode: UInt) = mode(0) 159c60c1ab4SWilliam Wang def write(mode: UInt) = mode(1) 160c60c1ab4SWilliam Wang def execute(mode: UInt) = mode(2) 161c60c1ab4SWilliam Wang def icache(mode: UInt) = mode(3) 162c60c1ab4SWilliam Wang def dcache(mode: UInt) = mode(4) 163c60c1ab4SWilliam Wang def speculate(mode: UInt) = mode(5) 164c60c1ab4SWilliam Wang def atomic(mode: UInt) = mode(6) 165c60c1ab4SWilliam Wang def configable_cache(mode: UInt) = mode(7) 166c60c1ab4SWilliam Wang 167c60c1ab4SWilliam Wang def strToMode(s: String) = { 168423b9255SWilliam Wang var result = 0.U(8.W) 169c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("R") >= 0) result = result + R 170c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("W") >= 0) result = result + W 171c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("X") >= 0) result = result + X 172c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("I") >= 0) result = result + I 173c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("D") >= 0) result = result + D 174c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("S") >= 0) result = result + S 175c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("A") >= 0) result = result + A 176c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("C") >= 0) result = result + C 177c60c1ab4SWilliam Wang result 178c60c1ab4SWilliam Wang } 179c60c1ab4SWilliam Wang } 1802225d46eSJiawei Lin 1812225d46eSJiawei Lin 1822225d46eSJiawei Lin object CSROpType { 1832225d46eSJiawei Lin def jmp = "b000".U 1842225d46eSJiawei Lin def wrt = "b001".U 1852225d46eSJiawei Lin def set = "b010".U 1862225d46eSJiawei Lin def clr = "b011".U 1872225d46eSJiawei Lin def wrti = "b101".U 1882225d46eSJiawei Lin def seti = "b110".U 1892225d46eSJiawei Lin def clri = "b111".U 1902225d46eSJiawei Lin } 1912225d46eSJiawei Lin 1922225d46eSJiawei Lin // jump 1932225d46eSJiawei Lin object JumpOpType { 1942225d46eSJiawei Lin def jal = "b00".U 1952225d46eSJiawei Lin def jalr = "b01".U 1962225d46eSJiawei Lin def auipc = "b10".U 1972225d46eSJiawei Lin// def call = "b11_011".U 1982225d46eSJiawei Lin// def ret = "b11_100".U 1992225d46eSJiawei Lin def jumpOpisJalr(op: UInt) = op(0) 2002225d46eSJiawei Lin def jumpOpisAuipc(op: UInt) = op(1) 2012225d46eSJiawei Lin } 2022225d46eSJiawei Lin 2032225d46eSJiawei Lin object FenceOpType { 2042225d46eSJiawei Lin def fence = "b10000".U 2052225d46eSJiawei Lin def sfence = "b10001".U 2062225d46eSJiawei Lin def fencei = "b10010".U 2072225d46eSJiawei Lin } 2082225d46eSJiawei Lin 2092225d46eSJiawei Lin object ALUOpType { 210ee8ff153Szfw // shift optype 211*675acc68SYinan Xu def slliuw = "b000_0000".U // slliuw: ZEXT(src1[31:0]) << shamt 212*675acc68SYinan Xu def sll = "b000_0001".U // sll: src1 << src2 213ee8ff153Szfw 214*675acc68SYinan Xu def bclr = "b000_0010".U // bclr: src1 & ~(1 << src2[5:0]) 215*675acc68SYinan Xu def bset = "b000_0011".U // bset: src1 | (1 << src2[5:0]) 216*675acc68SYinan Xu def binv = "b000_0100".U // binv: src1 ^ ~(1 << src2[5:0]) 217ee8ff153Szfw 218*675acc68SYinan Xu def srl = "b000_0101".U // srl: src1 >> src2 219*675acc68SYinan Xu def bext = "b000_0110".U // bext: (src1 >> src2)[0] 220*675acc68SYinan Xu def sra = "b000_0111".U // sra: src1 >> src2 (arithmetic) 221ee8ff153Szfw 222*675acc68SYinan Xu def rol = "b000_1000".U // rol: (src1 << src2) | (src1 >> (xlen - src2)) 223*675acc68SYinan Xu def ror = "b000_1001".U // ror: (src1 >> src2) | (src1 << (xlen - src2)) 224184a1958Szfw 225ee8ff153Szfw // RV64 32bit optype 226*675acc68SYinan Xu def addw = "b001_0000".U // addw: SEXT((src1 + src2)[31:0]) 227*675acc68SYinan Xu def oddaddw = "b001_0001".U // oddaddw: SEXT((src1[0] + src2)[31:0]) 228*675acc68SYinan Xu def subw = "b001_0010".U // subw: SEXT((src1 - src2)[31:0]) 229ee8ff153Szfw 230*675acc68SYinan Xu def addwbit = "b001_0100".U // addwbit: (src1 + src2)[0] 231*675acc68SYinan Xu def addwbyte = "b001_0101".U // addwbyte: (src1 + src2)[7:0] 232*675acc68SYinan Xu def addwzexth = "b001_0110".U // addwzexth: ZEXT((src1 + src2)[15:0]) 233*675acc68SYinan Xu def addwsexth = "b001_0111".U // addwsexth: SEXT((src1 + src2)[15:0]) 234ee8ff153Szfw 235*675acc68SYinan Xu def sllw = "b001_1000".U // sllw: SEXT((src1 << src2)[31:0]) 236*675acc68SYinan Xu def srlw = "b001_1001".U // srlw: SEXT((src1[31:0] >> src2)[31:0]) 237*675acc68SYinan Xu def sraw = "b001_1010".U // sraw: SEXT((src1[31:0] >> src2)[31:0]) 238*675acc68SYinan Xu def rolw = "b001_1100".U 239*675acc68SYinan Xu def rorw = "b001_1101".U 240*675acc68SYinan Xu 241*675acc68SYinan Xu // ADD-op 242*675acc68SYinan Xu def adduw = "b010_0000".U // adduw: src1[31:0] + src2 243*675acc68SYinan Xu def add = "b010_0001".U // add: src1 + src2 244*675acc68SYinan Xu def oddadd = "b010_0010".U // oddadd: src1[0] + src2 245*675acc68SYinan Xu 246*675acc68SYinan Xu def sr29add = "b010_0100".U // sr29add: src1[63:29] + src2 247*675acc68SYinan Xu def sr30add = "b010_0101".U // sr30add: src1[63:30] + src2 248*675acc68SYinan Xu def sr31add = "b010_0110".U // sr31add: src1[63:31] + src2 249*675acc68SYinan Xu def sr32add = "b010_0111".U // sr32add: src1[63:32] + src2 250*675acc68SYinan Xu 251*675acc68SYinan Xu def sh1adduw = "b010_1000".U // sh1adduw: {src1[31:0], 1'b0} + src2 252*675acc68SYinan Xu def sh1add = "b010_1001".U // sh1add: {src1[62:0], 1'b0} + src2 253*675acc68SYinan Xu def sh2adduw = "b010_1010".U // sh2add_uw: {src1[31:0], 2'b0} + src2 254*675acc68SYinan Xu def sh2add = "b010_1011".U // sh2add: {src1[61:0], 2'b0} + src2 255*675acc68SYinan Xu def sh3adduw = "b010_1100".U // sh3add_uw: {src1[31:0], 3'b0} + src2 256*675acc68SYinan Xu def sh3add = "b010_1101".U // sh3add: {src1[60:0], 3'b0} + src2 257*675acc68SYinan Xu def sh4add = "b010_1111".U // sh4add: {src1[59:0], 4'b0} + src2 258*675acc68SYinan Xu 259*675acc68SYinan Xu // SUB-op: src1 - src2 260*675acc68SYinan Xu def sub = "b011_0000".U 261*675acc68SYinan Xu def sltu = "b011_0001".U 262*675acc68SYinan Xu def slt = "b011_0010".U 263*675acc68SYinan Xu def maxu = "b011_0100".U 264*675acc68SYinan Xu def minu = "b011_0101".U 265*675acc68SYinan Xu def max = "b011_0110".U 266*675acc68SYinan Xu def min = "b011_0111".U 267*675acc68SYinan Xu 268*675acc68SYinan Xu // branch 269*675acc68SYinan Xu def beq = "b111_0000".U 270*675acc68SYinan Xu def bne = "b111_0010".U 271*675acc68SYinan Xu def blt = "b111_1000".U 272*675acc68SYinan Xu def bge = "b111_1010".U 273*675acc68SYinan Xu def bltu = "b111_1100".U 274*675acc68SYinan Xu def bgeu = "b111_1110".U 275*675acc68SYinan Xu 276*675acc68SYinan Xu // misc optype 277*675acc68SYinan Xu def and = "b100_0000".U 278*675acc68SYinan Xu def andn = "b100_0001".U 279*675acc68SYinan Xu def or = "b100_0010".U 280*675acc68SYinan Xu def orn = "b100_0011".U 281*675acc68SYinan Xu def xor = "b100_0100".U 282*675acc68SYinan Xu def xnor = "b100_0101".U 283*675acc68SYinan Xu def orcb = "b100_0110".U 284*675acc68SYinan Xu 285*675acc68SYinan Xu def sextb = "b100_1000".U 286*675acc68SYinan Xu def packh = "b100_1001".U 287*675acc68SYinan Xu def sexth = "b100_1010".U 288*675acc68SYinan Xu def packw = "b100_1011".U 289*675acc68SYinan Xu 290*675acc68SYinan Xu def revb = "b101_0000".U 291*675acc68SYinan Xu def rev8 = "b101_0001".U 292*675acc68SYinan Xu def pack = "b101_0010".U 293*675acc68SYinan Xu def orh48 = "b101_0011".U 294*675acc68SYinan Xu 295*675acc68SYinan Xu def szewl1 = "b101_1000".U 296*675acc68SYinan Xu def szewl2 = "b101_1001".U 297*675acc68SYinan Xu def szewl3 = "b101_1010".U 298*675acc68SYinan Xu def byte2 = "b101_1011".U 299*675acc68SYinan Xu 300*675acc68SYinan Xu def andlsb = "b110_0000".U 301*675acc68SYinan Xu def andzexth = "b110_0001".U 302*675acc68SYinan Xu def orlsb = "b110_0010".U 303*675acc68SYinan Xu def orzexth = "b110_0011".U 304*675acc68SYinan Xu def xorlsb = "b110_0100".U 305*675acc68SYinan Xu def xorzexth = "b110_0101".U 306*675acc68SYinan Xu def orcblsb = "b110_0110".U 307*675acc68SYinan Xu def orcbzexth = "b110_0111".U 308*675acc68SYinan Xu 309*675acc68SYinan Xu def isAddw(func: UInt) = func(6, 4) === "b001".U && !func(3) && !func(1) 310*675acc68SYinan Xu def isSimpleLogic(func: UInt) = func(6, 4) === "b100".U && !func(0) 311*675acc68SYinan Xu def logicToLsb(func: UInt) = Cat("b110".U(3.W), func(3, 1), 0.U(1.W)) 312*675acc68SYinan Xu def logicToZexth(func: UInt) = Cat("b110".U(3.W), func(3, 1), 1.U(1.W)) 313*675acc68SYinan Xu def isBranch(func: UInt) = func(6, 4) === "b111".U 314*675acc68SYinan Xu def getBranchType(func: UInt) = func(3, 2) 315*675acc68SYinan Xu def isBranchInvert(func: UInt) = func(1) 316*675acc68SYinan Xu 317*675acc68SYinan Xu def apply() = UInt(7.W) 3182225d46eSJiawei Lin } 3192225d46eSJiawei Lin 3202225d46eSJiawei Lin object MDUOpType { 3212225d46eSJiawei Lin // mul 3222225d46eSJiawei Lin // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) | 3232225d46eSJiawei Lin def mul = "b00000".U 3242225d46eSJiawei Lin def mulh = "b00001".U 3252225d46eSJiawei Lin def mulhsu = "b00010".U 3262225d46eSJiawei Lin def mulhu = "b00011".U 3272225d46eSJiawei Lin def mulw = "b00100".U 3282225d46eSJiawei Lin 32988825c5cSYinan Xu def mulw7 = "b01100".U 33088825c5cSYinan Xu 3312225d46eSJiawei Lin // div 3322225d46eSJiawei Lin // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) | 33388825c5cSYinan Xu def div = "b10000".U 33488825c5cSYinan Xu def divu = "b10010".U 33588825c5cSYinan Xu def rem = "b10001".U 33688825c5cSYinan Xu def remu = "b10011".U 3372225d46eSJiawei Lin 33888825c5cSYinan Xu def divw = "b10100".U 33988825c5cSYinan Xu def divuw = "b10110".U 34088825c5cSYinan Xu def remw = "b10101".U 34188825c5cSYinan Xu def remuw = "b10111".U 3422225d46eSJiawei Lin 34388825c5cSYinan Xu def isMul(op: UInt) = !op(4) 34488825c5cSYinan Xu def isDiv(op: UInt) = op(4) 3452225d46eSJiawei Lin 3462225d46eSJiawei Lin def isDivSign(op: UInt) = isDiv(op) && !op(1) 3472225d46eSJiawei Lin def isW(op: UInt) = op(2) 3482225d46eSJiawei Lin def isH(op: UInt) = (isDiv(op) && op(0)) || (isMul(op) && op(1, 0) =/= 0.U) 3492225d46eSJiawei Lin def getMulOp(op: UInt) = op(1, 0) 3502225d46eSJiawei Lin } 3512225d46eSJiawei Lin 3522225d46eSJiawei Lin object LSUOpType { 3532225d46eSJiawei Lin // normal load/store 3542225d46eSJiawei Lin // bit(1, 0) are size 3552225d46eSJiawei Lin def lb = "b000000".U 3562225d46eSJiawei Lin def lh = "b000001".U 3572225d46eSJiawei Lin def lw = "b000010".U 3582225d46eSJiawei Lin def ld = "b000011".U 3592225d46eSJiawei Lin def lbu = "b000100".U 3602225d46eSJiawei Lin def lhu = "b000101".U 3612225d46eSJiawei Lin def lwu = "b000110".U 3622225d46eSJiawei Lin def sb = "b001000".U 3632225d46eSJiawei Lin def sh = "b001001".U 3642225d46eSJiawei Lin def sw = "b001010".U 3652225d46eSJiawei Lin def sd = "b001011".U 3662225d46eSJiawei Lin 3672225d46eSJiawei Lin def isLoad(op: UInt): Bool = !op(3) 3682225d46eSJiawei Lin def isStore(op: UInt): Bool = op(3) 3692225d46eSJiawei Lin 3702225d46eSJiawei Lin // atomics 3712225d46eSJiawei Lin // bit(1, 0) are size 3722225d46eSJiawei Lin // since atomics use a different fu type 3732225d46eSJiawei Lin // so we can safely reuse other load/store's encodings 3742225d46eSJiawei Lin def lr_w = "b000010".U 3752225d46eSJiawei Lin def sc_w = "b000110".U 3762225d46eSJiawei Lin def amoswap_w = "b001010".U 3772225d46eSJiawei Lin def amoadd_w = "b001110".U 3782225d46eSJiawei Lin def amoxor_w = "b010010".U 3792225d46eSJiawei Lin def amoand_w = "b010110".U 3802225d46eSJiawei Lin def amoor_w = "b011010".U 3812225d46eSJiawei Lin def amomin_w = "b011110".U 3822225d46eSJiawei Lin def amomax_w = "b100010".U 3832225d46eSJiawei Lin def amominu_w = "b100110".U 3842225d46eSJiawei Lin def amomaxu_w = "b101010".U 3852225d46eSJiawei Lin 3862225d46eSJiawei Lin def lr_d = "b000011".U 3872225d46eSJiawei Lin def sc_d = "b000111".U 3882225d46eSJiawei Lin def amoswap_d = "b001011".U 3892225d46eSJiawei Lin def amoadd_d = "b001111".U 3902225d46eSJiawei Lin def amoxor_d = "b010011".U 3912225d46eSJiawei Lin def amoand_d = "b010111".U 3922225d46eSJiawei Lin def amoor_d = "b011011".U 3932225d46eSJiawei Lin def amomin_d = "b011111".U 3942225d46eSJiawei Lin def amomax_d = "b100011".U 3952225d46eSJiawei Lin def amominu_d = "b100111".U 3962225d46eSJiawei Lin def amomaxu_d = "b101011".U 3972225d46eSJiawei Lin } 3982225d46eSJiawei Lin 399ee8ff153Szfw object BMUOpType { 400ee8ff153Szfw 40107596dc6Szfw def clmul = "b00000".U 40207596dc6Szfw def clmulh = "b00010".U 40307596dc6Szfw def clmulr = "b00100".U 404ee8ff153Szfw 40507596dc6Szfw def clz = "b01000".U 40607596dc6Szfw def clzw = "b01001".U 40707596dc6Szfw def ctz = "b01010".U 40807596dc6Szfw def ctzw = "b01011".U 40907596dc6Szfw def cpop = "b01100".U 41007596dc6Szfw def cpopw = "b01101".U 41107596dc6Szfw 41207596dc6Szfw // TODO: move to alu 41307596dc6Szfw def xpermn = "b10000".U 41407596dc6Szfw def xpermb = "b10001".U 415ee8ff153Szfw } 416ee8ff153Szfw 4172225d46eSJiawei Lin object BTBtype { 4182225d46eSJiawei Lin def B = "b00".U // branch 4192225d46eSJiawei Lin def J = "b01".U // jump 4202225d46eSJiawei Lin def I = "b10".U // indirect 4212225d46eSJiawei Lin def R = "b11".U // return 4222225d46eSJiawei Lin 4232225d46eSJiawei Lin def apply() = UInt(2.W) 4242225d46eSJiawei Lin } 4252225d46eSJiawei Lin 4262225d46eSJiawei Lin object SelImm { 427ee8ff153Szfw def IMM_X = "b0111".U 428ee8ff153Szfw def IMM_S = "b0000".U 429ee8ff153Szfw def IMM_SB = "b0001".U 430ee8ff153Szfw def IMM_U = "b0010".U 431ee8ff153Szfw def IMM_UJ = "b0011".U 432ee8ff153Szfw def IMM_I = "b0100".U 433ee8ff153Szfw def IMM_Z = "b0101".U 434ee8ff153Szfw def INVALID_INSTR = "b0110".U 435ee8ff153Szfw def IMM_B6 = "b1000".U 4362225d46eSJiawei Lin 437ee8ff153Szfw def apply() = UInt(4.W) 4382225d46eSJiawei Lin } 4392225d46eSJiawei Lin 440a58e3351SLi Qianruo def dividerGen(p: Parameters) = new SRT16Divider(p(XLen))(p) 441c3d7991bSJiawei Lin def multiplierGen(p: Parameters) = new ArrayMultiplier(p(XLen) + 1)(p) 4422225d46eSJiawei Lin def aluGen(p: Parameters) = new Alu()(p) 443ee8ff153Szfw def bmuGen(p: Parameters) = new Bmu()(p) 4442225d46eSJiawei Lin def jmpGen(p: Parameters) = new Jump()(p) 4452225d46eSJiawei Lin def fenceGen(p: Parameters) = new Fence()(p) 4462225d46eSJiawei Lin def csrGen(p: Parameters) = new CSR()(p) 4472225d46eSJiawei Lin def i2fGen(p: Parameters) = new IntToFP()(p) 4482225d46eSJiawei Lin def fmacGen(p: Parameters) = new FMA()(p) 4492225d46eSJiawei Lin def f2iGen(p: Parameters) = new FPToInt()(p) 4502225d46eSJiawei Lin def f2fGen(p: Parameters) = new FPToFP()(p) 4512225d46eSJiawei Lin def fdivSqrtGen(p: Parameters) = new FDivSqrt()(p) 45285b4cd54SYinan Xu def stdGen(p: Parameters) = new Std()(p) 4532225d46eSJiawei Lin 4546cdd85d9SYinan Xu def f2iSel(uop: MicroOp): Bool = { 4556cdd85d9SYinan Xu uop.ctrl.rfWen 4562225d46eSJiawei Lin } 4572225d46eSJiawei Lin 4586cdd85d9SYinan Xu def i2fSel(uop: MicroOp): Bool = { 4596cdd85d9SYinan Xu uop.ctrl.fpu.fromInt 4602225d46eSJiawei Lin } 4612225d46eSJiawei Lin 4626cdd85d9SYinan Xu def f2fSel(uop: MicroOp): Bool = { 4636cdd85d9SYinan Xu val ctrl = uop.ctrl.fpu 4642225d46eSJiawei Lin ctrl.fpWen && !ctrl.div && !ctrl.sqrt 4652225d46eSJiawei Lin } 4662225d46eSJiawei Lin 4676cdd85d9SYinan Xu def fdivSqrtSel(uop: MicroOp): Bool = { 4686cdd85d9SYinan Xu val ctrl = uop.ctrl.fpu 4692225d46eSJiawei Lin ctrl.div || ctrl.sqrt 4702225d46eSJiawei Lin } 4712225d46eSJiawei Lin 4722225d46eSJiawei Lin val aluCfg = FuConfig( 4731a0f06eeSYinan Xu name = "alu", 4742225d46eSJiawei Lin fuGen = aluGen, 4756cdd85d9SYinan Xu fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.alu, 4762225d46eSJiawei Lin fuType = FuType.alu, 4772225d46eSJiawei Lin numIntSrc = 2, 4782225d46eSJiawei Lin numFpSrc = 0, 4792225d46eSJiawei Lin writeIntRf = true, 4802225d46eSJiawei Lin writeFpRf = false, 4812225d46eSJiawei Lin hasRedirect = true, 4822225d46eSJiawei Lin ) 4832225d46eSJiawei Lin 4842225d46eSJiawei Lin val jmpCfg = FuConfig( 4851a0f06eeSYinan Xu name = "jmp", 4862225d46eSJiawei Lin fuGen = jmpGen, 4876cdd85d9SYinan Xu fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.jmp, 4882225d46eSJiawei Lin fuType = FuType.jmp, 4892225d46eSJiawei Lin numIntSrc = 1, 4902225d46eSJiawei Lin numFpSrc = 0, 4912225d46eSJiawei Lin writeIntRf = true, 4922225d46eSJiawei Lin writeFpRf = false, 4932225d46eSJiawei Lin hasRedirect = true, 4942225d46eSJiawei Lin ) 4952225d46eSJiawei Lin 4962225d46eSJiawei Lin val fenceCfg = FuConfig( 4971a0f06eeSYinan Xu name = "fence", 4982225d46eSJiawei Lin fuGen = fenceGen, 4996cdd85d9SYinan Xu fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.fence, 5002225d46eSJiawei Lin FuType.fence, 1, 0, writeIntRf = false, writeFpRf = false, hasRedirect = false, 501c88c3a2aSYinan Xu latency = UncertainLatency(), // TODO: need rewrite latency structure, not just this value, 502c88c3a2aSYinan Xu hasExceptionOut = true 5032225d46eSJiawei Lin ) 5042225d46eSJiawei Lin 5052225d46eSJiawei Lin val csrCfg = FuConfig( 5061a0f06eeSYinan Xu name = "csr", 5072225d46eSJiawei Lin fuGen = csrGen, 5086cdd85d9SYinan Xu fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.csr, 5092225d46eSJiawei Lin fuType = FuType.csr, 5102225d46eSJiawei Lin numIntSrc = 1, 5112225d46eSJiawei Lin numFpSrc = 0, 5122225d46eSJiawei Lin writeIntRf = true, 5132225d46eSJiawei Lin writeFpRf = false, 514c88c3a2aSYinan Xu hasRedirect = false, 515c88c3a2aSYinan Xu hasExceptionOut = true 5162225d46eSJiawei Lin ) 5172225d46eSJiawei Lin 5182225d46eSJiawei Lin val i2fCfg = FuConfig( 5191a0f06eeSYinan Xu name = "i2f", 5202225d46eSJiawei Lin fuGen = i2fGen, 5212225d46eSJiawei Lin fuSel = i2fSel, 5222225d46eSJiawei Lin FuType.i2f, 5232225d46eSJiawei Lin numIntSrc = 1, 5242225d46eSJiawei Lin numFpSrc = 0, 5252225d46eSJiawei Lin writeIntRf = false, 5262225d46eSJiawei Lin writeFpRf = true, 5272225d46eSJiawei Lin hasRedirect = false, 528e174d629SJiawei Lin latency = CertainLatency(2), 529e174d629SJiawei Lin fastUopOut = true, fastImplemented = true 5302225d46eSJiawei Lin ) 5312225d46eSJiawei Lin 5322225d46eSJiawei Lin val divCfg = FuConfig( 5331a0f06eeSYinan Xu name = "div", 5342225d46eSJiawei Lin fuGen = dividerGen, 53507596dc6Szfw fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.div, 5362225d46eSJiawei Lin FuType.div, 5372225d46eSJiawei Lin 2, 5382225d46eSJiawei Lin 0, 5392225d46eSJiawei Lin writeIntRf = true, 5402225d46eSJiawei Lin writeFpRf = false, 5412225d46eSJiawei Lin hasRedirect = false, 542f83b578aSYinan Xu latency = UncertainLatency(), 543f83b578aSYinan Xu fastUopOut = true, 544f83b578aSYinan Xu fastImplemented = false 5452225d46eSJiawei Lin ) 5462225d46eSJiawei Lin 5472225d46eSJiawei Lin val mulCfg = FuConfig( 5481a0f06eeSYinan Xu name = "mul", 5492225d46eSJiawei Lin fuGen = multiplierGen, 55007596dc6Szfw fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.mul, 5512225d46eSJiawei Lin FuType.mul, 5522225d46eSJiawei Lin 2, 5532225d46eSJiawei Lin 0, 5542225d46eSJiawei Lin writeIntRf = true, 5552225d46eSJiawei Lin writeFpRf = false, 5562225d46eSJiawei Lin hasRedirect = false, 557b2482bc1SYinan Xu latency = CertainLatency(2), 558f83b578aSYinan Xu fastUopOut = true, 559b2482bc1SYinan Xu fastImplemented = true 5602225d46eSJiawei Lin ) 5612225d46eSJiawei Lin 562ee8ff153Szfw val bmuCfg = FuConfig( 5631a0f06eeSYinan Xu name = "bmu", 564ee8ff153Szfw fuGen = bmuGen, 5656cdd85d9SYinan Xu fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.bmu, 566ee8ff153Szfw fuType = FuType.bmu, 567ee8ff153Szfw numIntSrc = 2, 568ee8ff153Szfw numFpSrc = 0, 569ee8ff153Szfw writeIntRf = true, 570ee8ff153Szfw writeFpRf = false, 571ee8ff153Szfw hasRedirect = false, 572f83b578aSYinan Xu latency = CertainLatency(1), 573f83b578aSYinan Xu fastUopOut = true, 57407596dc6Szfw fastImplemented = true 575ee8ff153Szfw ) 576ee8ff153Szfw 5772225d46eSJiawei Lin val fmacCfg = FuConfig( 5781a0f06eeSYinan Xu name = "fmac", 5792225d46eSJiawei Lin fuGen = fmacGen, 5802225d46eSJiawei Lin fuSel = _ => true.B, 5814b65fc7eSJiawei Lin FuType.fmac, 0, 3, writeIntRf = false, writeFpRf = true, hasRedirect = false, 5824b65fc7eSJiawei Lin latency = UncertainLatency(), fastUopOut = true, fastImplemented = true 5832225d46eSJiawei Lin ) 5842225d46eSJiawei Lin 5852225d46eSJiawei Lin val f2iCfg = FuConfig( 5861a0f06eeSYinan Xu name = "f2i", 5872225d46eSJiawei Lin fuGen = f2iGen, 5882225d46eSJiawei Lin fuSel = f2iSel, 589f83b578aSYinan Xu FuType.fmisc, 0, 1, writeIntRf = true, writeFpRf = false, hasRedirect = false, CertainLatency(2), 590b2482bc1SYinan Xu fastUopOut = true, fastImplemented = true 5912225d46eSJiawei Lin ) 5922225d46eSJiawei Lin 5932225d46eSJiawei Lin val f2fCfg = FuConfig( 5941a0f06eeSYinan Xu name = "f2f", 5952225d46eSJiawei Lin fuGen = f2fGen, 5962225d46eSJiawei Lin fuSel = f2fSel, 597f83b578aSYinan Xu FuType.fmisc, 0, 1, writeIntRf = false, writeFpRf = true, hasRedirect = false, CertainLatency(2), 598b2482bc1SYinan Xu fastUopOut = true, fastImplemented = true 5992225d46eSJiawei Lin ) 6002225d46eSJiawei Lin 6012225d46eSJiawei Lin val fdivSqrtCfg = FuConfig( 6021a0f06eeSYinan Xu name = "fdivSqrt", 6032225d46eSJiawei Lin fuGen = fdivSqrtGen, 6042225d46eSJiawei Lin fuSel = fdivSqrtSel, 605f83b578aSYinan Xu FuType.fDivSqrt, 0, 2, writeIntRf = false, writeFpRf = true, hasRedirect = false, UncertainLatency(), 6066cdd85d9SYinan Xu fastUopOut = true, fastImplemented = false, hasInputBuffer = true 6072225d46eSJiawei Lin ) 6082225d46eSJiawei Lin 6092225d46eSJiawei Lin val lduCfg = FuConfig( 6101a0f06eeSYinan Xu "ldu", 6112225d46eSJiawei Lin null, // DontCare 6122225d46eSJiawei Lin null, 6132225d46eSJiawei Lin FuType.ldu, 1, 0, writeIntRf = true, writeFpRf = true, hasRedirect = false, 614c88c3a2aSYinan Xu latency = UncertainLatency(), hasExceptionOut = true 6152225d46eSJiawei Lin ) 6162225d46eSJiawei Lin 61785b4cd54SYinan Xu val staCfg = FuConfig( 6181a0f06eeSYinan Xu "sta", 6192225d46eSJiawei Lin null, 6202225d46eSJiawei Lin null, 62185b4cd54SYinan Xu FuType.stu, 1, 0, writeIntRf = false, writeFpRf = false, hasRedirect = false, 622c88c3a2aSYinan Xu latency = UncertainLatency(), hasExceptionOut = true 6232225d46eSJiawei Lin ) 6242225d46eSJiawei Lin 62585b4cd54SYinan Xu val stdCfg = FuConfig( 6261a0f06eeSYinan Xu "std", 62785b4cd54SYinan Xu fuGen = stdGen, fuSel = _ => true.B, FuType.stu, 1, 1, 628bd278897SYinan Xu writeIntRf = false, writeFpRf = false, hasRedirect = false, latency = CertainLatency(1) 62985b4cd54SYinan Xu ) 63085b4cd54SYinan Xu 6312225d46eSJiawei Lin val mouCfg = FuConfig( 6321a0f06eeSYinan Xu "mou", 6332225d46eSJiawei Lin null, 6342225d46eSJiawei Lin null, 63585b4cd54SYinan Xu FuType.mou, 1, 0, writeIntRf = false, writeFpRf = false, hasRedirect = false, 636c88c3a2aSYinan Xu latency = UncertainLatency(), hasExceptionOut = true 6372225d46eSJiawei Lin ) 6382225d46eSJiawei Lin 639adb5df20SYinan Xu val JumpExeUnitCfg = ExuConfig("JmpExeUnit", "Int", Seq(jmpCfg, i2fCfg), 2, Int.MaxValue) 640b6220f0dSLemover val AluExeUnitCfg = ExuConfig("AluExeUnit", "Int", Seq(aluCfg), 0, Int.MaxValue) 641adb5df20SYinan Xu val JumpCSRExeUnitCfg = ExuConfig("JmpCSRExeUnit", "Int", Seq(jmpCfg, csrCfg, fenceCfg, i2fCfg), 2, Int.MaxValue) 642ee8ff153Szfw val MulDivExeUnitCfg = ExuConfig("MulDivExeUnit", "Int", Seq(mulCfg, divCfg, bmuCfg), 1, Int.MaxValue) 643b6220f0dSLemover val FmacExeUnitCfg = ExuConfig("FmacExeUnit", "Fp", Seq(fmacCfg), Int.MaxValue, 0) 6442225d46eSJiawei Lin val FmiscExeUnitCfg = ExuConfig( 6452225d46eSJiawei Lin "FmiscExeUnit", 646b6220f0dSLemover "Fp", 6472225d46eSJiawei Lin Seq(f2iCfg, f2fCfg, fdivSqrtCfg), 6482225d46eSJiawei Lin Int.MaxValue, 1 6492225d46eSJiawei Lin ) 650b6220f0dSLemover val LdExeUnitCfg = ExuConfig("LoadExu", "Mem", Seq(lduCfg), wbIntPriority = 0, wbFpPriority = 0) 65185b4cd54SYinan Xu val StaExeUnitCfg = ExuConfig("StaExu", "Mem", Seq(staCfg, mouCfg), wbIntPriority = Int.MaxValue, wbFpPriority = Int.MaxValue) 65285b4cd54SYinan Xu val StdExeUnitCfg = ExuConfig("StdExu", "Mem", Seq(stdCfg), wbIntPriority = Int.MaxValue, wbFpPriority = Int.MaxValue) 6539a2e6b8aSLinJiawei} 654