xref: /XiangShan/src/main/scala/xiangshan/package.scala (revision 5820cff8c01b40be059dc9c71c5123066006b62c)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
179a2e6b8aSLinJiaweiimport chisel3._
189a2e6b8aSLinJiaweiimport chisel3.util._
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
202225d46eSJiawei Linimport freechips.rocketchip.tile.XLen
216ab6918fSYinan Xuimport xiangshan.ExceptionNO._
222225d46eSJiawei Linimport xiangshan.backend.fu._
232225d46eSJiawei Linimport xiangshan.backend.fu.fpu._
246827759bSZhangZifeiimport xiangshan.backend.fu.vector._
258f3b164bSXuan Huimport xiangshan.backend.issue._
26730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig
27520f7dacSsinsanctionimport xiangshan.backend.decode.{Imm, ImmUnion}
282225d46eSJiawei Lin
299a2e6b8aSLinJiaweipackage object xiangshan {
309ee9f926SYikeZhou  object SrcType {
311285b047SXuan Hu    def imm = "b000".U
321285b047SXuan Hu    def pc  = "b000".U
331285b047SXuan Hu    def xp  = "b001".U
341285b047SXuan Hu    def fp  = "b010".U
351285b047SXuan Hu    def vp  = "b100".U
3672d67441SXuan Hu    def no  = "b000".U // this src read no reg but cannot be Any value
3704b56283SZhangZifei
381285b047SXuan Hu    // alias
391285b047SXuan Hu    def reg = this.xp
401a3df1feSYikeZhou    def DC  = imm // Don't Care
4157a10886SXuan Hu    def X   = BitPat("b000")
424d24c305SYikeZhou
4304b56283SZhangZifei    def isPc(srcType: UInt) = srcType===pc
4404b56283SZhangZifei    def isImm(srcType: UInt) = srcType===imm
451285b047SXuan Hu    def isReg(srcType: UInt) = srcType(0)
469ca09953SXuan Hu    def isXp(srcType: UInt) = srcType(0)
472b4e8253SYinan Xu    def isFp(srcType: UInt) = srcType(1)
481285b047SXuan Hu    def isVp(srcType: UInt) = srcType(2)
491285b047SXuan Hu    def isPcOrImm(srcType: UInt) = isPc(srcType) || isImm(srcType)
509ca09953SXuan Hu    def isNotReg(srcType: UInt): Bool = !srcType.orR
51351e22f2SXuan Hu    def isVfp(srcType: UInt) = isVp(srcType) || isFp(srcType)
521285b047SXuan Hu    def apply() = UInt(3.W)
539a2e6b8aSLinJiawei  }
549a2e6b8aSLinJiawei
559a2e6b8aSLinJiawei  object SrcState {
56100aa93cSYinan Xu    def busy    = "b0".U
57100aa93cSYinan Xu    def rdy     = "b1".U
58100aa93cSYinan Xu    // def specRdy = "b10".U // speculative ready, for future use
59100aa93cSYinan Xu    def apply() = UInt(1.W)
609ca09953SXuan Hu
619ca09953SXuan Hu    def isReady(state: UInt): Bool = state === this.rdy
629ca09953SXuan Hu    def isBusy(state: UInt): Bool = state === this.busy
639a2e6b8aSLinJiawei  }
649a2e6b8aSLinJiawei
659019e3efSXuan Hu  def FuOpTypeWidth = 9
662225d46eSJiawei Lin  object FuOpType {
6757a10886SXuan Hu    def apply() = UInt(FuOpTypeWidth.W)
6834f9ccd0SZiyue Zhang    def X     = BitPat("b0_0000_0000")
6934f9ccd0SZiyue Zhang    def FMVXF = BitPat("b1_1000_0000") //for fmv_x_d & fmv_x_w
70ebd97ecbSzhanglinjuan  }
71518d8658SYinan Xu
727f2b7720SXuan Hu  object VlduType {
736dbb4e08SXuan Hu    // bit encoding: | vector or scala (2bit) || mop (2bit) | lumop(5bit) |
74c379dcbeSZiyue-Zhang    // only unit-stride use lumop
75c379dcbeSZiyue-Zhang    // mop [1:0]
76c379dcbeSZiyue-Zhang    // 0 0 : unit-stride
77c379dcbeSZiyue-Zhang    // 0 1 : indexed-unordered
78c379dcbeSZiyue-Zhang    // 1 0 : strided
79c379dcbeSZiyue-Zhang    // 1 1 : indexed-ordered
80c379dcbeSZiyue-Zhang    // lumop[4:0]
81c379dcbeSZiyue-Zhang    // 0 0 0 0 0 : unit-stride load
82c379dcbeSZiyue-Zhang    // 0 1 0 0 0 : unit-stride, whole register load
83c379dcbeSZiyue-Zhang    // 0 1 0 1 1 : unit-stride, mask load, EEW=8
84c379dcbeSZiyue-Zhang    // 1 0 0 0 0 : unit-stride fault-only-first
856dbb4e08SXuan Hu    def vle       = "b01_00_00000".U
866dbb4e08SXuan Hu    def vlr       = "b01_00_01000".U // whole
876dbb4e08SXuan Hu    def vlm       = "b01_00_01011".U // mask
886dbb4e08SXuan Hu    def vleff     = "b01_00_10000".U
896dbb4e08SXuan Hu    def vluxe     = "b01_01_00000".U // index
906dbb4e08SXuan Hu    def vlse      = "b01_10_00000".U // strided
916dbb4e08SXuan Hu    def vloxe     = "b01_11_00000".U // index
9292c6b7edSzhanglinjuan
936dbb4e08SXuan Hu    def isWhole  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U
946dbb4e08SXuan Hu    def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U
956dbb4e08SXuan Hu    def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U
966dbb4e08SXuan Hu    def isIndexed(fuOpType: UInt): Bool = fuOpType(5)
976dbb4e08SXuan Hu    def isVecLd  (fuOpType: UInt): Bool = fuOpType(8, 7) === "b01".U
987f2b7720SXuan Hu  }
997f2b7720SXuan Hu
1007f2b7720SXuan Hu  object VstuType {
101c379dcbeSZiyue-Zhang    // bit encoding: | padding (2bit) || mop (2bit) | sumop(5bit) |
102c379dcbeSZiyue-Zhang    // only unit-stride use sumop
103c379dcbeSZiyue-Zhang    // mop [1:0]
104c379dcbeSZiyue-Zhang    // 0 0 : unit-stride
105c379dcbeSZiyue-Zhang    // 0 1 : indexed-unordered
106c379dcbeSZiyue-Zhang    // 1 0 : strided
107c379dcbeSZiyue-Zhang    // 1 1 : indexed-ordered
108c379dcbeSZiyue-Zhang    // sumop[4:0]
109c379dcbeSZiyue-Zhang    // 0 0 0 0 0 : unit-stride load
110c379dcbeSZiyue-Zhang    // 0 1 0 0 0 : unit-stride, whole register load
111c379dcbeSZiyue-Zhang    // 0 1 0 1 1 : unit-stride, mask load, EEW=8
1126dbb4e08SXuan Hu    def vse       = "b10_00_00000".U
1136dbb4e08SXuan Hu    def vsr       = "b10_00_01000".U // whole
1146dbb4e08SXuan Hu    def vsm       = "b10_00_01011".U // mask
1156dbb4e08SXuan Hu    def vsuxe     = "b10_01_00000".U // index
1166dbb4e08SXuan Hu    def vsse      = "b10_10_00000".U // strided
1176dbb4e08SXuan Hu    def vsoxe     = "b10_11_00000".U // index
11892c6b7edSzhanglinjuan
1196dbb4e08SXuan Hu    def isWhole  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U
1206dbb4e08SXuan Hu    def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U
1216dbb4e08SXuan Hu    def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U
1226dbb4e08SXuan Hu    def isIndexed(fuOpType: UInt): Bool = fuOpType(5)
1236dbb4e08SXuan Hu    def isVecSt  (fuOpType: UInt): Bool = fuOpType(8, 7) === "b10".U
1247f2b7720SXuan Hu  }
1257f2b7720SXuan Hu
126d6059658SZiyue Zhang  object IF2VectorType {
127b1712600SZiyue Zhang    // use last 2 bits for vsew
128b1712600SZiyue Zhang    def iDup2Vec   = "b1_00".U
129*5820cff8Slewislzh    def fDup2Vec   = "b1_01".U
130b1712600SZiyue Zhang    def immDup2Vec = "b1_10".U
131b1712600SZiyue Zhang    def i2Vec      = "b0_00".U
132395c8649SZiyue-Zhang    def f2Vec      = "b0_01".U
133b1712600SZiyue Zhang    def imm2Vec    = "b0_10".U
134b1712600SZiyue Zhang    def needDup(bits: UInt): Bool = bits(2)
135b1712600SZiyue Zhang    def isImm(bits: UInt): Bool = bits(1)
136*5820cff8Slewislzh    def isFp(bits: UInt): Bool = bits(0)
137*5820cff8Slewislzh    def isFmv(bits: UInt): Bool = bits(0) & !bits(2)
138964d9a87SZiyue Zhang    def FMX_D_X    = "b0_01_11".U
139964d9a87SZiyue Zhang    def FMX_W_X    = "b0_01_10".U
140d6059658SZiyue Zhang  }
141d6059658SZiyue Zhang
142a3edac52SYinan Xu  object CommitType {
143c3abb8b6SYinan Xu    def NORMAL = "b000".U  // int/fp
144c3abb8b6SYinan Xu    def BRANCH = "b001".U  // branch
145c3abb8b6SYinan Xu    def LOAD   = "b010".U  // load
146c3abb8b6SYinan Xu    def STORE  = "b011".U  // store
147518d8658SYinan Xu
148c3abb8b6SYinan Xu    def apply() = UInt(3.W)
149c3abb8b6SYinan Xu    def isFused(commitType: UInt): Bool = commitType(2)
150c3abb8b6SYinan Xu    def isLoadStore(commitType: UInt): Bool = !isFused(commitType) && commitType(1)
151c3abb8b6SYinan Xu    def lsInstIsStore(commitType: UInt): Bool = commitType(0)
152c3abb8b6SYinan Xu    def isStore(commitType: UInt): Bool = isLoadStore(commitType) && lsInstIsStore(commitType)
153c3abb8b6SYinan Xu    def isBranch(commitType: UInt): Bool = commitType(0) && !commitType(1) && !isFused(commitType)
154518d8658SYinan Xu  }
155bfb958a3SYinan Xu
156bfb958a3SYinan Xu  object RedirectLevel {
1572d7c7105SYinan Xu    def flushAfter = "b0".U
1582d7c7105SYinan Xu    def flush      = "b1".U
159bfb958a3SYinan Xu
1602d7c7105SYinan Xu    def apply() = UInt(1.W)
1612d7c7105SYinan Xu    // def isUnconditional(level: UInt) = level(1)
162bfb958a3SYinan Xu    def flushItself(level: UInt) = level(0)
1632d7c7105SYinan Xu    // def isException(level: UInt) = level(1) && level(0)
164bfb958a3SYinan Xu  }
165baf8def6SYinan Xu
166baf8def6SYinan Xu  object ExceptionVec {
167d0de7e4aSpeixiaokun    val ExceptionVecSize = 24
168da3bf434SMaxpicca-Li    def apply() = Vec(ExceptionVecSize, Bool())
169baf8def6SYinan Xu  }
170a8e04b1dSYinan Xu
171c60c1ab4SWilliam Wang  object PMAMode {
1728d9a04fcSWilliam Wang    def R = "b1".U << 0 //readable
1738d9a04fcSWilliam Wang    def W = "b1".U << 1 //writeable
1748d9a04fcSWilliam Wang    def X = "b1".U << 2 //executable
1758d9a04fcSWilliam Wang    def I = "b1".U << 3 //cacheable: icache
1768d9a04fcSWilliam Wang    def D = "b1".U << 4 //cacheable: dcache
1778d9a04fcSWilliam Wang    def S = "b1".U << 5 //enable speculative access
178cff68e26SWilliam Wang    def A = "b1".U << 6 //enable atomic operation, A imply R & W
1798d9a04fcSWilliam Wang    def C = "b1".U << 7 //if it is cacheable is configable
180c60c1ab4SWilliam Wang    def Reserved = "b0".U
181c60c1ab4SWilliam Wang
182c60c1ab4SWilliam Wang    def apply() = UInt(7.W)
183c60c1ab4SWilliam Wang
184c60c1ab4SWilliam Wang    def read(mode: UInt) = mode(0)
185c60c1ab4SWilliam Wang    def write(mode: UInt) = mode(1)
186c60c1ab4SWilliam Wang    def execute(mode: UInt) = mode(2)
187c60c1ab4SWilliam Wang    def icache(mode: UInt) = mode(3)
188c60c1ab4SWilliam Wang    def dcache(mode: UInt) = mode(4)
189c60c1ab4SWilliam Wang    def speculate(mode: UInt) = mode(5)
190c60c1ab4SWilliam Wang    def atomic(mode: UInt) = mode(6)
191c60c1ab4SWilliam Wang    def configable_cache(mode: UInt) = mode(7)
192c60c1ab4SWilliam Wang
193c60c1ab4SWilliam Wang    def strToMode(s: String) = {
194423b9255SWilliam Wang      var result = 0.U(8.W)
195c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("R") >= 0) result = result + R
196c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("W") >= 0) result = result + W
197c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("X") >= 0) result = result + X
198c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("I") >= 0) result = result + I
199c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("D") >= 0) result = result + D
200c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("S") >= 0) result = result + S
201c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("A") >= 0) result = result + A
202c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("C") >= 0) result = result + C
203c60c1ab4SWilliam Wang      result
204c60c1ab4SWilliam Wang    }
205c60c1ab4SWilliam Wang  }
2062225d46eSJiawei Lin
2072225d46eSJiawei Lin
2082225d46eSJiawei Lin  object CSROpType {
2092225d46eSJiawei Lin    def jmp  = "b000".U
2102225d46eSJiawei Lin    def wrt  = "b001".U
2112225d46eSJiawei Lin    def set  = "b010".U
2122225d46eSJiawei Lin    def clr  = "b011".U
213b6900d94SYinan Xu    def wfi  = "b100".U
2142225d46eSJiawei Lin    def wrti = "b101".U
2152225d46eSJiawei Lin    def seti = "b110".U
2162225d46eSJiawei Lin    def clri = "b111".U
2175d669833SYinan Xu    def needAccess(op: UInt): Bool = op(1, 0) =/= 0.U
2182225d46eSJiawei Lin  }
2192225d46eSJiawei Lin
2202225d46eSJiawei Lin  // jump
2212225d46eSJiawei Lin  object JumpOpType {
2222225d46eSJiawei Lin    def jal  = "b00".U
2232225d46eSJiawei Lin    def jalr = "b01".U
2242225d46eSJiawei Lin    def auipc = "b10".U
2252225d46eSJiawei Lin//    def call = "b11_011".U
2262225d46eSJiawei Lin//    def ret  = "b11_100".U
2272225d46eSJiawei Lin    def jumpOpisJalr(op: UInt) = op(0)
2282225d46eSJiawei Lin    def jumpOpisAuipc(op: UInt) = op(1)
2292225d46eSJiawei Lin  }
2302225d46eSJiawei Lin
2312225d46eSJiawei Lin  object FenceOpType {
2322225d46eSJiawei Lin    def fence  = "b10000".U
2332225d46eSJiawei Lin    def sfence = "b10001".U
2342225d46eSJiawei Lin    def fencei = "b10010".U
235d0de7e4aSpeixiaokun    def hfence_v = "b10011".U
236d0de7e4aSpeixiaokun    def hfence_g = "b10100".U
237af2f7849Shappy-lx    def nofence= "b00000".U
2382225d46eSJiawei Lin  }
2392225d46eSJiawei Lin
2402225d46eSJiawei Lin  object ALUOpType {
241ee8ff153Szfw    // shift optype
242675acc68SYinan Xu    def slliuw     = "b000_0000".U // slliuw: ZEXT(src1[31:0]) << shamt
243675acc68SYinan Xu    def sll        = "b000_0001".U // sll:     src1 << src2
244ee8ff153Szfw
245675acc68SYinan Xu    def bclr       = "b000_0010".U // bclr:    src1 & ~(1 << src2[5:0])
246675acc68SYinan Xu    def bset       = "b000_0011".U // bset:    src1 | (1 << src2[5:0])
247675acc68SYinan Xu    def binv       = "b000_0100".U // binv:    src1 ^ ~(1 << src2[5:0])
248ee8ff153Szfw
249675acc68SYinan Xu    def srl        = "b000_0101".U // srl:     src1 >> src2
250675acc68SYinan Xu    def bext       = "b000_0110".U // bext:    (src1 >> src2)[0]
251675acc68SYinan Xu    def sra        = "b000_0111".U // sra:     src1 >> src2 (arithmetic)
252ee8ff153Szfw
2537b441e5eSYinan Xu    def rol        = "b000_1001".U // rol:     (src1 << src2) | (src1 >> (xlen - src2))
2547b441e5eSYinan Xu    def ror        = "b000_1011".U // ror:     (src1 >> src2) | (src1 << (xlen - src2))
255184a1958Szfw
256ee8ff153Szfw    // RV64 32bit optype
257675acc68SYinan Xu    def addw       = "b001_0000".U // addw:      SEXT((src1 + src2)[31:0])
258675acc68SYinan Xu    def oddaddw    = "b001_0001".U // oddaddw:   SEXT((src1[0] + src2)[31:0])
259675acc68SYinan Xu    def subw       = "b001_0010".U // subw:      SEXT((src1 - src2)[31:0])
26054711376Ssinsanction    def lui32addw  = "b001_0011".U // lui32addw: SEXT(SEXT(src2[11:0], 32) + {src2[31:12], 12'b0}, 64)
261ee8ff153Szfw
262675acc68SYinan Xu    def addwbit    = "b001_0100".U // addwbit:   (src1 + src2)[0]
263675acc68SYinan Xu    def addwbyte   = "b001_0101".U // addwbyte:  (src1 + src2)[7:0]
264675acc68SYinan Xu    def addwzexth  = "b001_0110".U // addwzexth: ZEXT((src1  + src2)[15:0])
265675acc68SYinan Xu    def addwsexth  = "b001_0111".U // addwsexth: SEXT((src1  + src2)[15:0])
266ee8ff153Szfw
267675acc68SYinan Xu    def sllw       = "b001_1000".U // sllw:     SEXT((src1 << src2)[31:0])
268675acc68SYinan Xu    def srlw       = "b001_1001".U // srlw:     SEXT((src1[31:0] >> src2)[31:0])
269675acc68SYinan Xu    def sraw       = "b001_1010".U // sraw:     SEXT((src1[31:0] >> src2)[31:0])
270675acc68SYinan Xu    def rolw       = "b001_1100".U
271675acc68SYinan Xu    def rorw       = "b001_1101".U
272675acc68SYinan Xu
273675acc68SYinan Xu    // ADD-op
274675acc68SYinan Xu    def adduw      = "b010_0000".U // adduw:  src1[31:0]  + src2
275675acc68SYinan Xu    def add        = "b010_0001".U // add:     src1        + src2
276675acc68SYinan Xu    def oddadd     = "b010_0010".U // oddadd:  src1[0]     + src2
277fe528fd6Ssinsanction    def lui32add   = "b010_0011".U // lui32add: SEXT(src2[11:0]) + {src2[63:12], 12'b0}
278675acc68SYinan Xu
279675acc68SYinan Xu    def sr29add    = "b010_0100".U // sr29add: src1[63:29] + src2
280675acc68SYinan Xu    def sr30add    = "b010_0101".U // sr30add: src1[63:30] + src2
281675acc68SYinan Xu    def sr31add    = "b010_0110".U // sr31add: src1[63:31] + src2
282675acc68SYinan Xu    def sr32add    = "b010_0111".U // sr32add: src1[63:32] + src2
283675acc68SYinan Xu
284675acc68SYinan Xu    def sh1adduw   = "b010_1000".U // sh1adduw: {src1[31:0], 1'b0} + src2
285675acc68SYinan Xu    def sh1add     = "b010_1001".U // sh1add: {src1[62:0], 1'b0} + src2
286675acc68SYinan Xu    def sh2adduw   = "b010_1010".U // sh2add_uw: {src1[31:0], 2'b0} + src2
287675acc68SYinan Xu    def sh2add     = "b010_1011".U // sh2add: {src1[61:0], 2'b0} + src2
288675acc68SYinan Xu    def sh3adduw   = "b010_1100".U // sh3add_uw: {src1[31:0], 3'b0} + src2
289675acc68SYinan Xu    def sh3add     = "b010_1101".U // sh3add: {src1[60:0], 3'b0} + src2
290675acc68SYinan Xu    def sh4add     = "b010_1111".U // sh4add: {src1[59:0], 4'b0} + src2
291675acc68SYinan Xu
292675acc68SYinan Xu    // SUB-op: src1 - src2
293675acc68SYinan Xu    def sub        = "b011_0000".U
294675acc68SYinan Xu    def sltu       = "b011_0001".U
295675acc68SYinan Xu    def slt        = "b011_0010".U
296675acc68SYinan Xu    def maxu       = "b011_0100".U
297675acc68SYinan Xu    def minu       = "b011_0101".U
298675acc68SYinan Xu    def max        = "b011_0110".U
299675acc68SYinan Xu    def min        = "b011_0111".U
300675acc68SYinan Xu
301675acc68SYinan Xu    // branch
302675acc68SYinan Xu    def beq        = "b111_0000".U
303675acc68SYinan Xu    def bne        = "b111_0010".U
304675acc68SYinan Xu    def blt        = "b111_1000".U
305675acc68SYinan Xu    def bge        = "b111_1010".U
306675acc68SYinan Xu    def bltu       = "b111_1100".U
307675acc68SYinan Xu    def bgeu       = "b111_1110".U
308675acc68SYinan Xu
309545d7be0SYangyu Chen    // Zicond
310545d7be0SYangyu Chen    def czero_eqz  = "b111_0100".U
311545d7be0SYangyu Chen    def czero_nez  = "b111_0110".U
312545d7be0SYangyu Chen
313675acc68SYinan Xu    // misc optype
314675acc68SYinan Xu    def and        = "b100_0000".U
315675acc68SYinan Xu    def andn       = "b100_0001".U
316675acc68SYinan Xu    def or         = "b100_0010".U
317675acc68SYinan Xu    def orn        = "b100_0011".U
318675acc68SYinan Xu    def xor        = "b100_0100".U
319675acc68SYinan Xu    def xnor       = "b100_0101".U
320675acc68SYinan Xu    def orcb       = "b100_0110".U
321675acc68SYinan Xu
322675acc68SYinan Xu    def sextb      = "b100_1000".U
323675acc68SYinan Xu    def packh      = "b100_1001".U
324675acc68SYinan Xu    def sexth      = "b100_1010".U
325675acc68SYinan Xu    def packw      = "b100_1011".U
326675acc68SYinan Xu
327675acc68SYinan Xu    def revb       = "b101_0000".U
328675acc68SYinan Xu    def rev8       = "b101_0001".U
329675acc68SYinan Xu    def pack       = "b101_0010".U
330675acc68SYinan Xu    def orh48      = "b101_0011".U
331675acc68SYinan Xu
332675acc68SYinan Xu    def szewl1     = "b101_1000".U
333675acc68SYinan Xu    def szewl2     = "b101_1001".U
334675acc68SYinan Xu    def szewl3     = "b101_1010".U
335675acc68SYinan Xu    def byte2      = "b101_1011".U
336675acc68SYinan Xu
337675acc68SYinan Xu    def andlsb     = "b110_0000".U
338675acc68SYinan Xu    def andzexth   = "b110_0001".U
339675acc68SYinan Xu    def orlsb      = "b110_0010".U
340675acc68SYinan Xu    def orzexth    = "b110_0011".U
341675acc68SYinan Xu    def xorlsb     = "b110_0100".U
342675acc68SYinan Xu    def xorzexth   = "b110_0101".U
343675acc68SYinan Xu    def orcblsb    = "b110_0110".U
344675acc68SYinan Xu    def orcbzexth  = "b110_0111".U
345675acc68SYinan Xu
346675acc68SYinan Xu    def isAddw(func: UInt) = func(6, 4) === "b001".U && !func(3) && !func(1)
347675acc68SYinan Xu    def isSimpleLogic(func: UInt) = func(6, 4) === "b100".U && !func(0)
348675acc68SYinan Xu    def logicToLsb(func: UInt) = Cat("b110".U(3.W), func(3, 1), 0.U(1.W))
349675acc68SYinan Xu    def logicToZexth(func: UInt) = Cat("b110".U(3.W), func(3, 1), 1.U(1.W))
350675acc68SYinan Xu
35157a10886SXuan Hu    def apply() = UInt(FuOpTypeWidth.W)
3522225d46eSJiawei Lin  }
3532225d46eSJiawei Lin
354d91483a6Sfdy  object VSETOpType {
355a8db15d8Sfdy    val setVlmaxBit = 0
356a8db15d8Sfdy    val keepVlBit   = 1
357a8db15d8Sfdy    // destTypeBit == 0: write vl to rd
358a8db15d8Sfdy    // destTypeBit == 1: write vconfig
359a8db15d8Sfdy    val destTypeBit = 5
360a8db15d8Sfdy
361a32c56f4SXuan Hu    // vsetvli's uop
362a32c56f4SXuan Hu    //   rs1!=x0, normal
363a32c56f4SXuan Hu    //     uop0: r(rs1), w(vconfig)     | x[rs1],vtypei  -> vconfig
364a32c56f4SXuan Hu    //     uop1: r(rs1), w(rd)          | x[rs1],vtypei  -> x[rd]
365a32c56f4SXuan Hu    def uvsetvcfg_xi        = "b1010_0000".U
366a32c56f4SXuan Hu    def uvsetrd_xi          = "b1000_0000".U
367a32c56f4SXuan Hu    //   rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype
368a32c56f4SXuan Hu    //     uop0: w(vconfig)             | vlmax, vtypei  -> vconfig
369a32c56f4SXuan Hu    //     uop1: w(rd)                  | vlmax, vtypei  -> x[rd]
370a32c56f4SXuan Hu    def uvsetvcfg_vlmax_i   = "b1010_0001".U
371a32c56f4SXuan Hu    def uvsetrd_vlmax_i     = "b1000_0001".U
372a32c56f4SXuan Hu    //   rs1==x0, rd==x0, keep vl, set vtype
373a32c56f4SXuan Hu    //     uop0: r(vconfig), w(vconfig) | ld_vconfig.vl, vtypei -> vconfig
374a32c56f4SXuan Hu    def uvsetvcfg_keep_v    = "b1010_0010".U
375d91483a6Sfdy
376a32c56f4SXuan Hu    // vsetvl's uop
377a32c56f4SXuan Hu    //   rs1!=x0, normal
378a32c56f4SXuan Hu    //     uop0: r(rs1,rs2), w(vconfig) | x[rs1],x[rs2]  -> vconfig
379a32c56f4SXuan Hu    //     uop1: r(rs1,rs2), w(rd)      | x[rs1],x[rs2]  -> x[rd]
380a32c56f4SXuan Hu    def uvsetvcfg_xx        = "b0110_0000".U
381a32c56f4SXuan Hu    def uvsetrd_xx          = "b0100_0000".U
382a32c56f4SXuan Hu    //   rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype
383a32c56f4SXuan Hu    //     uop0: r(rs2), w(vconfig)     | vlmax, vtypei  -> vconfig
384a32c56f4SXuan Hu    //     uop1: r(rs2), w(rd)          | vlmax, vtypei  -> x[rd]
385a32c56f4SXuan Hu    def uvsetvcfg_vlmax_x   = "b0110_0001".U
386a32c56f4SXuan Hu    def uvsetrd_vlmax_x     = "b0100_0001".U
387a32c56f4SXuan Hu    //   rs1==x0, rd==x0, keep vl, set vtype
388a32c56f4SXuan Hu    //     uop0: r(rs2), w(vtmp)             | x[rs2]               -> vtmp
389a32c56f4SXuan Hu    //     uop0: r(vconfig,vtmp), w(vconfig) | old_vconfig.vl, vtmp -> vconfig
390a32c56f4SXuan Hu    def uvmv_v_x            = "b0110_0010".U
391a32c56f4SXuan Hu    def uvsetvcfg_vv        = "b0111_0010".U
392a32c56f4SXuan Hu
393a32c56f4SXuan Hu    // vsetivli's uop
394a32c56f4SXuan Hu    //     uop0: w(vconfig)             | vli, vtypei    -> vconfig
395a32c56f4SXuan Hu    //     uop1: w(rd)                  | vli, vtypei    -> x[rd]
396a32c56f4SXuan Hu    def uvsetvcfg_ii        = "b0010_0000".U
397a32c56f4SXuan Hu    def uvsetrd_ii          = "b0000_0000".U
398a32c56f4SXuan Hu
399a32c56f4SXuan Hu    def isVsetvl  (func: UInt)  = func(6)
400a32c56f4SXuan Hu    def isVsetvli (func: UInt)  = func(7)
401a32c56f4SXuan Hu    def isVsetivli(func: UInt)  = func(7, 6) === 0.U
402a32c56f4SXuan Hu    def isNormal  (func: UInt)  = func(1, 0) === 0.U
403a8db15d8Sfdy    def isSetVlmax(func: UInt)  = func(setVlmaxBit)
404a8db15d8Sfdy    def isKeepVl  (func: UInt)  = func(keepVlBit)
405a32c56f4SXuan Hu    // RG: region
406a32c56f4SXuan Hu    def writeIntRG(func: UInt)  = !func(5)
407a32c56f4SXuan Hu    def writeVecRG(func: UInt)  = func(5)
408a32c56f4SXuan Hu    def readIntRG (func: UInt)  = !func(4)
409a32c56f4SXuan Hu    def readVecRG (func: UInt)  = func(4)
410a8db15d8Sfdy    // modify fuOpType
411a8db15d8Sfdy    def keepVl(func: UInt)      = func | (1 << keepVlBit).U
412a8db15d8Sfdy    def setVlmax(func: UInt)    = func | (1 << setVlmaxBit).U
413d91483a6Sfdy  }
414d91483a6Sfdy
4153b739f49SXuan Hu  object BRUOpType {
4163b739f49SXuan Hu    // branch
4173b739f49SXuan Hu    def beq        = "b000_000".U
4183b739f49SXuan Hu    def bne        = "b000_001".U
4193b739f49SXuan Hu    def blt        = "b000_100".U
4203b739f49SXuan Hu    def bge        = "b000_101".U
4213b739f49SXuan Hu    def bltu       = "b001_000".U
4223b739f49SXuan Hu    def bgeu       = "b001_001".U
4233b739f49SXuan Hu
4243b739f49SXuan Hu    def getBranchType(func: UInt) = func(3, 1)
4253b739f49SXuan Hu    def isBranchInvert(func: UInt) = func(0)
4263b739f49SXuan Hu  }
4273b739f49SXuan Hu
4283b739f49SXuan Hu  object MULOpType {
4293b739f49SXuan Hu    // mul
4303b739f49SXuan Hu    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
4313b739f49SXuan Hu    def mul    = "b00000".U
4323b739f49SXuan Hu    def mulh   = "b00001".U
4333b739f49SXuan Hu    def mulhsu = "b00010".U
4343b739f49SXuan Hu    def mulhu  = "b00011".U
4353b739f49SXuan Hu    def mulw   = "b00100".U
4363b739f49SXuan Hu
4373b739f49SXuan Hu    def mulw7  = "b01100".U
4383b739f49SXuan Hu    def isSign(op: UInt) = !op(1)
4393b739f49SXuan Hu    def isW(op: UInt) = op(2)
4403b739f49SXuan Hu    def isH(op: UInt) = op(1, 0) =/= 0.U
4413b739f49SXuan Hu    def getOp(op: UInt) = Cat(op(3), op(1, 0))
4423b739f49SXuan Hu  }
4433b739f49SXuan Hu
4443b739f49SXuan Hu  object DIVOpType {
4453b739f49SXuan Hu    // div
4463b739f49SXuan Hu    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
4473b739f49SXuan Hu    def div    = "b10000".U
4483b739f49SXuan Hu    def divu   = "b10010".U
4493b739f49SXuan Hu    def rem    = "b10001".U
4503b739f49SXuan Hu    def remu   = "b10011".U
4513b739f49SXuan Hu
4523b739f49SXuan Hu    def divw   = "b10100".U
4533b739f49SXuan Hu    def divuw  = "b10110".U
4543b739f49SXuan Hu    def remw   = "b10101".U
4553b739f49SXuan Hu    def remuw  = "b10111".U
4563b739f49SXuan Hu
4573b739f49SXuan Hu    def isSign(op: UInt) = !op(1)
4583b739f49SXuan Hu    def isW(op: UInt) = op(2)
4593b739f49SXuan Hu    def isH(op: UInt) = op(0)
4603b739f49SXuan Hu  }
4613b739f49SXuan Hu
4622225d46eSJiawei Lin  object MDUOpType {
4632225d46eSJiawei Lin    // mul
4642225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
4652225d46eSJiawei Lin    def mul    = "b00000".U
4662225d46eSJiawei Lin    def mulh   = "b00001".U
4672225d46eSJiawei Lin    def mulhsu = "b00010".U
4682225d46eSJiawei Lin    def mulhu  = "b00011".U
4692225d46eSJiawei Lin    def mulw   = "b00100".U
4702225d46eSJiawei Lin
47188825c5cSYinan Xu    def mulw7  = "b01100".U
47288825c5cSYinan Xu
4732225d46eSJiawei Lin    // div
4742225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
47588825c5cSYinan Xu    def div    = "b10000".U
47688825c5cSYinan Xu    def divu   = "b10010".U
47788825c5cSYinan Xu    def rem    = "b10001".U
47888825c5cSYinan Xu    def remu   = "b10011".U
4792225d46eSJiawei Lin
48088825c5cSYinan Xu    def divw   = "b10100".U
48188825c5cSYinan Xu    def divuw  = "b10110".U
48288825c5cSYinan Xu    def remw   = "b10101".U
48388825c5cSYinan Xu    def remuw  = "b10111".U
4842225d46eSJiawei Lin
48588825c5cSYinan Xu    def isMul(op: UInt) = !op(4)
48688825c5cSYinan Xu    def isDiv(op: UInt) = op(4)
4872225d46eSJiawei Lin
4882225d46eSJiawei Lin    def isDivSign(op: UInt) = isDiv(op) && !op(1)
4892225d46eSJiawei Lin    def isW(op: UInt) = op(2)
4902225d46eSJiawei Lin    def isH(op: UInt) = (isDiv(op) && op(0)) || (isMul(op) && op(1, 0) =/= 0.U)
4912225d46eSJiawei Lin    def getMulOp(op: UInt) = op(1, 0)
4922225d46eSJiawei Lin  }
4932225d46eSJiawei Lin
4942225d46eSJiawei Lin  object LSUOpType {
495d200f594SWilliam Wang    // load pipeline
4962225d46eSJiawei Lin
497d200f594SWilliam Wang    // normal load
498d200f594SWilliam Wang    // Note: bit(1, 0) are size, DO NOT CHANGE
499d200f594SWilliam Wang    // bit encoding: | load 0 | is unsigned(1bit) | size(2bit) |
500d200f594SWilliam Wang    def lb       = "b0000".U
501d200f594SWilliam Wang    def lh       = "b0001".U
502d200f594SWilliam Wang    def lw       = "b0010".U
503d200f594SWilliam Wang    def ld       = "b0011".U
504d200f594SWilliam Wang    def lbu      = "b0100".U
505d200f594SWilliam Wang    def lhu      = "b0101".U
506d200f594SWilliam Wang    def lwu      = "b0110".U
507d0de7e4aSpeixiaokun    // hypervior load
508d0de7e4aSpeixiaokun    // bit encoding: | hlvx 1 | hlv 1 | load 0 | is unsigned(1bit) | size(2bit) |
509d0de7e4aSpeixiaokun    def hlvb = "b10000".U
510d0de7e4aSpeixiaokun    def hlvh = "b10001".U
511d0de7e4aSpeixiaokun    def hlvw = "b10010".U
512d0de7e4aSpeixiaokun    def hlvd = "b10011".U
513d0de7e4aSpeixiaokun    def hlvbu = "b10100".U
514d0de7e4aSpeixiaokun    def hlvhu = "b10101".U
515d0de7e4aSpeixiaokun    def hlvwu = "b10110".U
516d0de7e4aSpeixiaokun    def hlvxhu = "b110101".U
517d0de7e4aSpeixiaokun    def hlvxwu = "b110110".U
518d0de7e4aSpeixiaokun    def isHlv(op: UInt): Bool = op(4)
519d0de7e4aSpeixiaokun    def isHlvx(op: UInt): Bool = op(5)
520ca18a0b4SWilliam Wang
521d200f594SWilliam Wang    // Zicbop software prefetch
522d200f594SWilliam Wang    // bit encoding: | prefetch 1 | 0 | prefetch type (2bit) |
523d200f594SWilliam Wang    def prefetch_i = "b1000".U // TODO
524d200f594SWilliam Wang    def prefetch_r = "b1001".U
525d200f594SWilliam Wang    def prefetch_w = "b1010".U
526ca18a0b4SWilliam Wang
527d200f594SWilliam Wang    def isPrefetch(op: UInt): Bool = op(3)
528d200f594SWilliam Wang
529d200f594SWilliam Wang    // store pipeline
530d200f594SWilliam Wang    // normal store
531d200f594SWilliam Wang    // bit encoding: | store 00 | size(2bit) |
532d200f594SWilliam Wang    def sb       = "b0000".U
533d200f594SWilliam Wang    def sh       = "b0001".U
534d200f594SWilliam Wang    def sw       = "b0010".U
535d200f594SWilliam Wang    def sd       = "b0011".U
536d200f594SWilliam Wang
537d0de7e4aSpeixiaokun    //hypervisor store
538d0de7e4aSpeixiaokun    // bit encoding: |hsv 1 | store 00 | size(2bit) |
539d0de7e4aSpeixiaokun    def hsvb = "b10000".U
540d0de7e4aSpeixiaokun    def hsvh = "b10001".U
541d0de7e4aSpeixiaokun    def hsvw = "b10010".U
542d0de7e4aSpeixiaokun    def hsvd = "b10011".U
543d0de7e4aSpeixiaokun    def isHsv(op: UInt): Bool = op(4)
544d0de7e4aSpeixiaokun
545d200f594SWilliam Wang    // l1 cache op
546d200f594SWilliam Wang    // bit encoding: | cbo_zero 01 | size(2bit) 11 |
547d200f594SWilliam Wang    def cbo_zero  = "b0111".U
548d200f594SWilliam Wang
549d200f594SWilliam Wang    // llc op
550d200f594SWilliam Wang    // bit encoding: | prefetch 11 | suboptype(2bit) |
551d200f594SWilliam Wang    def cbo_clean = "b1100".U
552d200f594SWilliam Wang    def cbo_flush = "b1101".U
553d200f594SWilliam Wang    def cbo_inval = "b1110".U
554d200f594SWilliam Wang
555d200f594SWilliam Wang    def isCbo(op: UInt): Bool = op(3, 2) === "b11".U
5562225d46eSJiawei Lin
5572225d46eSJiawei Lin    // atomics
5582225d46eSJiawei Lin    // bit(1, 0) are size
5592225d46eSJiawei Lin    // since atomics use a different fu type
5602225d46eSJiawei Lin    // so we can safely reuse other load/store's encodings
561d200f594SWilliam Wang    // bit encoding: | optype(4bit) | size (2bit) |
5622225d46eSJiawei Lin    def lr_w      = "b000010".U
5632225d46eSJiawei Lin    def sc_w      = "b000110".U
5642225d46eSJiawei Lin    def amoswap_w = "b001010".U
5652225d46eSJiawei Lin    def amoadd_w  = "b001110".U
5662225d46eSJiawei Lin    def amoxor_w  = "b010010".U
5672225d46eSJiawei Lin    def amoand_w  = "b010110".U
5682225d46eSJiawei Lin    def amoor_w   = "b011010".U
5692225d46eSJiawei Lin    def amomin_w  = "b011110".U
5702225d46eSJiawei Lin    def amomax_w  = "b100010".U
5712225d46eSJiawei Lin    def amominu_w = "b100110".U
5722225d46eSJiawei Lin    def amomaxu_w = "b101010".U
5732225d46eSJiawei Lin
5742225d46eSJiawei Lin    def lr_d      = "b000011".U
5752225d46eSJiawei Lin    def sc_d      = "b000111".U
5762225d46eSJiawei Lin    def amoswap_d = "b001011".U
5772225d46eSJiawei Lin    def amoadd_d  = "b001111".U
5782225d46eSJiawei Lin    def amoxor_d  = "b010011".U
5792225d46eSJiawei Lin    def amoand_d  = "b010111".U
5802225d46eSJiawei Lin    def amoor_d   = "b011011".U
5812225d46eSJiawei Lin    def amomin_d  = "b011111".U
5822225d46eSJiawei Lin    def amomax_d  = "b100011".U
5832225d46eSJiawei Lin    def amominu_d = "b100111".U
5842225d46eSJiawei Lin    def amomaxu_d = "b101011".U
585b6982e83SLemover
586b6982e83SLemover    def size(op: UInt) = op(1,0)
5876dbb4e08SXuan Hu
58832977e5dSAnzooooo    def getVecLSMop(fuOpType: UInt): UInt = fuOpType(6, 5)
58932977e5dSAnzooooo
5906dbb4e08SXuan Hu    def isVecLd(fuOpType: UInt): Bool = fuOpType(8, 7) === "b01".U
5916dbb4e08SXuan Hu    def isVecSt(fuOpType: UInt): Bool = fuOpType(8, 7) === "b10".U
5926dbb4e08SXuan Hu    def isVecLS(fuOpType: UInt): Bool = fuOpType(8, 7).orR
5936dbb4e08SXuan Hu
5946dbb4e08SXuan Hu    def isUStride(fuOpType: UInt): Bool = fuOpType(6, 0) === "b00_00000".U
5956dbb4e08SXuan Hu    def isWhole  (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U
5966dbb4e08SXuan Hu    def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U
5976dbb4e08SXuan Hu    def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U
5986dbb4e08SXuan Hu    def isIndexed(fuOpType: UInt): Bool = fuOpType(5)
5992225d46eSJiawei Lin  }
6002225d46eSJiawei Lin
6013feeca58Szfw  object BKUOpType {
602ee8ff153Szfw
6033feeca58Szfw    def clmul       = "b000000".U
6043feeca58Szfw    def clmulh      = "b000001".U
6053feeca58Szfw    def clmulr      = "b000010".U
6063feeca58Szfw    def xpermn      = "b000100".U
6073feeca58Szfw    def xpermb      = "b000101".U
608ee8ff153Szfw
6093feeca58Szfw    def clz         = "b001000".U
6103feeca58Szfw    def clzw        = "b001001".U
6113feeca58Szfw    def ctz         = "b001010".U
6123feeca58Szfw    def ctzw        = "b001011".U
6133feeca58Szfw    def cpop        = "b001100".U
6143feeca58Szfw    def cpopw       = "b001101".U
61507596dc6Szfw
6163feeca58Szfw    // 01xxxx is reserve
6173feeca58Szfw    def aes64es     = "b100000".U
6183feeca58Szfw    def aes64esm    = "b100001".U
6193feeca58Szfw    def aes64ds     = "b100010".U
6203feeca58Szfw    def aes64dsm    = "b100011".U
6213feeca58Szfw    def aes64im     = "b100100".U
6223feeca58Szfw    def aes64ks1i   = "b100101".U
6233feeca58Szfw    def aes64ks2    = "b100110".U
6243feeca58Szfw
6253feeca58Szfw    // merge to two instruction sm4ks & sm4ed
62619bcce38SFawang Zhang    def sm4ed0      = "b101000".U
62719bcce38SFawang Zhang    def sm4ed1      = "b101001".U
62819bcce38SFawang Zhang    def sm4ed2      = "b101010".U
62919bcce38SFawang Zhang    def sm4ed3      = "b101011".U
63019bcce38SFawang Zhang    def sm4ks0      = "b101100".U
63119bcce38SFawang Zhang    def sm4ks1      = "b101101".U
63219bcce38SFawang Zhang    def sm4ks2      = "b101110".U
63319bcce38SFawang Zhang    def sm4ks3      = "b101111".U
6343feeca58Szfw
6353feeca58Szfw    def sha256sum0  = "b110000".U
6363feeca58Szfw    def sha256sum1  = "b110001".U
6373feeca58Szfw    def sha256sig0  = "b110010".U
6383feeca58Szfw    def sha256sig1  = "b110011".U
6393feeca58Szfw    def sha512sum0  = "b110100".U
6403feeca58Szfw    def sha512sum1  = "b110101".U
6413feeca58Szfw    def sha512sig0  = "b110110".U
6423feeca58Szfw    def sha512sig1  = "b110111".U
6433feeca58Szfw
6443feeca58Szfw    def sm3p0       = "b111000".U
6453feeca58Szfw    def sm3p1       = "b111001".U
646ee8ff153Szfw  }
647ee8ff153Szfw
6482225d46eSJiawei Lin  object BTBtype {
6492225d46eSJiawei Lin    def B = "b00".U  // branch
6502225d46eSJiawei Lin    def J = "b01".U  // jump
6512225d46eSJiawei Lin    def I = "b10".U  // indirect
6522225d46eSJiawei Lin    def R = "b11".U  // return
6532225d46eSJiawei Lin
6542225d46eSJiawei Lin    def apply() = UInt(2.W)
6552225d46eSJiawei Lin  }
6562225d46eSJiawei Lin
6572225d46eSJiawei Lin  object SelImm {
658ee8ff153Szfw    def IMM_X  = "b0111".U
659d91483a6Sfdy    def IMM_S  = "b1110".U
660ee8ff153Szfw    def IMM_SB = "b0001".U
661ee8ff153Szfw    def IMM_U  = "b0010".U
662ee8ff153Szfw    def IMM_UJ = "b0011".U
663ee8ff153Szfw    def IMM_I  = "b0100".U
664ee8ff153Szfw    def IMM_Z  = "b0101".U
665ee8ff153Szfw    def INVALID_INSTR = "b0110".U
666ee8ff153Szfw    def IMM_B6 = "b1000".U
6672225d46eSJiawei Lin
66858c35d23Shuxuan0307    def IMM_OPIVIS = "b1001".U
66958c35d23Shuxuan0307    def IMM_OPIVIU = "b1010".U
670912e2179SXuan Hu    def IMM_VSETVLI   = "b1100".U
671912e2179SXuan Hu    def IMM_VSETIVLI  = "b1101".U
672fe528fd6Ssinsanction    def IMM_LUI32 = "b1011".U
673867aae77Sweiding liu    def IMM_VRORVI = "b1111".U
67458c35d23Shuxuan0307
67557a10886SXuan Hu    def X      = BitPat("b0000")
6766e7c9679Shuxuan0307
677ee8ff153Szfw    def apply() = UInt(4.W)
6780655b1a0SXuan Hu
6790655b1a0SXuan Hu    def mkString(immType: UInt) : String = {
6800655b1a0SXuan Hu      val strMap = Map(
6810655b1a0SXuan Hu        IMM_S.litValue         -> "S",
6820655b1a0SXuan Hu        IMM_SB.litValue        -> "SB",
6830655b1a0SXuan Hu        IMM_U.litValue         -> "U",
6840655b1a0SXuan Hu        IMM_UJ.litValue        -> "UJ",
6850655b1a0SXuan Hu        IMM_I.litValue         -> "I",
6860655b1a0SXuan Hu        IMM_Z.litValue         -> "Z",
6870655b1a0SXuan Hu        IMM_B6.litValue        -> "B6",
6880655b1a0SXuan Hu        IMM_OPIVIS.litValue    -> "VIS",
6890655b1a0SXuan Hu        IMM_OPIVIU.litValue    -> "VIU",
6900655b1a0SXuan Hu        IMM_VSETVLI.litValue   -> "VSETVLI",
6910655b1a0SXuan Hu        IMM_VSETIVLI.litValue  -> "VSETIVLI",
692fe528fd6Ssinsanction        IMM_LUI32.litValue     -> "LUI32",
6937e30d16cSZhaoyang You        IMM_VRORVI.litValue    -> "VRORVI",
6940655b1a0SXuan Hu        INVALID_INSTR.litValue -> "INVALID",
6950655b1a0SXuan Hu      )
6960655b1a0SXuan Hu      strMap(immType.litValue)
6970655b1a0SXuan Hu    }
698520f7dacSsinsanction
699520f7dacSsinsanction    def getImmUnion(immType: UInt) : Imm = {
700520f7dacSsinsanction      val iuMap = Map(
701520f7dacSsinsanction        IMM_S.litValue         -> ImmUnion.S,
702520f7dacSsinsanction        IMM_SB.litValue        -> ImmUnion.B,
703520f7dacSsinsanction        IMM_U.litValue         -> ImmUnion.U,
704520f7dacSsinsanction        IMM_UJ.litValue        -> ImmUnion.J,
705520f7dacSsinsanction        IMM_I.litValue         -> ImmUnion.I,
706520f7dacSsinsanction        IMM_Z.litValue         -> ImmUnion.Z,
707520f7dacSsinsanction        IMM_B6.litValue        -> ImmUnion.B6,
708520f7dacSsinsanction        IMM_OPIVIS.litValue    -> ImmUnion.OPIVIS,
709520f7dacSsinsanction        IMM_OPIVIU.litValue    -> ImmUnion.OPIVIU,
710520f7dacSsinsanction        IMM_VSETVLI.litValue   -> ImmUnion.VSETVLI,
711520f7dacSsinsanction        IMM_VSETIVLI.litValue  -> ImmUnion.VSETIVLI,
712520f7dacSsinsanction        IMM_LUI32.litValue     -> ImmUnion.LUI32,
7133ca6072cSsinceforYy        IMM_VRORVI.litValue    -> ImmUnion.VRORVI,
714520f7dacSsinsanction      )
715520f7dacSsinsanction      iuMap(immType.litValue)
716520f7dacSsinsanction    }
7172225d46eSJiawei Lin  }
7182225d46eSJiawei Lin
719e2695e90SzhanglyGit  object UopSplitType {
720d91483a6Sfdy    def SCA_SIM          = "b000000".U //
721e25c13faSXuan Hu    def VSET             = "b010001".U // dirty: vset
722d91483a6Sfdy    def VEC_VVV          = "b010010".U // VEC_VVV
723d91483a6Sfdy    def VEC_VXV          = "b010011".U // VEC_VXV
724d91483a6Sfdy    def VEC_0XV          = "b010100".U // VEC_0XV
725d91483a6Sfdy    def VEC_VVW          = "b010101".U // VEC_VVW
726d91483a6Sfdy    def VEC_WVW          = "b010110".U // VEC_WVW
727d91483a6Sfdy    def VEC_VXW          = "b010111".U // VEC_VXW
728d91483a6Sfdy    def VEC_WXW          = "b011000".U // VEC_WXW
729d91483a6Sfdy    def VEC_WVV          = "b011001".U // VEC_WVV
730d91483a6Sfdy    def VEC_WXV          = "b011010".U // VEC_WXV
731d91483a6Sfdy    def VEC_EXT2         = "b011011".U // VF2 0 -> V
732d91483a6Sfdy    def VEC_EXT4         = "b011100".U // VF4 0 -> V
733d91483a6Sfdy    def VEC_EXT8         = "b011101".U // VF8 0 -> V
734d91483a6Sfdy    def VEC_VVM          = "b011110".U // VEC_VVM
735d91483a6Sfdy    def VEC_VXM          = "b011111".U // VEC_VXM
736d91483a6Sfdy    def VEC_SLIDE1UP     = "b100000".U // vslide1up.vx
737d91483a6Sfdy    def VEC_FSLIDE1UP    = "b100001".U // vfslide1up.vf
738d91483a6Sfdy    def VEC_SLIDE1DOWN   = "b100010".U // vslide1down.vx
739d91483a6Sfdy    def VEC_FSLIDE1DOWN  = "b100011".U // vfslide1down.vf
740d91483a6Sfdy    def VEC_VRED         = "b100100".U // VEC_VRED
741d91483a6Sfdy    def VEC_SLIDEUP      = "b100101".U // VEC_SLIDEUP
742d91483a6Sfdy    def VEC_SLIDEDOWN    = "b100111".U // VEC_SLIDEDOWN
743d91483a6Sfdy    def VEC_M0X          = "b101001".U // VEC_M0X  0MV
744d91483a6Sfdy    def VEC_MVV          = "b101010".U // VEC_MVV  VMV
745d91483a6Sfdy    def VEC_M0X_VFIRST   = "b101011".U //
74684260280Sczw    def VEC_VWW          = "b101100".U //
74765df1368Sczw    def VEC_RGATHER      = "b101101".U // vrgather.vv, vrgather.vi
74865df1368Sczw    def VEC_RGATHER_VX   = "b101110".U // vrgather.vx
74965df1368Sczw    def VEC_RGATHEREI16  = "b101111".U // vrgatherei16.vv
750adf68ff3Sczw    def VEC_COMPRESS     = "b110000".U // vcompress.vm
751c4501a6fSZiyue-Zhang    def VEC_US_LDST      = "b110001".U // vector unit-strided load/store
752c4501a6fSZiyue-Zhang    def VEC_S_LDST       = "b110010".U // vector strided load/store
753c4501a6fSZiyue-Zhang    def VEC_I_LDST       = "b110011".U // vector indexed load/store
754684d7aceSxiaofeibao-xjtu    def VEC_VFV          = "b111000".U // VEC_VFV
7553748ec56Sxiaofeibao-xjtu    def VEC_VFW          = "b111001".U // VEC_VFW
7563748ec56Sxiaofeibao-xjtu    def VEC_WFW          = "b111010".U // VEC_WVW
757f06d6d60Sxiaofeibao-xjtu    def VEC_VFM          = "b111011".U // VEC_VFM
758582849ffSxiaofeibao-xjtu    def VEC_VFRED        = "b111100".U // VEC_VFRED
759b94b1889Sxiaofeibao-xjtu    def VEC_VFREDOSUM    = "b111101".U // VEC_VFREDOSUM
760d91483a6Sfdy    def VEC_M0M          = "b000000".U // VEC_M0M
761d91483a6Sfdy    def VEC_MMM          = "b000000".U // VEC_MMM
7620a34fc22SZiyue Zhang    def VEC_MVNR         = "b000100".U // vmvnr
763d91483a6Sfdy    def dummy     = "b111111".U
764d91483a6Sfdy
765d91483a6Sfdy    def X = BitPat("b000000")
766d91483a6Sfdy
767d91483a6Sfdy    def apply() = UInt(6.W)
768e2695e90SzhanglyGit    def needSplit(UopSplitType: UInt) = UopSplitType(4) || UopSplitType(5)
769d91483a6Sfdy  }
770d91483a6Sfdy
7716ab6918fSYinan Xu  object ExceptionNO {
7726ab6918fSYinan Xu    def instrAddrMisaligned = 0
7736ab6918fSYinan Xu    def instrAccessFault    = 1
7746ab6918fSYinan Xu    def illegalInstr        = 2
7756ab6918fSYinan Xu    def breakPoint          = 3
7766ab6918fSYinan Xu    def loadAddrMisaligned  = 4
7776ab6918fSYinan Xu    def loadAccessFault     = 5
7786ab6918fSYinan Xu    def storeAddrMisaligned = 6
7796ab6918fSYinan Xu    def storeAccessFault    = 7
7806ab6918fSYinan Xu    def ecallU              = 8
7816ab6918fSYinan Xu    def ecallS              = 9
782d0de7e4aSpeixiaokun    def ecallVS             = 10
7836ab6918fSYinan Xu    def ecallM              = 11
7846ab6918fSYinan Xu    def instrPageFault      = 12
7856ab6918fSYinan Xu    def loadPageFault       = 13
7866ab6918fSYinan Xu    // def singleStep          = 14
7876ab6918fSYinan Xu    def storePageFault      = 15
788d0de7e4aSpeixiaokun    def instrGuestPageFault = 20
789d0de7e4aSpeixiaokun    def loadGuestPageFault  = 21
790d0de7e4aSpeixiaokun    def virtualInstr        = 22
791d0de7e4aSpeixiaokun    def storeGuestPageFault = 23
7926ab6918fSYinan Xu    def priorities = Seq(
7936ab6918fSYinan Xu      breakPoint, // TODO: different BP has different priority
7946ab6918fSYinan Xu      instrPageFault,
795d0de7e4aSpeixiaokun      instrGuestPageFault,
7966ab6918fSYinan Xu      instrAccessFault,
7976ab6918fSYinan Xu      illegalInstr,
798d0de7e4aSpeixiaokun      virtualInstr,
7996ab6918fSYinan Xu      instrAddrMisaligned,
800d0de7e4aSpeixiaokun      ecallM, ecallS, ecallVS, ecallU,
801d880177dSYinan Xu      storeAddrMisaligned,
802d880177dSYinan Xu      loadAddrMisaligned,
8036ab6918fSYinan Xu      storePageFault,
8046ab6918fSYinan Xu      loadPageFault,
805d0de7e4aSpeixiaokun      storeGuestPageFault,
806d0de7e4aSpeixiaokun      loadGuestPageFault,
8076ab6918fSYinan Xu      storeAccessFault,
808d880177dSYinan Xu      loadAccessFault
8096ab6918fSYinan Xu    )
8106ab6918fSYinan Xu    def all = priorities.distinct.sorted
8116ab6918fSYinan Xu    def frontendSet = Seq(
8126ab6918fSYinan Xu      instrAddrMisaligned,
8136ab6918fSYinan Xu      instrAccessFault,
8146ab6918fSYinan Xu      illegalInstr,
815d0de7e4aSpeixiaokun      instrPageFault,
816d0de7e4aSpeixiaokun      instrGuestPageFault,
817d0de7e4aSpeixiaokun      virtualInstr
8186ab6918fSYinan Xu    )
8196ab6918fSYinan Xu    def partialSelect(vec: Vec[Bool], select: Seq[Int]): Vec[Bool] = {
8206ab6918fSYinan Xu      val new_vec = Wire(ExceptionVec())
8216ab6918fSYinan Xu      new_vec.foreach(_ := false.B)
8226ab6918fSYinan Xu      select.foreach(i => new_vec(i) := vec(i))
8236ab6918fSYinan Xu      new_vec
8246ab6918fSYinan Xu    }
8256ab6918fSYinan Xu    def selectFrontend(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, frontendSet)
8266ab6918fSYinan Xu    def selectAll(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, ExceptionNO.all)
8276ab6918fSYinan Xu    def selectByFu(vec:Vec[Bool], fuConfig: FuConfig): Vec[Bool] =
8286ab6918fSYinan Xu      partialSelect(vec, fuConfig.exceptionOut)
8296ab6918fSYinan Xu  }
8306ab6918fSYinan Xu
831d2b20d1aSTang Haojin  object TopDownCounters extends Enumeration {
832d2b20d1aSTang Haojin    val NoStall = Value("NoStall") // Base
833d2b20d1aSTang Haojin    // frontend
834d2b20d1aSTang Haojin    val OverrideBubble = Value("OverrideBubble")
835d2b20d1aSTang Haojin    val FtqUpdateBubble = Value("FtqUpdateBubble")
836d2b20d1aSTang Haojin    // val ControlRedirectBubble = Value("ControlRedirectBubble")
837d2b20d1aSTang Haojin    val TAGEMissBubble = Value("TAGEMissBubble")
838d2b20d1aSTang Haojin    val SCMissBubble = Value("SCMissBubble")
839d2b20d1aSTang Haojin    val ITTAGEMissBubble = Value("ITTAGEMissBubble")
840d2b20d1aSTang Haojin    val RASMissBubble = Value("RASMissBubble")
841d2b20d1aSTang Haojin    val MemVioRedirectBubble = Value("MemVioRedirectBubble")
842d2b20d1aSTang Haojin    val OtherRedirectBubble = Value("OtherRedirectBubble")
843d2b20d1aSTang Haojin    val FtqFullStall = Value("FtqFullStall")
844d2b20d1aSTang Haojin
845d2b20d1aSTang Haojin    val ICacheMissBubble = Value("ICacheMissBubble")
846d2b20d1aSTang Haojin    val ITLBMissBubble = Value("ITLBMissBubble")
847d2b20d1aSTang Haojin    val BTBMissBubble = Value("BTBMissBubble")
848d2b20d1aSTang Haojin    val FetchFragBubble = Value("FetchFragBubble")
849d2b20d1aSTang Haojin
850d2b20d1aSTang Haojin    // backend
851d2b20d1aSTang Haojin    // long inst stall at rob head
852d2b20d1aSTang Haojin    val DivStall = Value("DivStall") // int div, float div/sqrt
853d2b20d1aSTang Haojin    val IntNotReadyStall = Value("IntNotReadyStall") // int-inst at rob head not issue
854d2b20d1aSTang Haojin    val FPNotReadyStall = Value("FPNotReadyStall") // fp-inst at rob head not issue
855d2b20d1aSTang Haojin    val MemNotReadyStall = Value("MemNotReadyStall") // mem-inst at rob head not issue
856d2b20d1aSTang Haojin    // freelist full
857d2b20d1aSTang Haojin    val IntFlStall = Value("IntFlStall")
858d2b20d1aSTang Haojin    val FpFlStall = Value("FpFlStall")
8594eebf274Ssinsanction    val VecFlStall = Value("VecFlStall")
860d2b20d1aSTang Haojin    // dispatch queue full
861d2b20d1aSTang Haojin    val IntDqStall = Value("IntDqStall")
862d2b20d1aSTang Haojin    val FpDqStall = Value("FpDqStall")
863d2b20d1aSTang Haojin    val LsDqStall = Value("LsDqStall")
864d2b20d1aSTang Haojin
865d2b20d1aSTang Haojin    // memblock
866d2b20d1aSTang Haojin    val LoadTLBStall = Value("LoadTLBStall")
867d2b20d1aSTang Haojin    val LoadL1Stall = Value("LoadL1Stall")
868d2b20d1aSTang Haojin    val LoadL2Stall = Value("LoadL2Stall")
869d2b20d1aSTang Haojin    val LoadL3Stall = Value("LoadL3Stall")
870d2b20d1aSTang Haojin    val LoadMemStall = Value("LoadMemStall")
871d2b20d1aSTang Haojin    val StoreStall = Value("StoreStall") // include store tlb miss
872d2b20d1aSTang Haojin    val AtomicStall = Value("AtomicStall") // atomic, load reserved, store conditional
873d2b20d1aSTang Haojin
874d2b20d1aSTang Haojin    // xs replay (different to gem5)
875d2b20d1aSTang Haojin    val LoadVioReplayStall = Value("LoadVioReplayStall")
876d2b20d1aSTang Haojin    val LoadMSHRReplayStall = Value("LoadMSHRReplayStall")
877d2b20d1aSTang Haojin
878d2b20d1aSTang Haojin    // bad speculation
879d2b20d1aSTang Haojin    val ControlRecoveryStall = Value("ControlRecoveryStall")
880d2b20d1aSTang Haojin    val MemVioRecoveryStall = Value("MemVioRecoveryStall")
881d2b20d1aSTang Haojin    val OtherRecoveryStall = Value("OtherRecoveryStall")
882d2b20d1aSTang Haojin
883d2b20d1aSTang Haojin    val FlushedInsts = Value("FlushedInsts") // control flushed, memvio flushed, others
884d2b20d1aSTang Haojin
885d2b20d1aSTang Haojin    val OtherCoreStall = Value("OtherCoreStall")
886d2b20d1aSTang Haojin
887d2b20d1aSTang Haojin    val NumStallReasons = Value("NumStallReasons")
888d2b20d1aSTang Haojin  }
8899a2e6b8aSLinJiawei}
890