xref: /XiangShan/src/main/scala/xiangshan/package.scala (revision 4b65fc7eead70ec79016114a097eebc268efb8bd)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
179a2e6b8aSLinJiaweiimport chisel3._
189a2e6b8aSLinJiaweiimport chisel3.util._
199a2e6b8aSLinJiawei
202225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
212225d46eSJiawei Linimport freechips.rocketchip.tile.XLen
222225d46eSJiawei Linimport xiangshan.backend.fu._
232225d46eSJiawei Linimport xiangshan.backend.fu.fpu._
242225d46eSJiawei Linimport xiangshan.backend.exu._
2585b4cd54SYinan Xuimport xiangshan.backend.Std
262225d46eSJiawei Lin
279a2e6b8aSLinJiaweipackage object xiangshan {
289ee9f926SYikeZhou  object SrcType {
299a2e6b8aSLinJiawei    def reg = "b00".U
309a2e6b8aSLinJiawei    def pc  = "b01".U
319a2e6b8aSLinJiawei    def imm = "b01".U
329a2e6b8aSLinJiawei    def fp  = "b10".U
3304b56283SZhangZifei
341a3df1feSYikeZhou    def DC = imm // Don't Care
354d24c305SYikeZhou
3604b56283SZhangZifei    def isReg(srcType: UInt) = srcType===reg
3704b56283SZhangZifei    def isPc(srcType: UInt) = srcType===pc
3804b56283SZhangZifei    def isImm(srcType: UInt) = srcType===imm
3904b56283SZhangZifei    def isFp(srcType: UInt) = srcType===fp
405c7674feSYinan Xu    def isPcImm(srcType: UInt) = srcType(0)
415c7674feSYinan Xu    def isRegFp(srcType: UInt) = !srcType(0)
4204b56283SZhangZifei
439a2e6b8aSLinJiawei    def apply() = UInt(2.W)
449a2e6b8aSLinJiawei  }
459a2e6b8aSLinJiawei
469a2e6b8aSLinJiawei  object SrcState {
47100aa93cSYinan Xu    def busy    = "b0".U
48100aa93cSYinan Xu    def rdy     = "b1".U
49100aa93cSYinan Xu    // def specRdy = "b10".U // speculative ready, for future use
50100aa93cSYinan Xu    def apply() = UInt(1.W)
519a2e6b8aSLinJiawei  }
529a2e6b8aSLinJiawei
532225d46eSJiawei Lin  object FuType {
54cafb3558SLinJiawei    def jmp          = "b0000".U
55cafb3558SLinJiawei    def i2f          = "b0001".U
56cafb3558SLinJiawei    def csr          = "b0010".U
57975b9ea3SYinan Xu    def alu          = "b0110".U
58cafb3558SLinJiawei    def mul          = "b0100".U
59cafb3558SLinJiawei    def div          = "b0101".U
60975b9ea3SYinan Xu    def fence        = "b0011".U
61ee8ff153Szfw    def bmu          = "b0111".U
62cafb3558SLinJiawei
63cafb3558SLinJiawei    def fmac         = "b1000".U
6492ab24ebSYinan Xu    def fmisc        = "b1011".U
65cafb3558SLinJiawei    def fDivSqrt     = "b1010".U
66cafb3558SLinJiawei
67cafb3558SLinJiawei    def ldu          = "b1100".U
68cafb3558SLinJiawei    def stu          = "b1101".U
6992ab24ebSYinan Xu    def mou          = "b1111".U // for amo, lr, sc, fence
709a2e6b8aSLinJiawei
71ee8ff153Szfw    def num = 14
722225d46eSJiawei Lin
739a2e6b8aSLinJiawei    def apply() = UInt(log2Up(num).W)
749a2e6b8aSLinJiawei
75cafb3558SLinJiawei    def isIntExu(fuType: UInt) = !fuType(3)
766ac289b3SLinJiawei    def isJumpExu(fuType: UInt) = fuType === jmp
77cafb3558SLinJiawei    def isFpExu(fuType: UInt) = fuType(3, 2) === "b10".U
78cafb3558SLinJiawei    def isMemExu(fuType: UInt) = fuType(3, 2) === "b11".U
7992ab24ebSYinan Xu    def isLoadStore(fuType: UInt) = isMemExu(fuType) && !fuType(1)
8092ab24ebSYinan Xu    def isStoreExu(fuType: UInt) = isMemExu(fuType) && fuType(0)
810f9d3717SYinan Xu    def isAMO(fuType: UInt) = fuType(1)
8292ab24ebSYinan Xu
8392ab24ebSYinan Xu    def jmpCanAccept(fuType: UInt) = !fuType(2)
84ee8ff153Szfw    def mduCanAccept(fuType: UInt) = fuType(2) && !fuType(1) || fuType(2) && fuType(1) && fuType(0)
85ee8ff153Szfw    def aluCanAccept(fuType: UInt) = fuType(2) && fuType(1) && !fuType(0)
8692ab24ebSYinan Xu
8792ab24ebSYinan Xu    def fmacCanAccept(fuType: UInt) = !fuType(1)
8892ab24ebSYinan Xu    def fmiscCanAccept(fuType: UInt) = fuType(1)
8992ab24ebSYinan Xu
9092ab24ebSYinan Xu    def loadCanAccept(fuType: UInt) = !fuType(0)
9192ab24ebSYinan Xu    def storeCanAccept(fuType: UInt) = fuType(0)
9292ab24ebSYinan Xu
9392ab24ebSYinan Xu    def storeIsAMO(fuType: UInt) = fuType(1)
94cafb3558SLinJiawei
95cafb3558SLinJiawei    val functionNameMap = Map(
96cafb3558SLinJiawei      jmp.litValue() -> "jmp",
97cafb3558SLinJiawei      i2f.litValue() -> "int to float",
98cafb3558SLinJiawei      csr.litValue() -> "csr",
99cafb3558SLinJiawei      alu.litValue() -> "alu",
100cafb3558SLinJiawei      mul.litValue() -> "mul",
101cafb3558SLinJiawei      div.litValue() -> "div",
102b8f08ca0SZhangZifei      fence.litValue() -> "fence",
103cafb3558SLinJiawei      fmac.litValue() -> "fmac",
104cafb3558SLinJiawei      fmisc.litValue() -> "fmisc",
105cafb3558SLinJiawei      fDivSqrt.litValue() -> "fdiv/fsqrt",
106cafb3558SLinJiawei      ldu.litValue() -> "load",
107cafb3558SLinJiawei      stu.litValue() -> "store"
108cafb3558SLinJiawei    )
109cafb3558SLinJiawei
1109a2e6b8aSLinJiawei  }
1119a2e6b8aSLinJiawei
1122225d46eSJiawei Lin  object FuOpType {
113ee8ff153Szfw    def apply() = UInt(8.W)
114ebd97ecbSzhanglinjuan  }
115518d8658SYinan Xu
116a3edac52SYinan Xu  object CommitType {
117fe6452fcSYinan Xu    def NORMAL = "b00".U  // int/fp
118fe6452fcSYinan Xu    def BRANCH = "b01".U  // branch
119a3edac52SYinan Xu    def LOAD   = "b10".U  // load
120a3edac52SYinan Xu    def STORE  = "b11".U  // store
121518d8658SYinan Xu
122518d8658SYinan Xu    def apply() = UInt(2.W)
123a3edac52SYinan Xu    def isLoadStore(commitType: UInt) = commitType(1)
1244fb541a1SYinan Xu    def lsInstIsStore(commitType: UInt) = commitType(0)
1251abe60b3SYinan Xu    def isStore(commitType: UInt) = isLoadStore(commitType) && lsInstIsStore(commitType)
126fe6452fcSYinan Xu    def isBranch(commitType: UInt) = commitType(0) && !commitType(1)
127518d8658SYinan Xu  }
128bfb958a3SYinan Xu
129bfb958a3SYinan Xu  object RedirectLevel {
1302d7c7105SYinan Xu    def flushAfter = "b0".U
1312d7c7105SYinan Xu    def flush      = "b1".U
132bfb958a3SYinan Xu
1332d7c7105SYinan Xu    def apply() = UInt(1.W)
1342d7c7105SYinan Xu    // def isUnconditional(level: UInt) = level(1)
135bfb958a3SYinan Xu    def flushItself(level: UInt) = level(0)
1362d7c7105SYinan Xu    // def isException(level: UInt) = level(1) && level(0)
137bfb958a3SYinan Xu  }
138baf8def6SYinan Xu
139baf8def6SYinan Xu  object ExceptionVec {
140baf8def6SYinan Xu    def apply() = Vec(16, Bool())
141baf8def6SYinan Xu  }
142a8e04b1dSYinan Xu
143c60c1ab4SWilliam Wang  object PMAMode {
1448d9a04fcSWilliam Wang    def R = "b1".U << 0 //readable
1458d9a04fcSWilliam Wang    def W = "b1".U << 1 //writeable
1468d9a04fcSWilliam Wang    def X = "b1".U << 2 //executable
1478d9a04fcSWilliam Wang    def I = "b1".U << 3 //cacheable: icache
1488d9a04fcSWilliam Wang    def D = "b1".U << 4 //cacheable: dcache
1498d9a04fcSWilliam Wang    def S = "b1".U << 5 //enable speculative access
150cff68e26SWilliam Wang    def A = "b1".U << 6 //enable atomic operation, A imply R & W
1518d9a04fcSWilliam Wang    def C = "b1".U << 7 //if it is cacheable is configable
152c60c1ab4SWilliam Wang    def Reserved = "b0".U
153c60c1ab4SWilliam Wang
154c60c1ab4SWilliam Wang    def apply() = UInt(7.W)
155c60c1ab4SWilliam Wang
156c60c1ab4SWilliam Wang    def read(mode: UInt) = mode(0)
157c60c1ab4SWilliam Wang    def write(mode: UInt) = mode(1)
158c60c1ab4SWilliam Wang    def execute(mode: UInt) = mode(2)
159c60c1ab4SWilliam Wang    def icache(mode: UInt) = mode(3)
160c60c1ab4SWilliam Wang    def dcache(mode: UInt) = mode(4)
161c60c1ab4SWilliam Wang    def speculate(mode: UInt) = mode(5)
162c60c1ab4SWilliam Wang    def atomic(mode: UInt) = mode(6)
163c60c1ab4SWilliam Wang    def configable_cache(mode: UInt) = mode(7)
164c60c1ab4SWilliam Wang
165c60c1ab4SWilliam Wang    def strToMode(s: String) = {
166423b9255SWilliam Wang      var result = 0.U(8.W)
167c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("R") >= 0) result = result + R
168c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("W") >= 0) result = result + W
169c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("X") >= 0) result = result + X
170c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("I") >= 0) result = result + I
171c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("D") >= 0) result = result + D
172c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("S") >= 0) result = result + S
173c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("A") >= 0) result = result + A
174c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("C") >= 0) result = result + C
175c60c1ab4SWilliam Wang      result
176c60c1ab4SWilliam Wang    }
177c60c1ab4SWilliam Wang  }
1782225d46eSJiawei Lin
1792225d46eSJiawei Lin
1802225d46eSJiawei Lin  object CSROpType {
1812225d46eSJiawei Lin    def jmp  = "b000".U
1822225d46eSJiawei Lin    def wrt  = "b001".U
1832225d46eSJiawei Lin    def set  = "b010".U
1842225d46eSJiawei Lin    def clr  = "b011".U
1852225d46eSJiawei Lin    def wrti = "b101".U
1862225d46eSJiawei Lin    def seti = "b110".U
1872225d46eSJiawei Lin    def clri = "b111".U
1882225d46eSJiawei Lin  }
1892225d46eSJiawei Lin
1902225d46eSJiawei Lin  // jump
1912225d46eSJiawei Lin  object JumpOpType {
1922225d46eSJiawei Lin    def jal  = "b00".U
1932225d46eSJiawei Lin    def jalr = "b01".U
1942225d46eSJiawei Lin    def auipc = "b10".U
1952225d46eSJiawei Lin//    def call = "b11_011".U
1962225d46eSJiawei Lin//    def ret  = "b11_100".U
1972225d46eSJiawei Lin    def jumpOpisJalr(op: UInt) = op(0)
1982225d46eSJiawei Lin    def jumpOpisAuipc(op: UInt) = op(1)
1992225d46eSJiawei Lin  }
2002225d46eSJiawei Lin
2012225d46eSJiawei Lin  object FenceOpType {
2022225d46eSJiawei Lin    def fence  = "b10000".U
2032225d46eSJiawei Lin    def sfence = "b10001".U
2042225d46eSJiawei Lin    def fencei = "b10010".U
2052225d46eSJiawei Lin  }
2062225d46eSJiawei Lin
2072225d46eSJiawei Lin  object ALUOpType {
208ee8ff153Szfw    // misc & branch optype
209ee8ff153Szfw    def and         = "b0_00_00_000".U
210ee8ff153Szfw    def andn        = "b0_00_00_001".U
211ee8ff153Szfw    def or          = "b0_00_00_010".U
212ee8ff153Szfw    def orn         = "b0_00_00_011".U
213ee8ff153Szfw    def xor         = "b0_00_00_100".U
214ee8ff153Szfw    def xnor        = "b0_00_00_101".U
2152225d46eSJiawei Lin
216ee8ff153Szfw    def sext_b      = "b0_00_01_000".U
217ee8ff153Szfw    def sext_h      = "b0_00_01_001".U
218ee8ff153Szfw    def zext_h      = "b0_00_01_010".U
219ee8ff153Szfw    def orc_b       = "b0_00_01_100".U
220ee8ff153Szfw    def rev8        = "b0_00_01_101".U
2212225d46eSJiawei Lin
222ee8ff153Szfw    def beq         = "b0_00_10_000".U
223ee8ff153Szfw    def bne         = "b0_00_10_001".U
224ee8ff153Szfw    def blt         = "b0_00_10_100".U
225ee8ff153Szfw    def bge         = "b0_00_10_101".U
226ee8ff153Szfw    def bltu        = "b0_00_10_110".U
227ee8ff153Szfw    def bgeu        = "b0_00_10_111".U
2282225d46eSJiawei Lin
229ee8ff153Szfw    // add & sub optype
23028c18878Szfw    def add_uw       = "b0_01_00_000".U
23128c18878Szfw    def add          = "b0_01_00_001".U
23228c18878Szfw    def sh1add_uw    = "b0_01_00_010".U
23328c18878Szfw    def sh1add       = "b0_01_00_011".U
23428c18878Szfw    def sh2add_uw    = "b0_01_00_100".U
23528c18878Szfw    def sh2add       = "b0_01_00_101".U
23628c18878Szfw    def sh3add_uw    = "b0_01_00_110".U
23728c18878Szfw    def sh3add       = "b0_01_00_111".U
2382225d46eSJiawei Lin
239ee8ff153Szfw
240ee8ff153Szfw    // shift optype
24128c18878Szfw    def slli_uw     = "b0_10_00_000".U
24228c18878Szfw    def sll         = "b0_10_00_001".U
243ee8ff153Szfw    def bclr        = "b0_10_00_100".U
244184a1958Szfw    def bset        = "b0_10_00_101".U
245184a1958Szfw    def binv        = "b0_10_00_110".U
246ee8ff153Szfw
247184a1958Szfw    def srl         = "b0_10_01_001".U
248184a1958Szfw    def bext        = "b0_10_01_010".U
249184a1958Szfw    def sra         = "b0_10_01_100".U
250ee8ff153Szfw
251ee8ff153Szfw    def rol         = "b0_10_10_000".U
252ee8ff153Szfw
253ee8ff153Szfw    def ror         = "b0_10_11_000".U
254ee8ff153Szfw
255184a1958Szfw    def sub         = "b0_11_00_000".U
256184a1958Szfw    def sltu        = "b0_11_00_001".U
257184a1958Szfw    def slt         = "b0_11_00_010".U
258184a1958Szfw    def maxu        = "b0_11_00_100".U
259184a1958Szfw    def minu        = "b0_11_00_101".U
260184a1958Szfw    def max         = "b0_11_00_110".U
261184a1958Szfw    def min         = "b0_11_00_111".U
262184a1958Szfw
263184a1958Szfw
264ee8ff153Szfw
265ee8ff153Szfw    // RV64 32bit optype
26628c18878Szfw    def addw        = "b1_01_00_001".U
267184a1958Szfw    def subw        = "b1_11_00_000".U
268ee8ff153Szfw    def sllw        = "b1_10_00_000".U
269184a1958Szfw    def srlw        = "b1_10_01_001".U
270184a1958Szfw    def sraw        = "b1_10_01_100".U
271ee8ff153Szfw    def rolw        = "b1_10_10_000".U
272ee8ff153Szfw    def rorw        = "b1_10_11_000".U
273ee8ff153Szfw
274ee8ff153Szfw    def isWordOp(func: UInt) = func(7)
275ee8ff153Szfw    def isBranch(func: UInt) = func(6, 3) === "b0010".U
2762225d46eSJiawei Lin    def getBranchType(func: UInt) = func(2, 1)
2772225d46eSJiawei Lin    def isBranchInvert(func: UInt) = func(0)
278ee8ff153Szfw
279ee8ff153Szfw    def apply() = UInt(8.W)
2802225d46eSJiawei Lin  }
2812225d46eSJiawei Lin
2822225d46eSJiawei Lin  object MDUOpType {
2832225d46eSJiawei Lin    // mul
2842225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
2852225d46eSJiawei Lin    def mul    = "b00000".U
2862225d46eSJiawei Lin    def mulh   = "b00001".U
2872225d46eSJiawei Lin    def mulhsu = "b00010".U
2882225d46eSJiawei Lin    def mulhu  = "b00011".U
2892225d46eSJiawei Lin    def mulw   = "b00100".U
2902225d46eSJiawei Lin
2912225d46eSJiawei Lin    // div
2922225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
2932225d46eSJiawei Lin    def div    = "b01000".U
2942225d46eSJiawei Lin    def divu   = "b01010".U
2952225d46eSJiawei Lin    def rem    = "b01001".U
2962225d46eSJiawei Lin    def remu   = "b01011".U
2972225d46eSJiawei Lin
2982225d46eSJiawei Lin    def divw   = "b01100".U
2992225d46eSJiawei Lin    def divuw  = "b01110".U
3002225d46eSJiawei Lin    def remw   = "b01101".U
3012225d46eSJiawei Lin    def remuw  = "b01111".U
3022225d46eSJiawei Lin
3032225d46eSJiawei Lin    // fence
3042225d46eSJiawei Lin    // bit encoding: | type (2bit) | padding(1bit)(zero) | opcode(2bit) |
3052225d46eSJiawei Lin    def fence    = "b10000".U
3062225d46eSJiawei Lin    def sfence   = "b10001".U
3072225d46eSJiawei Lin    def fencei   = "b10010".U
3082225d46eSJiawei Lin
3092225d46eSJiawei Lin    // the highest bits are for instruction types
3102225d46eSJiawei Lin    def typeMSB = 4
3112225d46eSJiawei Lin    def typeLSB = 3
3122225d46eSJiawei Lin
3132225d46eSJiawei Lin    def MulType     = "b00".U
3142225d46eSJiawei Lin    def DivType     = "b01".U
3152225d46eSJiawei Lin    def FenceType   = "b10".U
3162225d46eSJiawei Lin
3172225d46eSJiawei Lin    def isMul(op: UInt)     = op(typeMSB, typeLSB) === MulType
3182225d46eSJiawei Lin    def isDiv(op: UInt)     = op(typeMSB, typeLSB) === DivType
3192225d46eSJiawei Lin    def isFence(op: UInt)   = op(typeMSB, typeLSB) === FenceType
3202225d46eSJiawei Lin
3212225d46eSJiawei Lin    def isDivSign(op: UInt) = isDiv(op) && !op(1)
3222225d46eSJiawei Lin    def isW(op: UInt) = op(2)
3232225d46eSJiawei Lin    def isH(op: UInt) = (isDiv(op) && op(0)) || (isMul(op) && op(1,0)=/=0.U)
3242225d46eSJiawei Lin    def getMulOp(op: UInt) = op(1,0)
3252225d46eSJiawei Lin  }
3262225d46eSJiawei Lin
3272225d46eSJiawei Lin  object LSUOpType {
3282225d46eSJiawei Lin    // normal load/store
3292225d46eSJiawei Lin    // bit(1, 0) are size
3302225d46eSJiawei Lin    def lb   = "b000000".U
3312225d46eSJiawei Lin    def lh   = "b000001".U
3322225d46eSJiawei Lin    def lw   = "b000010".U
3332225d46eSJiawei Lin    def ld   = "b000011".U
3342225d46eSJiawei Lin    def lbu  = "b000100".U
3352225d46eSJiawei Lin    def lhu  = "b000101".U
3362225d46eSJiawei Lin    def lwu  = "b000110".U
3372225d46eSJiawei Lin    def sb   = "b001000".U
3382225d46eSJiawei Lin    def sh   = "b001001".U
3392225d46eSJiawei Lin    def sw   = "b001010".U
3402225d46eSJiawei Lin    def sd   = "b001011".U
3412225d46eSJiawei Lin
3422225d46eSJiawei Lin    def isLoad(op: UInt): Bool = !op(3)
3432225d46eSJiawei Lin    def isStore(op: UInt): Bool = op(3)
3442225d46eSJiawei Lin
3452225d46eSJiawei Lin    // atomics
3462225d46eSJiawei Lin    // bit(1, 0) are size
3472225d46eSJiawei Lin    // since atomics use a different fu type
3482225d46eSJiawei Lin    // so we can safely reuse other load/store's encodings
3492225d46eSJiawei Lin    def lr_w      = "b000010".U
3502225d46eSJiawei Lin    def sc_w      = "b000110".U
3512225d46eSJiawei Lin    def amoswap_w = "b001010".U
3522225d46eSJiawei Lin    def amoadd_w  = "b001110".U
3532225d46eSJiawei Lin    def amoxor_w  = "b010010".U
3542225d46eSJiawei Lin    def amoand_w  = "b010110".U
3552225d46eSJiawei Lin    def amoor_w   = "b011010".U
3562225d46eSJiawei Lin    def amomin_w  = "b011110".U
3572225d46eSJiawei Lin    def amomax_w  = "b100010".U
3582225d46eSJiawei Lin    def amominu_w = "b100110".U
3592225d46eSJiawei Lin    def amomaxu_w = "b101010".U
3602225d46eSJiawei Lin
3612225d46eSJiawei Lin    def lr_d      = "b000011".U
3622225d46eSJiawei Lin    def sc_d      = "b000111".U
3632225d46eSJiawei Lin    def amoswap_d = "b001011".U
3642225d46eSJiawei Lin    def amoadd_d  = "b001111".U
3652225d46eSJiawei Lin    def amoxor_d  = "b010011".U
3662225d46eSJiawei Lin    def amoand_d  = "b010111".U
3672225d46eSJiawei Lin    def amoor_d   = "b011011".U
3682225d46eSJiawei Lin    def amomin_d  = "b011111".U
3692225d46eSJiawei Lin    def amomax_d  = "b100011".U
3702225d46eSJiawei Lin    def amominu_d = "b100111".U
3712225d46eSJiawei Lin    def amomaxu_d = "b101011".U
3722225d46eSJiawei Lin  }
3732225d46eSJiawei Lin
374ee8ff153Szfw  object BMUOpType {
375ee8ff153Szfw
376ee8ff153Szfw    def clmul       = "b0000".U
377ee8ff153Szfw    def clmulh      = "b0010".U
378ee8ff153Szfw    def clmulr      = "b0100".U
379ee8ff153Szfw
380ee8ff153Szfw    def clz         = "b1000".U
381ee8ff153Szfw    def clzw        = "b1001".U
382ee8ff153Szfw    def ctz         = "b1010".U
383ee8ff153Szfw    def ctzw        = "b1011".U
384ee8ff153Szfw    def cpop        = "b1100".U
385ee8ff153Szfw    def cpopw       = "b1101".U
386ee8ff153Szfw  }
387ee8ff153Szfw
3882225d46eSJiawei Lin  object BTBtype {
3892225d46eSJiawei Lin    def B = "b00".U  // branch
3902225d46eSJiawei Lin    def J = "b01".U  // jump
3912225d46eSJiawei Lin    def I = "b10".U  // indirect
3922225d46eSJiawei Lin    def R = "b11".U  // return
3932225d46eSJiawei Lin
3942225d46eSJiawei Lin    def apply() = UInt(2.W)
3952225d46eSJiawei Lin  }
3962225d46eSJiawei Lin
3972225d46eSJiawei Lin  object SelImm {
398ee8ff153Szfw    def IMM_X  = "b0111".U
399ee8ff153Szfw    def IMM_S  = "b0000".U
400ee8ff153Szfw    def IMM_SB = "b0001".U
401ee8ff153Szfw    def IMM_U  = "b0010".U
402ee8ff153Szfw    def IMM_UJ = "b0011".U
403ee8ff153Szfw    def IMM_I  = "b0100".U
404ee8ff153Szfw    def IMM_Z  = "b0101".U
405ee8ff153Szfw    def INVALID_INSTR = "b0110".U
406ee8ff153Szfw    def IMM_B6 = "b1000".U
4072225d46eSJiawei Lin
408ee8ff153Szfw    def apply() = UInt(4.W)
4092225d46eSJiawei Lin  }
4102225d46eSJiawei Lin
4112225d46eSJiawei Lin  def dividerGen(p: Parameters) = new SRT4Divider(p(XLen))(p)
412c3d7991bSJiawei Lin  def multiplierGen(p: Parameters) = new ArrayMultiplier(p(XLen) + 1)(p)
4132225d46eSJiawei Lin  def aluGen(p: Parameters) = new Alu()(p)
414ee8ff153Szfw  def bmuGen(p: Parameters) = new Bmu()(p)
4152225d46eSJiawei Lin  def jmpGen(p: Parameters) = new Jump()(p)
4162225d46eSJiawei Lin  def fenceGen(p: Parameters) = new Fence()(p)
4172225d46eSJiawei Lin  def csrGen(p: Parameters) = new CSR()(p)
4182225d46eSJiawei Lin  def i2fGen(p: Parameters) = new IntToFP()(p)
4192225d46eSJiawei Lin  def fmacGen(p: Parameters) = new FMA()(p)
4202225d46eSJiawei Lin  def f2iGen(p: Parameters) = new FPToInt()(p)
4212225d46eSJiawei Lin  def f2fGen(p: Parameters) = new FPToFP()(p)
4222225d46eSJiawei Lin  def fdivSqrtGen(p: Parameters) = new FDivSqrt()(p)
42385b4cd54SYinan Xu  def stdGen(p: Parameters) = new Std()(p)
4242225d46eSJiawei Lin
4256cdd85d9SYinan Xu  def f2iSel(uop: MicroOp): Bool = {
4266cdd85d9SYinan Xu    uop.ctrl.rfWen
4272225d46eSJiawei Lin  }
4282225d46eSJiawei Lin
4296cdd85d9SYinan Xu  def i2fSel(uop: MicroOp): Bool = {
4306cdd85d9SYinan Xu    uop.ctrl.fpu.fromInt
4312225d46eSJiawei Lin  }
4322225d46eSJiawei Lin
4336cdd85d9SYinan Xu  def f2fSel(uop: MicroOp): Bool = {
4346cdd85d9SYinan Xu    val ctrl = uop.ctrl.fpu
4352225d46eSJiawei Lin    ctrl.fpWen && !ctrl.div && !ctrl.sqrt
4362225d46eSJiawei Lin  }
4372225d46eSJiawei Lin
4386cdd85d9SYinan Xu  def fdivSqrtSel(uop: MicroOp): Bool = {
4396cdd85d9SYinan Xu    val ctrl = uop.ctrl.fpu
4402225d46eSJiawei Lin    ctrl.div || ctrl.sqrt
4412225d46eSJiawei Lin  }
4422225d46eSJiawei Lin
4432225d46eSJiawei Lin  val aluCfg = FuConfig(
4441a0f06eeSYinan Xu    name = "alu",
4452225d46eSJiawei Lin    fuGen = aluGen,
4466cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.alu,
4472225d46eSJiawei Lin    fuType = FuType.alu,
4482225d46eSJiawei Lin    numIntSrc = 2,
4492225d46eSJiawei Lin    numFpSrc = 0,
4502225d46eSJiawei Lin    writeIntRf = true,
4512225d46eSJiawei Lin    writeFpRf = false,
4522225d46eSJiawei Lin    hasRedirect = true,
4532225d46eSJiawei Lin  )
4542225d46eSJiawei Lin
4552225d46eSJiawei Lin  val jmpCfg = FuConfig(
4561a0f06eeSYinan Xu    name = "jmp",
4572225d46eSJiawei Lin    fuGen = jmpGen,
4586cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.jmp,
4592225d46eSJiawei Lin    fuType = FuType.jmp,
4602225d46eSJiawei Lin    numIntSrc = 1,
4612225d46eSJiawei Lin    numFpSrc = 0,
4622225d46eSJiawei Lin    writeIntRf = true,
4632225d46eSJiawei Lin    writeFpRf = false,
4642225d46eSJiawei Lin    hasRedirect = true,
4652225d46eSJiawei Lin  )
4662225d46eSJiawei Lin
4672225d46eSJiawei Lin  val fenceCfg = FuConfig(
4681a0f06eeSYinan Xu    name = "fence",
4692225d46eSJiawei Lin    fuGen = fenceGen,
4706cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.fence,
4712225d46eSJiawei Lin    FuType.fence, 1, 0, writeIntRf = false, writeFpRf = false, hasRedirect = false,
4722225d46eSJiawei Lin    UncertainLatency() // TODO: need rewrite latency structure, not just this value
4732225d46eSJiawei Lin  )
4742225d46eSJiawei Lin
4752225d46eSJiawei Lin  val csrCfg = FuConfig(
4761a0f06eeSYinan Xu    name = "csr",
4772225d46eSJiawei Lin    fuGen = csrGen,
4786cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.csr,
4792225d46eSJiawei Lin    fuType = FuType.csr,
4802225d46eSJiawei Lin    numIntSrc = 1,
4812225d46eSJiawei Lin    numFpSrc = 0,
4822225d46eSJiawei Lin    writeIntRf = true,
4832225d46eSJiawei Lin    writeFpRf = false,
4842225d46eSJiawei Lin    hasRedirect = false
4852225d46eSJiawei Lin  )
4862225d46eSJiawei Lin
4872225d46eSJiawei Lin  val i2fCfg = FuConfig(
4881a0f06eeSYinan Xu    name = "i2f",
4892225d46eSJiawei Lin    fuGen = i2fGen,
4902225d46eSJiawei Lin    fuSel = i2fSel,
4912225d46eSJiawei Lin    FuType.i2f,
4922225d46eSJiawei Lin    numIntSrc = 1,
4932225d46eSJiawei Lin    numFpSrc = 0,
4942225d46eSJiawei Lin    writeIntRf = false,
4952225d46eSJiawei Lin    writeFpRf = true,
4962225d46eSJiawei Lin    hasRedirect = false,
497e174d629SJiawei Lin    latency = CertainLatency(2),
498e174d629SJiawei Lin    fastUopOut = true, fastImplemented = true
4992225d46eSJiawei Lin  )
5002225d46eSJiawei Lin
5012225d46eSJiawei Lin  val divCfg = FuConfig(
5021a0f06eeSYinan Xu    name = "div",
5032225d46eSJiawei Lin    fuGen = dividerGen,
5046cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => MDUOpType.isDiv(uop.ctrl.fuOpType),
5052225d46eSJiawei Lin    FuType.div,
5062225d46eSJiawei Lin    2,
5072225d46eSJiawei Lin    0,
5082225d46eSJiawei Lin    writeIntRf = true,
5092225d46eSJiawei Lin    writeFpRf = false,
5102225d46eSJiawei Lin    hasRedirect = false,
511f83b578aSYinan Xu    latency = UncertainLatency(),
512f83b578aSYinan Xu    fastUopOut = true,
513f83b578aSYinan Xu    fastImplemented = false
5142225d46eSJiawei Lin  )
5152225d46eSJiawei Lin
5162225d46eSJiawei Lin  val mulCfg = FuConfig(
5171a0f06eeSYinan Xu    name = "mul",
5182225d46eSJiawei Lin    fuGen = multiplierGen,
5196cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => MDUOpType.isMul(uop.ctrl.fuOpType),
5202225d46eSJiawei Lin    FuType.mul,
5212225d46eSJiawei Lin    2,
5222225d46eSJiawei Lin    0,
5232225d46eSJiawei Lin    writeIntRf = true,
5242225d46eSJiawei Lin    writeFpRf = false,
5252225d46eSJiawei Lin    hasRedirect = false,
526b2482bc1SYinan Xu    latency = CertainLatency(2),
527f83b578aSYinan Xu    fastUopOut = true,
528b2482bc1SYinan Xu    fastImplemented = true
5292225d46eSJiawei Lin  )
5302225d46eSJiawei Lin
531ee8ff153Szfw  val bmuCfg = FuConfig(
5321a0f06eeSYinan Xu    name = "bmu",
533ee8ff153Szfw    fuGen = bmuGen,
5346cdd85d9SYinan Xu    fuSel = (uop: MicroOp) => uop.ctrl.fuType === FuType.bmu,
535ee8ff153Szfw    fuType = FuType.bmu,
536ee8ff153Szfw    numIntSrc = 2,
537ee8ff153Szfw    numFpSrc = 0,
538ee8ff153Szfw    writeIntRf = true,
539ee8ff153Szfw    writeFpRf = false,
540ee8ff153Szfw    hasRedirect = false,
541f83b578aSYinan Xu    latency = CertainLatency(1),
542f83b578aSYinan Xu    fastUopOut = true,
543f83b578aSYinan Xu    fastImplemented = false
544ee8ff153Szfw )
545ee8ff153Szfw
5462225d46eSJiawei Lin  val fmacCfg = FuConfig(
5471a0f06eeSYinan Xu    name = "fmac",
5482225d46eSJiawei Lin    fuGen = fmacGen,
5492225d46eSJiawei Lin    fuSel = _ => true.B,
550*4b65fc7eSJiawei Lin    FuType.fmac, 0, 3, writeIntRf = false, writeFpRf = true, hasRedirect = false,
551*4b65fc7eSJiawei Lin    latency = UncertainLatency(), fastUopOut = true, fastImplemented = true
5522225d46eSJiawei Lin  )
5532225d46eSJiawei Lin
5542225d46eSJiawei Lin  val f2iCfg = FuConfig(
5551a0f06eeSYinan Xu    name = "f2i",
5562225d46eSJiawei Lin    fuGen = f2iGen,
5572225d46eSJiawei Lin    fuSel = f2iSel,
558f83b578aSYinan Xu    FuType.fmisc, 0, 1, writeIntRf = true, writeFpRf = false, hasRedirect = false, CertainLatency(2),
559b2482bc1SYinan Xu    fastUopOut = true, fastImplemented = true
5602225d46eSJiawei Lin  )
5612225d46eSJiawei Lin
5622225d46eSJiawei Lin  val f2fCfg = FuConfig(
5631a0f06eeSYinan Xu    name = "f2f",
5642225d46eSJiawei Lin    fuGen = f2fGen,
5652225d46eSJiawei Lin    fuSel = f2fSel,
566f83b578aSYinan Xu    FuType.fmisc, 0, 1, writeIntRf = false, writeFpRf = true, hasRedirect = false, CertainLatency(2),
567b2482bc1SYinan Xu    fastUopOut = true, fastImplemented = true
5682225d46eSJiawei Lin  )
5692225d46eSJiawei Lin
5702225d46eSJiawei Lin  val fdivSqrtCfg = FuConfig(
5711a0f06eeSYinan Xu    name = "fdivSqrt",
5722225d46eSJiawei Lin    fuGen = fdivSqrtGen,
5732225d46eSJiawei Lin    fuSel = fdivSqrtSel,
574f83b578aSYinan Xu    FuType.fDivSqrt, 0, 2, writeIntRf = false, writeFpRf = true, hasRedirect = false, UncertainLatency(),
5756cdd85d9SYinan Xu    fastUopOut = true, fastImplemented = false, hasInputBuffer = true
5762225d46eSJiawei Lin  )
5772225d46eSJiawei Lin
5782225d46eSJiawei Lin  val lduCfg = FuConfig(
5791a0f06eeSYinan Xu    "ldu",
5802225d46eSJiawei Lin    null, // DontCare
5812225d46eSJiawei Lin    null,
5822225d46eSJiawei Lin    FuType.ldu, 1, 0, writeIntRf = true, writeFpRf = true, hasRedirect = false,
5832225d46eSJiawei Lin    UncertainLatency()
5842225d46eSJiawei Lin  )
5852225d46eSJiawei Lin
58685b4cd54SYinan Xu  val staCfg = FuConfig(
5871a0f06eeSYinan Xu    "sta",
5882225d46eSJiawei Lin    null,
5892225d46eSJiawei Lin    null,
59085b4cd54SYinan Xu    FuType.stu, 1, 0, writeIntRf = false, writeFpRf = false, hasRedirect = false,
5912225d46eSJiawei Lin    UncertainLatency()
5922225d46eSJiawei Lin  )
5932225d46eSJiawei Lin
59485b4cd54SYinan Xu  val stdCfg = FuConfig(
5951a0f06eeSYinan Xu    "std",
59685b4cd54SYinan Xu    fuGen = stdGen, fuSel = _ => true.B, FuType.stu, 1, 1,
59785b4cd54SYinan Xu    writeIntRf = false, writeFpRf = false, hasRedirect = false, UncertainLatency()
59885b4cd54SYinan Xu  )
59985b4cd54SYinan Xu
6002225d46eSJiawei Lin  val mouCfg = FuConfig(
6011a0f06eeSYinan Xu    "mou",
6022225d46eSJiawei Lin    null,
6032225d46eSJiawei Lin    null,
60485b4cd54SYinan Xu    FuType.mou, 1, 0, writeIntRf = false, writeFpRf = false, hasRedirect = false,
6052225d46eSJiawei Lin    UncertainLatency()
6062225d46eSJiawei Lin  )
6072225d46eSJiawei Lin
608adb5df20SYinan Xu  val JumpExeUnitCfg = ExuConfig("JmpExeUnit", "Int", Seq(jmpCfg, i2fCfg), 2, Int.MaxValue)
609b6220f0dSLemover  val AluExeUnitCfg = ExuConfig("AluExeUnit", "Int", Seq(aluCfg), 0, Int.MaxValue)
610adb5df20SYinan Xu  val JumpCSRExeUnitCfg = ExuConfig("JmpCSRExeUnit", "Int", Seq(jmpCfg, csrCfg, fenceCfg, i2fCfg), 2, Int.MaxValue)
611ee8ff153Szfw  val MulDivExeUnitCfg = ExuConfig("MulDivExeUnit", "Int", Seq(mulCfg, divCfg, bmuCfg), 1, Int.MaxValue)
612b6220f0dSLemover  val FmacExeUnitCfg = ExuConfig("FmacExeUnit", "Fp", Seq(fmacCfg), Int.MaxValue, 0)
6132225d46eSJiawei Lin  val FmiscExeUnitCfg = ExuConfig(
6142225d46eSJiawei Lin    "FmiscExeUnit",
615b6220f0dSLemover    "Fp",
6162225d46eSJiawei Lin    Seq(f2iCfg, f2fCfg, fdivSqrtCfg),
6172225d46eSJiawei Lin    Int.MaxValue, 1
6182225d46eSJiawei Lin  )
619b6220f0dSLemover  val LdExeUnitCfg = ExuConfig("LoadExu", "Mem", Seq(lduCfg), wbIntPriority = 0, wbFpPriority = 0)
62085b4cd54SYinan Xu  val StaExeUnitCfg = ExuConfig("StaExu", "Mem", Seq(staCfg, mouCfg), wbIntPriority = Int.MaxValue, wbFpPriority = Int.MaxValue)
62185b4cd54SYinan Xu  val StdExeUnitCfg = ExuConfig("StdExu", "Mem", Seq(stdCfg), wbIntPriority = Int.MaxValue, wbFpPriority = Int.MaxValue)
6229a2e6b8aSLinJiawei}
623