1c6d43980SLemover/*************************************************************************************** 2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory 4c6d43980SLemover* 5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2. 6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2. 7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at: 8c6d43980SLemover* http://license.coscl.org.cn/MulanPSL2 9c6d43980SLemover* 10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13c6d43980SLemover* 14c6d43980SLemover* See the Mulan PSL v2 for more details. 15c6d43980SLemover***************************************************************************************/ 16c6d43980SLemover 179a2e6b8aSLinJiaweiimport chisel3._ 189a2e6b8aSLinJiaweiimport chisel3.util._ 198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters 202225d46eSJiawei Linimport freechips.rocketchip.tile.XLen 216ab6918fSYinan Xuimport xiangshan.ExceptionNO._ 222225d46eSJiawei Linimport xiangshan.backend.fu._ 232225d46eSJiawei Linimport xiangshan.backend.fu.fpu._ 246827759bSZhangZifeiimport xiangshan.backend.fu.vector._ 258f3b164bSXuan Huimport xiangshan.backend.issue._ 26730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig 27520f7dacSsinsanctionimport xiangshan.backend.decode.{Imm, ImmUnion} 282225d46eSJiawei Lin 299a2e6b8aSLinJiaweipackage object xiangshan { 309ee9f926SYikeZhou object SrcType { 31e4e68f86Sxiaofeibao def imm = "b0000".U 32e4e68f86Sxiaofeibao def pc = "b0000".U 33e4e68f86Sxiaofeibao def xp = "b0001".U 34e4e68f86Sxiaofeibao def fp = "b0010".U 35e4e68f86Sxiaofeibao def vp = "b0100".U 36e4e68f86Sxiaofeibao def v0 = "b1000".U 37e4e68f86Sxiaofeibao def no = "b0000".U // this src read no reg but cannot be Any value 3804b56283SZhangZifei 391285b047SXuan Hu // alias 401285b047SXuan Hu def reg = this.xp 411a3df1feSYikeZhou def DC = imm // Don't Care 42e4e68f86Sxiaofeibao def X = BitPat("b0000") 434d24c305SYikeZhou 4404b56283SZhangZifei def isPc(srcType: UInt) = srcType===pc 4504b56283SZhangZifei def isImm(srcType: UInt) = srcType===imm 461285b047SXuan Hu def isReg(srcType: UInt) = srcType(0) 479ca09953SXuan Hu def isXp(srcType: UInt) = srcType(0) 482b4e8253SYinan Xu def isFp(srcType: UInt) = srcType(1) 491285b047SXuan Hu def isVp(srcType: UInt) = srcType(2) 50e4e68f86Sxiaofeibao def isV0(srcType: UInt) = srcType(3) 511285b047SXuan Hu def isPcOrImm(srcType: UInt) = isPc(srcType) || isImm(srcType) 529ca09953SXuan Hu def isNotReg(srcType: UInt): Bool = !srcType.orR 53351e22f2SXuan Hu def isVfp(srcType: UInt) = isVp(srcType) || isFp(srcType) 54e4e68f86Sxiaofeibao def apply() = UInt(4.W) 559a2e6b8aSLinJiawei } 569a2e6b8aSLinJiawei 579a2e6b8aSLinJiawei object SrcState { 58100aa93cSYinan Xu def busy = "b0".U 59100aa93cSYinan Xu def rdy = "b1".U 60100aa93cSYinan Xu // def specRdy = "b10".U // speculative ready, for future use 61100aa93cSYinan Xu def apply() = UInt(1.W) 629ca09953SXuan Hu 639ca09953SXuan Hu def isReady(state: UInt): Bool = state === this.rdy 649ca09953SXuan Hu def isBusy(state: UInt): Bool = state === this.busy 659a2e6b8aSLinJiawei } 669a2e6b8aSLinJiawei 679019e3efSXuan Hu def FuOpTypeWidth = 9 682225d46eSJiawei Lin object FuOpType { 6957a10886SXuan Hu def apply() = UInt(FuOpTypeWidth.W) 7034f9ccd0SZiyue Zhang def X = BitPat("b0_0000_0000") 7134f9ccd0SZiyue Zhang def FMVXF = BitPat("b1_1000_0000") //for fmv_x_d & fmv_x_w 72ebd97ecbSzhanglinjuan } 73518d8658SYinan Xu 74b189aafaSzmx object I2fType { 75b189aafaSzmx // move/cvt ## i64/i32(input) ## f64/f32/f16(output) ## hassign 76b189aafaSzmx def fcvt_h_wu = BitPat("b0_0_00_0") 77b189aafaSzmx def fcvt_h_w = BitPat("b0_0_00_1") 78b189aafaSzmx def fcvt_h_lu = BitPat("b0_1_00_0") 79b189aafaSzmx def fcvt_h_l = BitPat("b0_1_00_1") 80b189aafaSzmx 81b189aafaSzmx def fcvt_s_wu = BitPat("b0_0_01_0") 82b189aafaSzmx def fcvt_s_w = BitPat("b0_0_01_1") 83b189aafaSzmx def fcvt_s_lu = BitPat("b0_1_01_0") 84b189aafaSzmx def fcvt_s_l = BitPat("b0_1_01_1") 85b189aafaSzmx 86b189aafaSzmx def fcvt_d_wu = BitPat("b0_0_10_0") 87b189aafaSzmx def fcvt_d_w = BitPat("b0_0_10_1") 88b189aafaSzmx def fcvt_d_lu = BitPat("b0_1_10_0") 89b189aafaSzmx def fcvt_d_l = BitPat("b0_1_10_1") 90b189aafaSzmx 91b189aafaSzmx } 927f2b7720SXuan Hu object VlduType { 936dbb4e08SXuan Hu // bit encoding: | vector or scala (2bit) || mop (2bit) | lumop(5bit) | 94c379dcbeSZiyue-Zhang // only unit-stride use lumop 95c379dcbeSZiyue-Zhang // mop [1:0] 96c379dcbeSZiyue-Zhang // 0 0 : unit-stride 97c379dcbeSZiyue-Zhang // 0 1 : indexed-unordered 98c379dcbeSZiyue-Zhang // 1 0 : strided 99c379dcbeSZiyue-Zhang // 1 1 : indexed-ordered 100c379dcbeSZiyue-Zhang // lumop[4:0] 101c379dcbeSZiyue-Zhang // 0 0 0 0 0 : unit-stride load 102c379dcbeSZiyue-Zhang // 0 1 0 0 0 : unit-stride, whole register load 103c379dcbeSZiyue-Zhang // 0 1 0 1 1 : unit-stride, mask load, EEW=8 104c379dcbeSZiyue-Zhang // 1 0 0 0 0 : unit-stride fault-only-first 1056dbb4e08SXuan Hu def vle = "b01_00_00000".U 1066dbb4e08SXuan Hu def vlr = "b01_00_01000".U // whole 1076dbb4e08SXuan Hu def vlm = "b01_00_01011".U // mask 1086dbb4e08SXuan Hu def vleff = "b01_00_10000".U 1096dbb4e08SXuan Hu def vluxe = "b01_01_00000".U // index 1106dbb4e08SXuan Hu def vlse = "b01_10_00000".U // strided 1116dbb4e08SXuan Hu def vloxe = "b01_11_00000".U // index 11292c6b7edSzhanglinjuan 1130b55f3fbSlwd def isWhole (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U && (fuOpType(8) ^ fuOpType(7)) 1140b55f3fbSlwd def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U && (fuOpType(8) ^ fuOpType(7)) 1150b55f3fbSlwd def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U && (fuOpType(8) ^ fuOpType(7)) 1160b55f3fbSlwd def isIndexed(fuOpType: UInt): Bool = fuOpType(5) && (fuOpType(8) ^ fuOpType(7)) 1176dbb4e08SXuan Hu def isVecLd (fuOpType: UInt): Bool = fuOpType(8, 7) === "b01".U 118575665baSXuan Hu def isFof (fuOpType: UInt): Bool = isVecLd(fuOpType) && fuOpType(4) 1197f2b7720SXuan Hu } 1207f2b7720SXuan Hu 1217f2b7720SXuan Hu object VstuType { 122c379dcbeSZiyue-Zhang // bit encoding: | padding (2bit) || mop (2bit) | sumop(5bit) | 123c379dcbeSZiyue-Zhang // only unit-stride use sumop 124c379dcbeSZiyue-Zhang // mop [1:0] 125c379dcbeSZiyue-Zhang // 0 0 : unit-stride 126c379dcbeSZiyue-Zhang // 0 1 : indexed-unordered 127c379dcbeSZiyue-Zhang // 1 0 : strided 128c379dcbeSZiyue-Zhang // 1 1 : indexed-ordered 129c379dcbeSZiyue-Zhang // sumop[4:0] 130c379dcbeSZiyue-Zhang // 0 0 0 0 0 : unit-stride load 131c379dcbeSZiyue-Zhang // 0 1 0 0 0 : unit-stride, whole register load 132c379dcbeSZiyue-Zhang // 0 1 0 1 1 : unit-stride, mask load, EEW=8 1336dbb4e08SXuan Hu def vse = "b10_00_00000".U 1346dbb4e08SXuan Hu def vsr = "b10_00_01000".U // whole 1356dbb4e08SXuan Hu def vsm = "b10_00_01011".U // mask 1366dbb4e08SXuan Hu def vsuxe = "b10_01_00000".U // index 1376dbb4e08SXuan Hu def vsse = "b10_10_00000".U // strided 1386dbb4e08SXuan Hu def vsoxe = "b10_11_00000".U // index 13992c6b7edSzhanglinjuan 1400b55f3fbSlwd def isWhole (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U && (fuOpType(8) ^ fuOpType(7)) 1410b55f3fbSlwd def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U && (fuOpType(8) ^ fuOpType(7)) 1420b55f3fbSlwd def isStrided(fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U && (fuOpType(8) ^ fuOpType(7)) 1430b55f3fbSlwd def isIndexed(fuOpType: UInt): Bool = fuOpType(5) && (fuOpType(8) ^ fuOpType(7)) 1446dbb4e08SXuan Hu def isVecSt (fuOpType: UInt): Bool = fuOpType(8, 7) === "b10".U 1457f2b7720SXuan Hu } 1467f2b7720SXuan Hu 147d6059658SZiyue Zhang object IF2VectorType { 148b1712600SZiyue Zhang // use last 2 bits for vsew 149b1712600SZiyue Zhang def iDup2Vec = "b1_00".U 1505820cff8Slewislzh def fDup2Vec = "b1_01".U 151b1712600SZiyue Zhang def immDup2Vec = "b1_10".U 152b1712600SZiyue Zhang def i2Vec = "b0_00".U 153395c8649SZiyue-Zhang def f2Vec = "b0_01".U 154b1712600SZiyue Zhang def imm2Vec = "b0_10".U 155b1712600SZiyue Zhang def needDup(bits: UInt): Bool = bits(2) 156b1712600SZiyue Zhang def isImm(bits: UInt): Bool = bits(1) 1575820cff8Slewislzh def isFp(bits: UInt): Bool = bits(0) 1585820cff8Slewislzh def isFmv(bits: UInt): Bool = bits(0) & !bits(2) 159964d9a87SZiyue Zhang def FMX_D_X = "b0_01_11".U 160964d9a87SZiyue Zhang def FMX_W_X = "b0_01_10".U 161b189aafaSzmx def FMX_H_X = "b0_01_01".U 162d6059658SZiyue Zhang } 163d6059658SZiyue Zhang 164a3edac52SYinan Xu object CommitType { 165c3abb8b6SYinan Xu def NORMAL = "b000".U // int/fp 166c3abb8b6SYinan Xu def BRANCH = "b001".U // branch 167c3abb8b6SYinan Xu def LOAD = "b010".U // load 168c3abb8b6SYinan Xu def STORE = "b011".U // store 169518d8658SYinan Xu 170c3abb8b6SYinan Xu def apply() = UInt(3.W) 171c3abb8b6SYinan Xu def isFused(commitType: UInt): Bool = commitType(2) 172c3abb8b6SYinan Xu def isLoadStore(commitType: UInt): Bool = !isFused(commitType) && commitType(1) 173c3abb8b6SYinan Xu def lsInstIsStore(commitType: UInt): Bool = commitType(0) 174c3abb8b6SYinan Xu def isStore(commitType: UInt): Bool = isLoadStore(commitType) && lsInstIsStore(commitType) 175c3abb8b6SYinan Xu def isBranch(commitType: UInt): Bool = commitType(0) && !commitType(1) && !isFused(commitType) 176518d8658SYinan Xu } 177bfb958a3SYinan Xu 178bfb958a3SYinan Xu object RedirectLevel { 1792d7c7105SYinan Xu def flushAfter = "b0".U 1802d7c7105SYinan Xu def flush = "b1".U 181bfb958a3SYinan Xu 1822d7c7105SYinan Xu def apply() = UInt(1.W) 1832d7c7105SYinan Xu // def isUnconditional(level: UInt) = level(1) 184bfb958a3SYinan Xu def flushItself(level: UInt) = level(0) 1852d7c7105SYinan Xu // def isException(level: UInt) = level(1) && level(0) 186bfb958a3SYinan Xu } 187baf8def6SYinan Xu 188baf8def6SYinan Xu object ExceptionVec { 189d0de7e4aSpeixiaokun val ExceptionVecSize = 24 190da3bf434SMaxpicca-Li def apply() = Vec(ExceptionVecSize, Bool()) 191248b9a04SYanqin Li def apply(init: Bool) = VecInit(Seq.fill(ExceptionVecSize)(init)) 192baf8def6SYinan Xu } 193a8e04b1dSYinan Xu 194c60c1ab4SWilliam Wang object PMAMode { 1958d9a04fcSWilliam Wang def R = "b1".U << 0 //readable 1968d9a04fcSWilliam Wang def W = "b1".U << 1 //writeable 1978d9a04fcSWilliam Wang def X = "b1".U << 2 //executable 1988d9a04fcSWilliam Wang def I = "b1".U << 3 //cacheable: icache 1998d9a04fcSWilliam Wang def D = "b1".U << 4 //cacheable: dcache 2008d9a04fcSWilliam Wang def S = "b1".U << 5 //enable speculative access 201cff68e26SWilliam Wang def A = "b1".U << 6 //enable atomic operation, A imply R & W 2028d9a04fcSWilliam Wang def C = "b1".U << 7 //if it is cacheable is configable 203c60c1ab4SWilliam Wang def Reserved = "b0".U 204c60c1ab4SWilliam Wang 205c60c1ab4SWilliam Wang def apply() = UInt(7.W) 206c60c1ab4SWilliam Wang 207c60c1ab4SWilliam Wang def read(mode: UInt) = mode(0) 208c60c1ab4SWilliam Wang def write(mode: UInt) = mode(1) 209c60c1ab4SWilliam Wang def execute(mode: UInt) = mode(2) 210c60c1ab4SWilliam Wang def icache(mode: UInt) = mode(3) 211c60c1ab4SWilliam Wang def dcache(mode: UInt) = mode(4) 212c60c1ab4SWilliam Wang def speculate(mode: UInt) = mode(5) 213c60c1ab4SWilliam Wang def atomic(mode: UInt) = mode(6) 214c60c1ab4SWilliam Wang def configable_cache(mode: UInt) = mode(7) 215c60c1ab4SWilliam Wang 216c60c1ab4SWilliam Wang def strToMode(s: String) = { 217423b9255SWilliam Wang var result = 0.U(8.W) 218c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("R") >= 0) result = result + R 219c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("W") >= 0) result = result + W 220c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("X") >= 0) result = result + X 221c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("I") >= 0) result = result + I 222c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("D") >= 0) result = result + D 223c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("S") >= 0) result = result + S 224c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("A") >= 0) result = result + A 225c60c1ab4SWilliam Wang if (s.toUpperCase.indexOf("C") >= 0) result = result + C 226c60c1ab4SWilliam Wang result 227c60c1ab4SWilliam Wang } 228c60c1ab4SWilliam Wang } 2292225d46eSJiawei Lin 2302225d46eSJiawei Lin 2312225d46eSJiawei Lin object CSROpType { 23292c61038SXuan Hu // | func3| 2331be7b39aSXuan Hu def jmp = "b010_000".U 2341be7b39aSXuan Hu def wfi = "b100_000".U 2356520f4f4STang Haojin def wrs_nto = "b100_010".U 2366520f4f4STang Haojin def wrs_sto = "b100_011".U 2371be7b39aSXuan Hu def wrt = "b001_001".U 2381be7b39aSXuan Hu def set = "b001_010".U 2391be7b39aSXuan Hu def clr = "b001_011".U 2401be7b39aSXuan Hu def wrti = "b001_101".U 2411be7b39aSXuan Hu def seti = "b001_110".U 2421be7b39aSXuan Hu def clri = "b001_111".U 2431be7b39aSXuan Hu 2441be7b39aSXuan Hu def isSystemOp (op: UInt): Bool = op(4) 2456520f4f4STang Haojin def isWfi (op: UInt): Bool = op(5) && !op(1) 2466520f4f4STang Haojin def isWrsNto (op: UInt): Bool = op(5) && op(1, 0) === "b10".U 2476520f4f4STang Haojin def isWrsSto (op: UInt): Bool = op(5) && op(1, 0) === "b11".U 2481be7b39aSXuan Hu def isCsrAccess(op: UInt): Bool = op(3) 24992c61038SXuan Hu def isReadOnly (op: UInt): Bool = op(3) && op(2, 0) === 0.U 25092c61038SXuan Hu def notReadOnly(op: UInt): Bool = op(3) && op(2, 0) =/= 0.U 25192c61038SXuan Hu def isCSRRW (op: UInt): Bool = op(3) && op(1, 0) === "b01".U 25292c61038SXuan Hu def isCSRRSorRC(op: UInt): Bool = op(3) && op(1) 253f7c21cb5SXuan Hu 254f7c21cb5SXuan Hu def getCSROp(op: UInt) = op(1, 0) 255f7c21cb5SXuan Hu def needImm(op: UInt) = op(2) 25692c61038SXuan Hu 25792c61038SXuan Hu def getFunc3(op: UInt) = op(2, 0) 2582225d46eSJiawei Lin } 2592225d46eSJiawei Lin 2602225d46eSJiawei Lin // jump 2612225d46eSJiawei Lin object JumpOpType { 2622225d46eSJiawei Lin def jal = "b00".U 2632225d46eSJiawei Lin def jalr = "b01".U 2642225d46eSJiawei Lin def auipc = "b10".U 2652225d46eSJiawei Lin// def call = "b11_011".U 2662225d46eSJiawei Lin// def ret = "b11_100".U 2672225d46eSJiawei Lin def jumpOpisJalr(op: UInt) = op(0) 2682225d46eSJiawei Lin def jumpOpisAuipc(op: UInt) = op(1) 2692225d46eSJiawei Lin } 2702225d46eSJiawei Lin 2712225d46eSJiawei Lin object FenceOpType { 2722225d46eSJiawei Lin def fence = "b10000".U 2732225d46eSJiawei Lin def sfence = "b10001".U 2742225d46eSJiawei Lin def fencei = "b10010".U 275d0de7e4aSpeixiaokun def hfence_v = "b10011".U 276d0de7e4aSpeixiaokun def hfence_g = "b10100".U 277af2f7849Shappy-lx def nofence= "b00000".U 2782225d46eSJiawei Lin } 2792225d46eSJiawei Lin 2802225d46eSJiawei Lin object ALUOpType { 281ee8ff153Szfw // shift optype 282675acc68SYinan Xu def slliuw = "b000_0000".U // slliuw: ZEXT(src1[31:0]) << shamt 283675acc68SYinan Xu def sll = "b000_0001".U // sll: src1 << src2 284ee8ff153Szfw 285675acc68SYinan Xu def bclr = "b000_0010".U // bclr: src1 & ~(1 << src2[5:0]) 286675acc68SYinan Xu def bset = "b000_0011".U // bset: src1 | (1 << src2[5:0]) 287675acc68SYinan Xu def binv = "b000_0100".U // binv: src1 ^ ~(1 << src2[5:0]) 288ee8ff153Szfw 289675acc68SYinan Xu def srl = "b000_0101".U // srl: src1 >> src2 290675acc68SYinan Xu def bext = "b000_0110".U // bext: (src1 >> src2)[0] 291675acc68SYinan Xu def sra = "b000_0111".U // sra: src1 >> src2 (arithmetic) 292ee8ff153Szfw 2937b441e5eSYinan Xu def rol = "b000_1001".U // rol: (src1 << src2) | (src1 >> (xlen - src2)) 2947b441e5eSYinan Xu def ror = "b000_1011".U // ror: (src1 >> src2) | (src1 << (xlen - src2)) 295184a1958Szfw 296ee8ff153Szfw // RV64 32bit optype 297675acc68SYinan Xu def addw = "b001_0000".U // addw: SEXT((src1 + src2)[31:0]) 298675acc68SYinan Xu def oddaddw = "b001_0001".U // oddaddw: SEXT((src1[0] + src2)[31:0]) 299675acc68SYinan Xu def subw = "b001_0010".U // subw: SEXT((src1 - src2)[31:0]) 30054711376Ssinsanction def lui32addw = "b001_0011".U // lui32addw: SEXT(SEXT(src2[11:0], 32) + {src2[31:12], 12'b0}, 64) 301ee8ff153Szfw 302675acc68SYinan Xu def addwbit = "b001_0100".U // addwbit: (src1 + src2)[0] 303675acc68SYinan Xu def addwbyte = "b001_0101".U // addwbyte: (src1 + src2)[7:0] 304675acc68SYinan Xu def addwzexth = "b001_0110".U // addwzexth: ZEXT((src1 + src2)[15:0]) 305675acc68SYinan Xu def addwsexth = "b001_0111".U // addwsexth: SEXT((src1 + src2)[15:0]) 306ee8ff153Szfw 307675acc68SYinan Xu def sllw = "b001_1000".U // sllw: SEXT((src1 << src2)[31:0]) 308675acc68SYinan Xu def srlw = "b001_1001".U // srlw: SEXT((src1[31:0] >> src2)[31:0]) 309675acc68SYinan Xu def sraw = "b001_1010".U // sraw: SEXT((src1[31:0] >> src2)[31:0]) 310675acc68SYinan Xu def rolw = "b001_1100".U 311675acc68SYinan Xu def rorw = "b001_1101".U 312675acc68SYinan Xu 313675acc68SYinan Xu // ADD-op 314675acc68SYinan Xu def adduw = "b010_0000".U // adduw: src1[31:0] + src2 315675acc68SYinan Xu def add = "b010_0001".U // add: src1 + src2 316675acc68SYinan Xu def oddadd = "b010_0010".U // oddadd: src1[0] + src2 317fe528fd6Ssinsanction def lui32add = "b010_0011".U // lui32add: SEXT(src2[11:0]) + {src2[63:12], 12'b0} 318675acc68SYinan Xu 319675acc68SYinan Xu def sr29add = "b010_0100".U // sr29add: src1[63:29] + src2 320675acc68SYinan Xu def sr30add = "b010_0101".U // sr30add: src1[63:30] + src2 321675acc68SYinan Xu def sr31add = "b010_0110".U // sr31add: src1[63:31] + src2 322675acc68SYinan Xu def sr32add = "b010_0111".U // sr32add: src1[63:32] + src2 323675acc68SYinan Xu 324675acc68SYinan Xu def sh1adduw = "b010_1000".U // sh1adduw: {src1[31:0], 1'b0} + src2 325675acc68SYinan Xu def sh1add = "b010_1001".U // sh1add: {src1[62:0], 1'b0} + src2 326675acc68SYinan Xu def sh2adduw = "b010_1010".U // sh2add_uw: {src1[31:0], 2'b0} + src2 327675acc68SYinan Xu def sh2add = "b010_1011".U // sh2add: {src1[61:0], 2'b0} + src2 328675acc68SYinan Xu def sh3adduw = "b010_1100".U // sh3add_uw: {src1[31:0], 3'b0} + src2 329675acc68SYinan Xu def sh3add = "b010_1101".U // sh3add: {src1[60:0], 3'b0} + src2 330675acc68SYinan Xu def sh4add = "b010_1111".U // sh4add: {src1[59:0], 4'b0} + src2 331675acc68SYinan Xu 332675acc68SYinan Xu // SUB-op: src1 - src2 333675acc68SYinan Xu def sub = "b011_0000".U 334675acc68SYinan Xu def sltu = "b011_0001".U 335675acc68SYinan Xu def slt = "b011_0010".U 336675acc68SYinan Xu def maxu = "b011_0100".U 337675acc68SYinan Xu def minu = "b011_0101".U 338675acc68SYinan Xu def max = "b011_0110".U 339675acc68SYinan Xu def min = "b011_0111".U 340675acc68SYinan Xu 341545d7be0SYangyu Chen // Zicond 342545d7be0SYangyu Chen def czero_eqz = "b111_0100".U 343545d7be0SYangyu Chen def czero_nez = "b111_0110".U 344545d7be0SYangyu Chen 345675acc68SYinan Xu // misc optype 346675acc68SYinan Xu def and = "b100_0000".U 347675acc68SYinan Xu def andn = "b100_0001".U 348675acc68SYinan Xu def or = "b100_0010".U 349675acc68SYinan Xu def orn = "b100_0011".U 350675acc68SYinan Xu def xor = "b100_0100".U 351675acc68SYinan Xu def xnor = "b100_0101".U 352675acc68SYinan Xu def orcb = "b100_0110".U 353675acc68SYinan Xu 354675acc68SYinan Xu def sextb = "b100_1000".U 355675acc68SYinan Xu def packh = "b100_1001".U 356675acc68SYinan Xu def sexth = "b100_1010".U 357675acc68SYinan Xu def packw = "b100_1011".U 358675acc68SYinan Xu 359675acc68SYinan Xu def revb = "b101_0000".U 360675acc68SYinan Xu def rev8 = "b101_0001".U 361675acc68SYinan Xu def pack = "b101_0010".U 362675acc68SYinan Xu def orh48 = "b101_0011".U 363675acc68SYinan Xu 364675acc68SYinan Xu def szewl1 = "b101_1000".U 365675acc68SYinan Xu def szewl2 = "b101_1001".U 366675acc68SYinan Xu def szewl3 = "b101_1010".U 367675acc68SYinan Xu def byte2 = "b101_1011".U 368675acc68SYinan Xu 369675acc68SYinan Xu def andlsb = "b110_0000".U 370675acc68SYinan Xu def andzexth = "b110_0001".U 371675acc68SYinan Xu def orlsb = "b110_0010".U 372675acc68SYinan Xu def orzexth = "b110_0011".U 373675acc68SYinan Xu def xorlsb = "b110_0100".U 374675acc68SYinan Xu def xorzexth = "b110_0101".U 375675acc68SYinan Xu def orcblsb = "b110_0110".U 376675acc68SYinan Xu def orcbzexth = "b110_0111".U 377675acc68SYinan Xu 378675acc68SYinan Xu def isAddw(func: UInt) = func(6, 4) === "b001".U && !func(3) && !func(1) 379675acc68SYinan Xu def isSimpleLogic(func: UInt) = func(6, 4) === "b100".U && !func(0) 380675acc68SYinan Xu def logicToLsb(func: UInt) = Cat("b110".U(3.W), func(3, 1), 0.U(1.W)) 381675acc68SYinan Xu def logicToZexth(func: UInt) = Cat("b110".U(3.W), func(3, 1), 1.U(1.W)) 382675acc68SYinan Xu 38357a10886SXuan Hu def apply() = UInt(FuOpTypeWidth.W) 3842225d46eSJiawei Lin } 3852225d46eSJiawei Lin 386d91483a6Sfdy object VSETOpType { 387a8db15d8Sfdy val setVlmaxBit = 0 388a8db15d8Sfdy val keepVlBit = 1 389a8db15d8Sfdy // destTypeBit == 0: write vl to rd 390a8db15d8Sfdy // destTypeBit == 1: write vconfig 391a8db15d8Sfdy val destTypeBit = 5 392a8db15d8Sfdy 393a32c56f4SXuan Hu // vsetvli's uop 394a32c56f4SXuan Hu // rs1!=x0, normal 395a32c56f4SXuan Hu // uop0: r(rs1), w(vconfig) | x[rs1],vtypei -> vconfig 396a32c56f4SXuan Hu // uop1: r(rs1), w(rd) | x[rs1],vtypei -> x[rd] 397a32c56f4SXuan Hu def uvsetvcfg_xi = "b1010_0000".U 398a32c56f4SXuan Hu def uvsetrd_xi = "b1000_0000".U 399a32c56f4SXuan Hu // rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype 400a32c56f4SXuan Hu // uop0: w(vconfig) | vlmax, vtypei -> vconfig 401a32c56f4SXuan Hu // uop1: w(rd) | vlmax, vtypei -> x[rd] 402a32c56f4SXuan Hu def uvsetvcfg_vlmax_i = "b1010_0001".U 403a32c56f4SXuan Hu def uvsetrd_vlmax_i = "b1000_0001".U 404a32c56f4SXuan Hu // rs1==x0, rd==x0, keep vl, set vtype 405a32c56f4SXuan Hu // uop0: r(vconfig), w(vconfig) | ld_vconfig.vl, vtypei -> vconfig 406a32c56f4SXuan Hu def uvsetvcfg_keep_v = "b1010_0010".U 407d91483a6Sfdy 408a32c56f4SXuan Hu // vsetvl's uop 409a32c56f4SXuan Hu // rs1!=x0, normal 410a32c56f4SXuan Hu // uop0: r(rs1,rs2), w(vconfig) | x[rs1],x[rs2] -> vconfig 411a32c56f4SXuan Hu // uop1: r(rs1,rs2), w(rd) | x[rs1],x[rs2] -> x[rd] 412a32c56f4SXuan Hu def uvsetvcfg_xx = "b0110_0000".U 413a32c56f4SXuan Hu def uvsetrd_xx = "b0100_0000".U 414a32c56f4SXuan Hu // rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype 415a32c56f4SXuan Hu // uop0: r(rs2), w(vconfig) | vlmax, vtypei -> vconfig 416a32c56f4SXuan Hu // uop1: r(rs2), w(rd) | vlmax, vtypei -> x[rd] 417a32c56f4SXuan Hu def uvsetvcfg_vlmax_x = "b0110_0001".U 418a32c56f4SXuan Hu def uvsetrd_vlmax_x = "b0100_0001".U 419a32c56f4SXuan Hu // rs1==x0, rd==x0, keep vl, set vtype 420a32c56f4SXuan Hu // uop0: r(rs2), w(vtmp) | x[rs2] -> vtmp 421a32c56f4SXuan Hu // uop0: r(vconfig,vtmp), w(vconfig) | old_vconfig.vl, vtmp -> vconfig 422a32c56f4SXuan Hu def uvmv_v_x = "b0110_0010".U 423a32c56f4SXuan Hu def uvsetvcfg_vv = "b0111_0010".U 424a32c56f4SXuan Hu 425a32c56f4SXuan Hu // vsetivli's uop 426a32c56f4SXuan Hu // uop0: w(vconfig) | vli, vtypei -> vconfig 427a32c56f4SXuan Hu // uop1: w(rd) | vli, vtypei -> x[rd] 428a32c56f4SXuan Hu def uvsetvcfg_ii = "b0010_0000".U 429a32c56f4SXuan Hu def uvsetrd_ii = "b0000_0000".U 430a32c56f4SXuan Hu 431cc1eb70dSXuan Hu // read vec, write int 432cc1eb70dSXuan Hu // keep vl 433cc1eb70dSXuan Hu def csrrvl = "b0001_0110".U 434cc1eb70dSXuan Hu 435a32c56f4SXuan Hu def isVsetvl (func: UInt) = func(6) 436a32c56f4SXuan Hu def isVsetvli (func: UInt) = func(7) 437a32c56f4SXuan Hu def isVsetivli(func: UInt) = func(7, 6) === 0.U 438a32c56f4SXuan Hu def isNormal (func: UInt) = func(1, 0) === 0.U 439a8db15d8Sfdy def isSetVlmax(func: UInt) = func(setVlmaxBit) 440a8db15d8Sfdy def isKeepVl (func: UInt) = func(keepVlBit) 441a32c56f4SXuan Hu // RG: region 442a32c56f4SXuan Hu def writeIntRG(func: UInt) = !func(5) 443a32c56f4SXuan Hu def writeVecRG(func: UInt) = func(5) 444a32c56f4SXuan Hu def readIntRG (func: UInt) = !func(4) 445a32c56f4SXuan Hu def readVecRG (func: UInt) = func(4) 446a8db15d8Sfdy // modify fuOpType 447a8db15d8Sfdy def keepVl(func: UInt) = func | (1 << keepVlBit).U 448a8db15d8Sfdy def setVlmax(func: UInt) = func | (1 << setVlmaxBit).U 449d91483a6Sfdy } 450d91483a6Sfdy 4513b739f49SXuan Hu object BRUOpType { 4523b739f49SXuan Hu // branch 4533b739f49SXuan Hu def beq = "b000_000".U 4543b739f49SXuan Hu def bne = "b000_001".U 4553b739f49SXuan Hu def blt = "b000_100".U 4563b739f49SXuan Hu def bge = "b000_101".U 4573b739f49SXuan Hu def bltu = "b001_000".U 4583b739f49SXuan Hu def bgeu = "b001_001".U 4593b739f49SXuan Hu 4603b739f49SXuan Hu def getBranchType(func: UInt) = func(3, 1) 4613b739f49SXuan Hu def isBranchInvert(func: UInt) = func(0) 4623b739f49SXuan Hu } 4633b739f49SXuan Hu 4643b739f49SXuan Hu object MULOpType { 4653b739f49SXuan Hu // mul 4663b739f49SXuan Hu // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) | 4673b739f49SXuan Hu def mul = "b00000".U 4683b739f49SXuan Hu def mulh = "b00001".U 4693b739f49SXuan Hu def mulhsu = "b00010".U 4703b739f49SXuan Hu def mulhu = "b00011".U 4713b739f49SXuan Hu def mulw = "b00100".U 4723b739f49SXuan Hu 4733b739f49SXuan Hu def mulw7 = "b01100".U 4743b739f49SXuan Hu def isSign(op: UInt) = !op(1) 4753b739f49SXuan Hu def isW(op: UInt) = op(2) 4763b739f49SXuan Hu def isH(op: UInt) = op(1, 0) =/= 0.U 4773b739f49SXuan Hu def getOp(op: UInt) = Cat(op(3), op(1, 0)) 4783b739f49SXuan Hu } 4793b739f49SXuan Hu 4803b739f49SXuan Hu object DIVOpType { 4813b739f49SXuan Hu // div 4823b739f49SXuan Hu // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) | 4833b739f49SXuan Hu def div = "b10000".U 4843b739f49SXuan Hu def divu = "b10010".U 4853b739f49SXuan Hu def rem = "b10001".U 4863b739f49SXuan Hu def remu = "b10011".U 4873b739f49SXuan Hu 4883b739f49SXuan Hu def divw = "b10100".U 4893b739f49SXuan Hu def divuw = "b10110".U 4903b739f49SXuan Hu def remw = "b10101".U 4913b739f49SXuan Hu def remuw = "b10111".U 4923b739f49SXuan Hu 4933b739f49SXuan Hu def isSign(op: UInt) = !op(1) 4943b739f49SXuan Hu def isW(op: UInt) = op(2) 4953b739f49SXuan Hu def isH(op: UInt) = op(0) 4963b739f49SXuan Hu } 4973b739f49SXuan Hu 4982225d46eSJiawei Lin object MDUOpType { 4992225d46eSJiawei Lin // mul 5002225d46eSJiawei Lin // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) | 5012225d46eSJiawei Lin def mul = "b00000".U 5022225d46eSJiawei Lin def mulh = "b00001".U 5032225d46eSJiawei Lin def mulhsu = "b00010".U 5042225d46eSJiawei Lin def mulhu = "b00011".U 5052225d46eSJiawei Lin def mulw = "b00100".U 5062225d46eSJiawei Lin 50788825c5cSYinan Xu def mulw7 = "b01100".U 50888825c5cSYinan Xu 5092225d46eSJiawei Lin // div 5102225d46eSJiawei Lin // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) | 51188825c5cSYinan Xu def div = "b10000".U 51288825c5cSYinan Xu def divu = "b10010".U 51388825c5cSYinan Xu def rem = "b10001".U 51488825c5cSYinan Xu def remu = "b10011".U 5152225d46eSJiawei Lin 51688825c5cSYinan Xu def divw = "b10100".U 51788825c5cSYinan Xu def divuw = "b10110".U 51888825c5cSYinan Xu def remw = "b10101".U 51988825c5cSYinan Xu def remuw = "b10111".U 5202225d46eSJiawei Lin 52188825c5cSYinan Xu def isMul(op: UInt) = !op(4) 52288825c5cSYinan Xu def isDiv(op: UInt) = op(4) 5232225d46eSJiawei Lin 5242225d46eSJiawei Lin def isDivSign(op: UInt) = isDiv(op) && !op(1) 5252225d46eSJiawei Lin def isW(op: UInt) = op(2) 5262225d46eSJiawei Lin def isH(op: UInt) = (isDiv(op) && op(0)) || (isMul(op) && op(1, 0) =/= 0.U) 5272225d46eSJiawei Lin def getMulOp(op: UInt) = op(1, 0) 5282225d46eSJiawei Lin } 5292225d46eSJiawei Lin 5302225d46eSJiawei Lin object LSUOpType { 531136f6497SXiaokun-Pei // The max length is 6 bits 532d200f594SWilliam Wang // load pipeline 5332225d46eSJiawei Lin 534d200f594SWilliam Wang // normal load 535d200f594SWilliam Wang // Note: bit(1, 0) are size, DO NOT CHANGE 536d200f594SWilliam Wang // bit encoding: | load 0 | is unsigned(1bit) | size(2bit) | 537d200f594SWilliam Wang def lb = "b0000".U 538d200f594SWilliam Wang def lh = "b0001".U 539d200f594SWilliam Wang def lw = "b0010".U 540d200f594SWilliam Wang def ld = "b0011".U 541d200f594SWilliam Wang def lbu = "b0100".U 542d200f594SWilliam Wang def lhu = "b0101".U 543d200f594SWilliam Wang def lwu = "b0110".U 544d0de7e4aSpeixiaokun // hypervior load 54584c44d24Slwd // bit encoding: | hlv 1 | hlvx 1 | is unsigned(1bit) | size(2bit) | 546d0de7e4aSpeixiaokun def hlvb = "b10000".U 547d0de7e4aSpeixiaokun def hlvh = "b10001".U 548d0de7e4aSpeixiaokun def hlvw = "b10010".U 549d0de7e4aSpeixiaokun def hlvd = "b10011".U 550d0de7e4aSpeixiaokun def hlvbu = "b10100".U 551d0de7e4aSpeixiaokun def hlvhu = "b10101".U 552d0de7e4aSpeixiaokun def hlvwu = "b10110".U 553136f6497SXiaokun-Pei def hlvxhu = "b11101".U 554136f6497SXiaokun-Pei def hlvxwu = "b11110".U 5550b55f3fbSlwd def isHlv(op: UInt): Bool = op(4) && (op(5) === "b0".U) && (op(8, 7) === "b00".U) 5560b55f3fbSlwd def isHlvx(op: UInt): Bool = op(4) && op(3) && (op(5) === "b0".U) && (op(8, 7) === "b00".U) 557ca18a0b4SWilliam Wang 558d200f594SWilliam Wang // Zicbop software prefetch 559d200f594SWilliam Wang // bit encoding: | prefetch 1 | 0 | prefetch type (2bit) | 560d200f594SWilliam Wang def prefetch_i = "b1000".U // TODO 561d200f594SWilliam Wang def prefetch_r = "b1001".U 562d200f594SWilliam Wang def prefetch_w = "b1010".U 563ca18a0b4SWilliam Wang 5640b55f3fbSlwd def isPrefetch(op: UInt): Bool = op(3) && (op(5, 4) === "b000".U) && (op(8, 7) === "b00".U) 565d200f594SWilliam Wang 566d200f594SWilliam Wang // store pipeline 567d200f594SWilliam Wang // normal store 568d200f594SWilliam Wang // bit encoding: | store 00 | size(2bit) | 569d200f594SWilliam Wang def sb = "b0000".U 570d200f594SWilliam Wang def sh = "b0001".U 571d200f594SWilliam Wang def sw = "b0010".U 572d200f594SWilliam Wang def sd = "b0011".U 573d200f594SWilliam Wang 574d0de7e4aSpeixiaokun //hypervisor store 575d0de7e4aSpeixiaokun // bit encoding: |hsv 1 | store 00 | size(2bit) | 576d0de7e4aSpeixiaokun def hsvb = "b10000".U 577d0de7e4aSpeixiaokun def hsvh = "b10001".U 578d0de7e4aSpeixiaokun def hsvw = "b10010".U 579d0de7e4aSpeixiaokun def hsvd = "b10011".U 5800b55f3fbSlwd def isHsv(op: UInt): Bool = op(4) && (op(5) === "b0".U) && (op(8, 7) === "b00".U) 581d200f594SWilliam Wang // l1 cache op 582d200f594SWilliam Wang // bit encoding: | cbo_zero 01 | size(2bit) 11 | 583d200f594SWilliam Wang def cbo_zero = "b0111".U 584d200f594SWilliam Wang 585d200f594SWilliam Wang // llc op 586d200f594SWilliam Wang // bit encoding: | prefetch 11 | suboptype(2bit) | 587d200f594SWilliam Wang def cbo_clean = "b1100".U 588d200f594SWilliam Wang def cbo_flush = "b1101".U 589d200f594SWilliam Wang def cbo_inval = "b1110".U 590d200f594SWilliam Wang 591136f6497SXiaokun-Pei def isCbo(op: UInt): Bool = op(3, 2) === "b11".U && (op(6, 4) === "b000".U) 592*3c808de0SAnzo def isCboAll(op: UInt): Bool = isCbo(op) || op(3,0) === cbo_zero 5931eae6a3fShappy-lx def isCboClean(op: UInt): Bool = isCbo(op) && (op(3, 0) === cbo_clean) 5941eae6a3fShappy-lx def isCboFlush(op: UInt): Bool = isCbo(op) && (op(3, 0) === cbo_flush) 5951eae6a3fShappy-lx def isCboInval(op: UInt): Bool = isCbo(op) && (op(3, 0) === cbo_inval) 5962225d46eSJiawei Lin 5972225d46eSJiawei Lin // atomics 5982225d46eSJiawei Lin // bit(1, 0) are size 5992225d46eSJiawei Lin // since atomics use a different fu type 6002225d46eSJiawei Lin // so we can safely reuse other load/store's encodings 601d200f594SWilliam Wang // bit encoding: | optype(4bit) | size (2bit) | 60238c29594Szhanglinjuan def AMOFuOpWidth = 6 6032225d46eSJiawei Lin def lr_w = "b000010".U 6042225d46eSJiawei Lin def sc_w = "b000110".U 6052225d46eSJiawei Lin def amoswap_w = "b001010".U 6062225d46eSJiawei Lin def amoadd_w = "b001110".U 6072225d46eSJiawei Lin def amoxor_w = "b010010".U 6082225d46eSJiawei Lin def amoand_w = "b010110".U 6092225d46eSJiawei Lin def amoor_w = "b011010".U 6102225d46eSJiawei Lin def amomin_w = "b011110".U 6112225d46eSJiawei Lin def amomax_w = "b100010".U 6122225d46eSJiawei Lin def amominu_w = "b100110".U 6132225d46eSJiawei Lin def amomaxu_w = "b101010".U 61412861ac7Slinzhida def amocas_w = "b101110".U 6152225d46eSJiawei Lin 6162225d46eSJiawei Lin def lr_d = "b000011".U 6172225d46eSJiawei Lin def sc_d = "b000111".U 6182225d46eSJiawei Lin def amoswap_d = "b001011".U 6192225d46eSJiawei Lin def amoadd_d = "b001111".U 6202225d46eSJiawei Lin def amoxor_d = "b010011".U 6212225d46eSJiawei Lin def amoand_d = "b010111".U 6222225d46eSJiawei Lin def amoor_d = "b011011".U 6232225d46eSJiawei Lin def amomin_d = "b011111".U 6242225d46eSJiawei Lin def amomax_d = "b100011".U 6252225d46eSJiawei Lin def amominu_d = "b100111".U 6262225d46eSJiawei Lin def amomaxu_d = "b101011".U 62712861ac7Slinzhida def amocas_d = "b101111".U 62812861ac7Slinzhida 62912861ac7Slinzhida def amocas_q = "b101100".U 63012861ac7Slinzhida 631b6982e83SLemover def size(op: UInt) = op(1,0) 6326dbb4e08SXuan Hu 63332977e5dSAnzooooo def getVecLSMop(fuOpType: UInt): UInt = fuOpType(6, 5) 63432977e5dSAnzooooo 635df3b4b92SAnzooooo def isAllUS (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && (fuOpType(8) ^ fuOpType(7))// Unit-Stride Whole Masked 6360b55f3fbSlwd def isUStride (fuOpType: UInt): Bool = fuOpType(6, 0) === "b00_00000".U && (fuOpType(8) ^ fuOpType(7)) 6370b55f3fbSlwd def isWhole (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01000".U && (fuOpType(8) ^ fuOpType(7)) 6380b55f3fbSlwd def isMasked (fuOpType: UInt): Bool = fuOpType(6, 5) === "b00".U && fuOpType(4, 0) === "b01011".U && (fuOpType(8) ^ fuOpType(7)) 6390b55f3fbSlwd def isStrided (fuOpType: UInt): Bool = fuOpType(6, 5) === "b10".U && (fuOpType(8) ^ fuOpType(7)) 6400b55f3fbSlwd def isIndexed (fuOpType: UInt): Bool = fuOpType(5) && (fuOpType(8) ^ fuOpType(7)) 64138c29594Szhanglinjuan def isLr (fuOpType: UInt): Bool = fuOpType === lr_w || fuOpType === lr_d 64238c29594Szhanglinjuan def isSc (fuOpType: UInt): Bool = fuOpType === sc_w || fuOpType === sc_d 64338c29594Szhanglinjuan def isAMOCASQ (fuOpType: UInt): Bool = fuOpType === amocas_q 64438c29594Szhanglinjuan def isAMOCASWD(fuOpType: UInt): Bool = fuOpType === amocas_w || fuOpType === amocas_d 64538c29594Szhanglinjuan def isAMOCAS (fuOpType: UInt): Bool = fuOpType(5, 2) === "b1011".U 6462225d46eSJiawei Lin } 6472225d46eSJiawei Lin 6483feeca58Szfw object BKUOpType { 649ee8ff153Szfw 6503feeca58Szfw def clmul = "b000000".U 6513feeca58Szfw def clmulh = "b000001".U 6523feeca58Szfw def clmulr = "b000010".U 6533feeca58Szfw def xpermn = "b000100".U 6543feeca58Szfw def xpermb = "b000101".U 655ee8ff153Szfw 6563feeca58Szfw def clz = "b001000".U 6573feeca58Szfw def clzw = "b001001".U 6583feeca58Szfw def ctz = "b001010".U 6593feeca58Szfw def ctzw = "b001011".U 6603feeca58Szfw def cpop = "b001100".U 6613feeca58Szfw def cpopw = "b001101".U 66207596dc6Szfw 6633feeca58Szfw // 01xxxx is reserve 6643feeca58Szfw def aes64es = "b100000".U 6653feeca58Szfw def aes64esm = "b100001".U 6663feeca58Szfw def aes64ds = "b100010".U 6673feeca58Szfw def aes64dsm = "b100011".U 6683feeca58Szfw def aes64im = "b100100".U 6693feeca58Szfw def aes64ks1i = "b100101".U 6703feeca58Szfw def aes64ks2 = "b100110".U 6713feeca58Szfw 6723feeca58Szfw // merge to two instruction sm4ks & sm4ed 67319bcce38SFawang Zhang def sm4ed0 = "b101000".U 67419bcce38SFawang Zhang def sm4ed1 = "b101001".U 67519bcce38SFawang Zhang def sm4ed2 = "b101010".U 67619bcce38SFawang Zhang def sm4ed3 = "b101011".U 67719bcce38SFawang Zhang def sm4ks0 = "b101100".U 67819bcce38SFawang Zhang def sm4ks1 = "b101101".U 67919bcce38SFawang Zhang def sm4ks2 = "b101110".U 68019bcce38SFawang Zhang def sm4ks3 = "b101111".U 6813feeca58Szfw 6823feeca58Szfw def sha256sum0 = "b110000".U 6833feeca58Szfw def sha256sum1 = "b110001".U 6843feeca58Szfw def sha256sig0 = "b110010".U 6853feeca58Szfw def sha256sig1 = "b110011".U 6863feeca58Szfw def sha512sum0 = "b110100".U 6873feeca58Szfw def sha512sum1 = "b110101".U 6883feeca58Szfw def sha512sig0 = "b110110".U 6893feeca58Szfw def sha512sig1 = "b110111".U 6903feeca58Szfw 6913feeca58Szfw def sm3p0 = "b111000".U 6923feeca58Szfw def sm3p1 = "b111001".U 693ee8ff153Szfw } 694ee8ff153Szfw 6952225d46eSJiawei Lin object BTBtype { 6962225d46eSJiawei Lin def B = "b00".U // branch 6972225d46eSJiawei Lin def J = "b01".U // jump 6982225d46eSJiawei Lin def I = "b10".U // indirect 6992225d46eSJiawei Lin def R = "b11".U // return 7002225d46eSJiawei Lin 7012225d46eSJiawei Lin def apply() = UInt(2.W) 7022225d46eSJiawei Lin } 7032225d46eSJiawei Lin 7042225d46eSJiawei Lin object SelImm { 705ee8ff153Szfw def IMM_X = "b0111".U 706d91483a6Sfdy def IMM_S = "b1110".U 707ee8ff153Szfw def IMM_SB = "b0001".U 708ee8ff153Szfw def IMM_U = "b0010".U 709ee8ff153Szfw def IMM_UJ = "b0011".U 710ee8ff153Szfw def IMM_I = "b0100".U 711ee8ff153Szfw def IMM_Z = "b0101".U 712ee8ff153Szfw def INVALID_INSTR = "b0110".U 713ee8ff153Szfw def IMM_B6 = "b1000".U 7142225d46eSJiawei Lin 71558c35d23Shuxuan0307 def IMM_OPIVIS = "b1001".U 71658c35d23Shuxuan0307 def IMM_OPIVIU = "b1010".U 717912e2179SXuan Hu def IMM_VSETVLI = "b1100".U 718912e2179SXuan Hu def IMM_VSETIVLI = "b1101".U 719fe528fd6Ssinsanction def IMM_LUI32 = "b1011".U 720867aae77Sweiding liu def IMM_VRORVI = "b1111".U 72158c35d23Shuxuan0307 72257a10886SXuan Hu def X = BitPat("b0000") 7236e7c9679Shuxuan0307 724ee8ff153Szfw def apply() = UInt(4.W) 7250655b1a0SXuan Hu 7260655b1a0SXuan Hu def mkString(immType: UInt) : String = { 7270655b1a0SXuan Hu val strMap = Map( 7280655b1a0SXuan Hu IMM_S.litValue -> "S", 7290655b1a0SXuan Hu IMM_SB.litValue -> "SB", 7300655b1a0SXuan Hu IMM_U.litValue -> "U", 7310655b1a0SXuan Hu IMM_UJ.litValue -> "UJ", 7320655b1a0SXuan Hu IMM_I.litValue -> "I", 7330655b1a0SXuan Hu IMM_Z.litValue -> "Z", 7340655b1a0SXuan Hu IMM_B6.litValue -> "B6", 7350655b1a0SXuan Hu IMM_OPIVIS.litValue -> "VIS", 7360655b1a0SXuan Hu IMM_OPIVIU.litValue -> "VIU", 7370655b1a0SXuan Hu IMM_VSETVLI.litValue -> "VSETVLI", 7380655b1a0SXuan Hu IMM_VSETIVLI.litValue -> "VSETIVLI", 739fe528fd6Ssinsanction IMM_LUI32.litValue -> "LUI32", 7407e30d16cSZhaoyang You IMM_VRORVI.litValue -> "VRORVI", 7410655b1a0SXuan Hu INVALID_INSTR.litValue -> "INVALID", 7420655b1a0SXuan Hu ) 7430655b1a0SXuan Hu strMap(immType.litValue) 7440655b1a0SXuan Hu } 745520f7dacSsinsanction 746520f7dacSsinsanction def getImmUnion(immType: UInt) : Imm = { 747520f7dacSsinsanction val iuMap = Map( 748520f7dacSsinsanction IMM_S.litValue -> ImmUnion.S, 749520f7dacSsinsanction IMM_SB.litValue -> ImmUnion.B, 750520f7dacSsinsanction IMM_U.litValue -> ImmUnion.U, 751520f7dacSsinsanction IMM_UJ.litValue -> ImmUnion.J, 752520f7dacSsinsanction IMM_I.litValue -> ImmUnion.I, 753520f7dacSsinsanction IMM_Z.litValue -> ImmUnion.Z, 754520f7dacSsinsanction IMM_B6.litValue -> ImmUnion.B6, 755520f7dacSsinsanction IMM_OPIVIS.litValue -> ImmUnion.OPIVIS, 756520f7dacSsinsanction IMM_OPIVIU.litValue -> ImmUnion.OPIVIU, 757520f7dacSsinsanction IMM_VSETVLI.litValue -> ImmUnion.VSETVLI, 758520f7dacSsinsanction IMM_VSETIVLI.litValue -> ImmUnion.VSETIVLI, 759520f7dacSsinsanction IMM_LUI32.litValue -> ImmUnion.LUI32, 7603ca6072cSsinceforYy IMM_VRORVI.litValue -> ImmUnion.VRORVI, 761520f7dacSsinsanction ) 762520f7dacSsinsanction iuMap(immType.litValue) 763520f7dacSsinsanction } 7642225d46eSJiawei Lin } 7652225d46eSJiawei Lin 766e2695e90SzhanglyGit object UopSplitType { 767d91483a6Sfdy def SCA_SIM = "b000000".U // 768e25c13faSXuan Hu def VSET = "b010001".U // dirty: vset 769d91483a6Sfdy def VEC_VVV = "b010010".U // VEC_VVV 770d91483a6Sfdy def VEC_VXV = "b010011".U // VEC_VXV 771d91483a6Sfdy def VEC_0XV = "b010100".U // VEC_0XV 772d91483a6Sfdy def VEC_VVW = "b010101".U // VEC_VVW 773d91483a6Sfdy def VEC_WVW = "b010110".U // VEC_WVW 774d91483a6Sfdy def VEC_VXW = "b010111".U // VEC_VXW 775d91483a6Sfdy def VEC_WXW = "b011000".U // VEC_WXW 776d91483a6Sfdy def VEC_WVV = "b011001".U // VEC_WVV 777d91483a6Sfdy def VEC_WXV = "b011010".U // VEC_WXV 778d91483a6Sfdy def VEC_EXT2 = "b011011".U // VF2 0 -> V 779d91483a6Sfdy def VEC_EXT4 = "b011100".U // VF4 0 -> V 780d91483a6Sfdy def VEC_EXT8 = "b011101".U // VF8 0 -> V 781d91483a6Sfdy def VEC_VVM = "b011110".U // VEC_VVM 782d91483a6Sfdy def VEC_VXM = "b011111".U // VEC_VXM 783d91483a6Sfdy def VEC_SLIDE1UP = "b100000".U // vslide1up.vx 784d91483a6Sfdy def VEC_FSLIDE1UP = "b100001".U // vfslide1up.vf 785d91483a6Sfdy def VEC_SLIDE1DOWN = "b100010".U // vslide1down.vx 786d91483a6Sfdy def VEC_FSLIDE1DOWN = "b100011".U // vfslide1down.vf 787d91483a6Sfdy def VEC_VRED = "b100100".U // VEC_VRED 788d91483a6Sfdy def VEC_SLIDEUP = "b100101".U // VEC_SLIDEUP 789d91483a6Sfdy def VEC_SLIDEDOWN = "b100111".U // VEC_SLIDEDOWN 790d91483a6Sfdy def VEC_M0X = "b101001".U // VEC_M0X 0MV 791d91483a6Sfdy def VEC_MVV = "b101010".U // VEC_MVV VMV 79284260280Sczw def VEC_VWW = "b101100".U // 79365df1368Sczw def VEC_RGATHER = "b101101".U // vrgather.vv, vrgather.vi 79465df1368Sczw def VEC_RGATHER_VX = "b101110".U // vrgather.vx 79565df1368Sczw def VEC_RGATHEREI16 = "b101111".U // vrgatherei16.vv 796adf68ff3Sczw def VEC_COMPRESS = "b110000".U // vcompress.vm 797c4501a6fSZiyue-Zhang def VEC_US_LDST = "b110001".U // vector unit-strided load/store 798c4501a6fSZiyue-Zhang def VEC_S_LDST = "b110010".U // vector strided load/store 799c4501a6fSZiyue-Zhang def VEC_I_LDST = "b110011".U // vector indexed load/store 800b0480352SZiyue Zhang def VEC_US_FF_LD = "b110100".U // vector unit-stride fault-only-first load 801684d7aceSxiaofeibao-xjtu def VEC_VFV = "b111000".U // VEC_VFV 8023748ec56Sxiaofeibao-xjtu def VEC_VFW = "b111001".U // VEC_VFW 8033748ec56Sxiaofeibao-xjtu def VEC_WFW = "b111010".U // VEC_WVW 804f06d6d60Sxiaofeibao-xjtu def VEC_VFM = "b111011".U // VEC_VFM 805582849ffSxiaofeibao-xjtu def VEC_VFRED = "b111100".U // VEC_VFRED 806b94b1889Sxiaofeibao-xjtu def VEC_VFREDOSUM = "b111101".U // VEC_VFREDOSUM 8070a34fc22SZiyue Zhang def VEC_MVNR = "b000100".U // vmvnr 80812861ac7Slinzhida 80912861ac7Slinzhida def AMO_CAS_W = "b110101".U // amocas_w 81012861ac7Slinzhida def AMO_CAS_D = "b110110".U // amocas_d 81112861ac7Slinzhida def AMO_CAS_Q = "b110111".U // amocas_q 8129cf1e44eSZiyue Zhang // dummy means that the instruction is a complex instruction but uop number is 1 813d91483a6Sfdy def dummy = "b111111".U 814d91483a6Sfdy 815d91483a6Sfdy def X = BitPat("b000000") 816d91483a6Sfdy 817d91483a6Sfdy def apply() = UInt(6.W) 818e2695e90SzhanglyGit def needSplit(UopSplitType: UInt) = UopSplitType(4) || UopSplitType(5) 81912861ac7Slinzhida 82038c29594Szhanglinjuan def isAMOCAS(UopSplitType: UInt): Bool = UopSplitType === AMO_CAS_W || UopSplitType === AMO_CAS_D || UopSplitType === AMO_CAS_Q 821d91483a6Sfdy } 822d91483a6Sfdy 8236ab6918fSYinan Xu object ExceptionNO { 8246ab6918fSYinan Xu def instrAddrMisaligned = 0 8256ab6918fSYinan Xu def instrAccessFault = 1 8266ab6918fSYinan Xu def illegalInstr = 2 8276ab6918fSYinan Xu def breakPoint = 3 8286ab6918fSYinan Xu def loadAddrMisaligned = 4 8296ab6918fSYinan Xu def loadAccessFault = 5 8306ab6918fSYinan Xu def storeAddrMisaligned = 6 8316ab6918fSYinan Xu def storeAccessFault = 7 8326ab6918fSYinan Xu def ecallU = 8 8336ab6918fSYinan Xu def ecallS = 9 834d0de7e4aSpeixiaokun def ecallVS = 10 8356ab6918fSYinan Xu def ecallM = 11 8366ab6918fSYinan Xu def instrPageFault = 12 8376ab6918fSYinan Xu def loadPageFault = 13 8386ab6918fSYinan Xu // def singleStep = 14 8396ab6918fSYinan Xu def storePageFault = 15 8406808b803SZehao Liu def doubleTrap = 16 84172dab974Scz4e def hardwareError = 19 842d0de7e4aSpeixiaokun def instrGuestPageFault = 20 843d0de7e4aSpeixiaokun def loadGuestPageFault = 21 844d0de7e4aSpeixiaokun def virtualInstr = 22 845d0de7e4aSpeixiaokun def storeGuestPageFault = 23 846826a8e0eSXuan Hu 847826a8e0eSXuan Hu // Just alias 848826a8e0eSXuan Hu def EX_IAM = instrAddrMisaligned 849826a8e0eSXuan Hu def EX_IAF = instrAccessFault 850826a8e0eSXuan Hu def EX_II = illegalInstr 851826a8e0eSXuan Hu def EX_BP = breakPoint 852826a8e0eSXuan Hu def EX_LAM = loadAddrMisaligned 853826a8e0eSXuan Hu def EX_LAF = loadAccessFault 854826a8e0eSXuan Hu def EX_SAM = storeAddrMisaligned 855826a8e0eSXuan Hu def EX_SAF = storeAccessFault 856826a8e0eSXuan Hu def EX_UCALL = ecallU 857826a8e0eSXuan Hu def EX_HSCALL = ecallS 858826a8e0eSXuan Hu def EX_VSCALL = ecallVS 859826a8e0eSXuan Hu def EX_MCALL = ecallM 860826a8e0eSXuan Hu def EX_IPF = instrPageFault 861826a8e0eSXuan Hu def EX_LPF = loadPageFault 862826a8e0eSXuan Hu def EX_SPF = storePageFault 8636808b803SZehao Liu def EX_DT = doubleTrap 864826a8e0eSXuan Hu def EX_IGPF = instrGuestPageFault 865826a8e0eSXuan Hu def EX_LGPF = loadGuestPageFault 866826a8e0eSXuan Hu def EX_VI = virtualInstr 867826a8e0eSXuan Hu def EX_SGPF = storeGuestPageFault 868826a8e0eSXuan Hu 869f60da58cSXuan Hu def getAddressMisaligned = Seq(EX_IAM, EX_LAM, EX_SAM) 870f60da58cSXuan Hu 871f60da58cSXuan Hu def getAccessFault = Seq(EX_IAF, EX_LAF, EX_SAF) 872f60da58cSXuan Hu 873f60da58cSXuan Hu def getPageFault = Seq(EX_IPF, EX_LPF, EX_SPF) 874f60da58cSXuan Hu 875f60da58cSXuan Hu def getGuestPageFault = Seq(EX_IGPF, EX_LGPF, EX_SGPF) 876f60da58cSXuan Hu 877bfac3305Speixiaokun def getLSGuestPageFault = Seq(EX_LGPF, EX_SGPF) 878bfac3305Speixiaokun 879f60da58cSXuan Hu def getFetchFault = Seq(EX_IAM, EX_IAF, EX_IPF) 880f60da58cSXuan Hu 881f60da58cSXuan Hu def getLoadFault = Seq(EX_LAM, EX_LAF, EX_LPF) 882f60da58cSXuan Hu 883f60da58cSXuan Hu def getStoreFault = Seq(EX_SAM, EX_SAF, EX_SPF) 884f60da58cSXuan Hu 8856ab6918fSYinan Xu def priorities = Seq( 8866808b803SZehao Liu doubleTrap, 8876ab6918fSYinan Xu breakPoint, // TODO: different BP has different priority 8886ab6918fSYinan Xu instrPageFault, 889d0de7e4aSpeixiaokun instrGuestPageFault, 8906ab6918fSYinan Xu instrAccessFault, 8916ab6918fSYinan Xu illegalInstr, 892d0de7e4aSpeixiaokun virtualInstr, 8936ab6918fSYinan Xu instrAddrMisaligned, 894d0de7e4aSpeixiaokun ecallM, ecallS, ecallVS, ecallU, 895d880177dSYinan Xu storeAddrMisaligned, 896d880177dSYinan Xu loadAddrMisaligned, 8976ab6918fSYinan Xu storePageFault, 8986ab6918fSYinan Xu loadPageFault, 899d0de7e4aSpeixiaokun storeGuestPageFault, 900d0de7e4aSpeixiaokun loadGuestPageFault, 9016ab6918fSYinan Xu storeAccessFault, 90272dab974Scz4e loadAccessFault, 90372dab974Scz4e hardwareError 9046ab6918fSYinan Xu ) 90573e616deSXuan Hu 90673e616deSXuan Hu def getHigherExcpThan(excp: Int): Seq[Int] = { 90773e616deSXuan Hu val idx = this.priorities.indexOf(excp, 0) 90873e616deSXuan Hu require(idx != -1, s"The irq($excp) does not exists in IntPriority Seq") 90973e616deSXuan Hu this.priorities.slice(0, idx) 91073e616deSXuan Hu } 91173e616deSXuan Hu 9126ab6918fSYinan Xu def all = priorities.distinct.sorted 9136ab6918fSYinan Xu def frontendSet = Seq( 9146ab6918fSYinan Xu instrAddrMisaligned, 9156ab6918fSYinan Xu instrAccessFault, 9166ab6918fSYinan Xu illegalInstr, 917d0de7e4aSpeixiaokun instrPageFault, 918d0de7e4aSpeixiaokun instrGuestPageFault, 9197e0f64b0SGuanghui Cheng virtualInstr, 9207e0f64b0SGuanghui Cheng breakPoint 9216ab6918fSYinan Xu ) 9226ab6918fSYinan Xu def partialSelect(vec: Vec[Bool], select: Seq[Int]): Vec[Bool] = { 9236ab6918fSYinan Xu val new_vec = Wire(ExceptionVec()) 9246ab6918fSYinan Xu new_vec.foreach(_ := false.B) 9256ab6918fSYinan Xu select.foreach(i => new_vec(i) := vec(i)) 9266ab6918fSYinan Xu new_vec 9276ab6918fSYinan Xu } 928d0d2c22dSAnzooooo def partialSelect(vec: Vec[Bool], select: Seq[Int], unSelect: Seq[Int]): Vec[Bool] = { 929d0d2c22dSAnzooooo val new_vec = Wire(ExceptionVec()) 930d0d2c22dSAnzooooo new_vec.foreach(_ := false.B) 931d0d2c22dSAnzooooo select.diff(unSelect).foreach(i => new_vec(i) := vec(i)) 932d0d2c22dSAnzooooo new_vec 933d0d2c22dSAnzooooo } 9346ab6918fSYinan Xu def selectFrontend(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, frontendSet) 9356ab6918fSYinan Xu def selectAll(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, ExceptionNO.all) 9366ab6918fSYinan Xu def selectByFu(vec:Vec[Bool], fuConfig: FuConfig): Vec[Bool] = 9376ab6918fSYinan Xu partialSelect(vec, fuConfig.exceptionOut) 938d0d2c22dSAnzooooo def selectByFuAndUnSelect(vec:Vec[Bool], fuConfig: FuConfig, unSelect: Seq[Int]): Vec[Bool] = 939d0d2c22dSAnzooooo partialSelect(vec, fuConfig.exceptionOut, unSelect) 9406ab6918fSYinan Xu } 9416ab6918fSYinan Xu 942d2b20d1aSTang Haojin object TopDownCounters extends Enumeration { 943d2b20d1aSTang Haojin val NoStall = Value("NoStall") // Base 944d2b20d1aSTang Haojin // frontend 945d2b20d1aSTang Haojin val OverrideBubble = Value("OverrideBubble") 946d2b20d1aSTang Haojin val FtqUpdateBubble = Value("FtqUpdateBubble") 947d2b20d1aSTang Haojin // val ControlRedirectBubble = Value("ControlRedirectBubble") 948d2b20d1aSTang Haojin val TAGEMissBubble = Value("TAGEMissBubble") 949d2b20d1aSTang Haojin val SCMissBubble = Value("SCMissBubble") 950d2b20d1aSTang Haojin val ITTAGEMissBubble = Value("ITTAGEMissBubble") 951d2b20d1aSTang Haojin val RASMissBubble = Value("RASMissBubble") 952d2b20d1aSTang Haojin val MemVioRedirectBubble = Value("MemVioRedirectBubble") 953d2b20d1aSTang Haojin val OtherRedirectBubble = Value("OtherRedirectBubble") 954d2b20d1aSTang Haojin val FtqFullStall = Value("FtqFullStall") 955d2b20d1aSTang Haojin 956d2b20d1aSTang Haojin val ICacheMissBubble = Value("ICacheMissBubble") 957d2b20d1aSTang Haojin val ITLBMissBubble = Value("ITLBMissBubble") 958d2b20d1aSTang Haojin val BTBMissBubble = Value("BTBMissBubble") 959d2b20d1aSTang Haojin val FetchFragBubble = Value("FetchFragBubble") 960d2b20d1aSTang Haojin 961d2b20d1aSTang Haojin // backend 962d2b20d1aSTang Haojin // long inst stall at rob head 963d2b20d1aSTang Haojin val DivStall = Value("DivStall") // int div, float div/sqrt 964d2b20d1aSTang Haojin val IntNotReadyStall = Value("IntNotReadyStall") // int-inst at rob head not issue 965d2b20d1aSTang Haojin val FPNotReadyStall = Value("FPNotReadyStall") // fp-inst at rob head not issue 966d2b20d1aSTang Haojin val MemNotReadyStall = Value("MemNotReadyStall") // mem-inst at rob head not issue 967d2b20d1aSTang Haojin // freelist full 968d2b20d1aSTang Haojin val IntFlStall = Value("IntFlStall") 969d2b20d1aSTang Haojin val FpFlStall = Value("FpFlStall") 9704eebf274Ssinsanction val VecFlStall = Value("VecFlStall") 971368cbcecSxiaofeibao val V0FlStall = Value("V0FlStall") 972368cbcecSxiaofeibao val VlFlStall = Value("VlFlStall") 973368cbcecSxiaofeibao val MultiFlStall = Value("MultiFlStall") 974d2b20d1aSTang Haojin // dispatch queue full 975d2b20d1aSTang Haojin val IntDqStall = Value("IntDqStall") 976d2b20d1aSTang Haojin val FpDqStall = Value("FpDqStall") 977d2b20d1aSTang Haojin val LsDqStall = Value("LsDqStall") 978d2b20d1aSTang Haojin 979d2b20d1aSTang Haojin // memblock 980d2b20d1aSTang Haojin val LoadTLBStall = Value("LoadTLBStall") 981d2b20d1aSTang Haojin val LoadL1Stall = Value("LoadL1Stall") 982d2b20d1aSTang Haojin val LoadL2Stall = Value("LoadL2Stall") 983d2b20d1aSTang Haojin val LoadL3Stall = Value("LoadL3Stall") 984d2b20d1aSTang Haojin val LoadMemStall = Value("LoadMemStall") 985d2b20d1aSTang Haojin val StoreStall = Value("StoreStall") // include store tlb miss 986d2b20d1aSTang Haojin val AtomicStall = Value("AtomicStall") // atomic, load reserved, store conditional 987d2b20d1aSTang Haojin 988d2b20d1aSTang Haojin // xs replay (different to gem5) 989d2b20d1aSTang Haojin val LoadVioReplayStall = Value("LoadVioReplayStall") 990d2b20d1aSTang Haojin val LoadMSHRReplayStall = Value("LoadMSHRReplayStall") 991d2b20d1aSTang Haojin 992d2b20d1aSTang Haojin // bad speculation 993d2b20d1aSTang Haojin val ControlRecoveryStall = Value("ControlRecoveryStall") 994d2b20d1aSTang Haojin val MemVioRecoveryStall = Value("MemVioRecoveryStall") 995d2b20d1aSTang Haojin val OtherRecoveryStall = Value("OtherRecoveryStall") 996d2b20d1aSTang Haojin 997d2b20d1aSTang Haojin val FlushedInsts = Value("FlushedInsts") // control flushed, memvio flushed, others 998d2b20d1aSTang Haojin 999d2b20d1aSTang Haojin val OtherCoreStall = Value("OtherCoreStall") 1000d2b20d1aSTang Haojin 1001d2b20d1aSTang Haojin val NumStallReasons = Value("NumStallReasons") 1002d2b20d1aSTang Haojin } 10039a2e6b8aSLinJiawei} 1004