xref: /XiangShan/src/main/scala/xiangshan/package.scala (revision 34f9ccd0e235272c39ecb1ab5320cef847d56a8a)
1c6d43980SLemover/***************************************************************************************
2c6d43980SLemover* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3f320e0f0SYinan Xu* Copyright (c) 2020-2021 Peng Cheng Laboratory
4c6d43980SLemover*
5c6d43980SLemover* XiangShan is licensed under Mulan PSL v2.
6c6d43980SLemover* You can use this software according to the terms and conditions of the Mulan PSL v2.
7c6d43980SLemover* You may obtain a copy of Mulan PSL v2 at:
8c6d43980SLemover*          http://license.coscl.org.cn/MulanPSL2
9c6d43980SLemover*
10c6d43980SLemover* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11c6d43980SLemover* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12c6d43980SLemover* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13c6d43980SLemover*
14c6d43980SLemover* See the Mulan PSL v2 for more details.
15c6d43980SLemover***************************************************************************************/
16c6d43980SLemover
179a2e6b8aSLinJiaweiimport chisel3._
189a2e6b8aSLinJiaweiimport chisel3.util._
198891a219SYinan Xuimport org.chipsalliance.cde.config.Parameters
202225d46eSJiawei Linimport freechips.rocketchip.tile.XLen
216ab6918fSYinan Xuimport xiangshan.ExceptionNO._
222225d46eSJiawei Linimport xiangshan.backend.fu._
232225d46eSJiawei Linimport xiangshan.backend.fu.fpu._
246827759bSZhangZifeiimport xiangshan.backend.fu.vector._
258f3b164bSXuan Huimport xiangshan.backend.issue._
26730cfbc0SXuan Huimport xiangshan.backend.fu.FuConfig
27520f7dacSsinsanctionimport xiangshan.backend.decode.{Imm, ImmUnion}
282225d46eSJiawei Lin
299a2e6b8aSLinJiaweipackage object xiangshan {
309ee9f926SYikeZhou  object SrcType {
311285b047SXuan Hu    def imm = "b000".U
321285b047SXuan Hu    def pc  = "b000".U
331285b047SXuan Hu    def xp  = "b001".U
341285b047SXuan Hu    def fp  = "b010".U
351285b047SXuan Hu    def vp  = "b100".U
3672d67441SXuan Hu    def no  = "b000".U // this src read no reg but cannot be Any value
3704b56283SZhangZifei
381285b047SXuan Hu    // alias
391285b047SXuan Hu    def reg = this.xp
401a3df1feSYikeZhou    def DC  = imm // Don't Care
4157a10886SXuan Hu    def X   = BitPat("b000")
424d24c305SYikeZhou
4304b56283SZhangZifei    def isPc(srcType: UInt) = srcType===pc
4404b56283SZhangZifei    def isImm(srcType: UInt) = srcType===imm
451285b047SXuan Hu    def isReg(srcType: UInt) = srcType(0)
469ca09953SXuan Hu    def isXp(srcType: UInt) = srcType(0)
472b4e8253SYinan Xu    def isFp(srcType: UInt) = srcType(1)
481285b047SXuan Hu    def isVp(srcType: UInt) = srcType(2)
491285b047SXuan Hu    def isPcOrImm(srcType: UInt) = isPc(srcType) || isImm(srcType)
509ca09953SXuan Hu    def isNotReg(srcType: UInt): Bool = !srcType.orR
51351e22f2SXuan Hu    def isVfp(srcType: UInt) = isVp(srcType) || isFp(srcType)
521285b047SXuan Hu    def apply() = UInt(3.W)
539a2e6b8aSLinJiawei  }
549a2e6b8aSLinJiawei
559a2e6b8aSLinJiawei  object SrcState {
56100aa93cSYinan Xu    def busy    = "b0".U
57100aa93cSYinan Xu    def rdy     = "b1".U
58100aa93cSYinan Xu    // def specRdy = "b10".U // speculative ready, for future use
59100aa93cSYinan Xu    def apply() = UInt(1.W)
609ca09953SXuan Hu
619ca09953SXuan Hu    def isReady(state: UInt): Bool = state === this.rdy
629ca09953SXuan Hu    def isBusy(state: UInt): Bool = state === this.busy
639a2e6b8aSLinJiawei  }
649a2e6b8aSLinJiawei
659019e3efSXuan Hu  def FuOpTypeWidth = 9
662225d46eSJiawei Lin  object FuOpType {
6757a10886SXuan Hu    def apply() = UInt(FuOpTypeWidth.W)
68*34f9ccd0SZiyue Zhang    def X     = BitPat("b0_0000_0000")
69*34f9ccd0SZiyue Zhang    def FMVXF = BitPat("b1_1000_0000") //for fmv_x_d & fmv_x_w
70ebd97ecbSzhanglinjuan  }
71518d8658SYinan Xu
727f2b7720SXuan Hu  object VlduType {
73c379dcbeSZiyue-Zhang    // bit encoding: | padding (2bit) || mop (2bit) | lumop(5bit) |
74c379dcbeSZiyue-Zhang    // only unit-stride use lumop
75c379dcbeSZiyue-Zhang    // mop [1:0]
76c379dcbeSZiyue-Zhang    // 0 0 : unit-stride
77c379dcbeSZiyue-Zhang    // 0 1 : indexed-unordered
78c379dcbeSZiyue-Zhang    // 1 0 : strided
79c379dcbeSZiyue-Zhang    // 1 1 : indexed-ordered
80c379dcbeSZiyue-Zhang    // lumop[4:0]
81c379dcbeSZiyue-Zhang    // 0 0 0 0 0 : unit-stride load
82c379dcbeSZiyue-Zhang    // 0 1 0 0 0 : unit-stride, whole register load
83c379dcbeSZiyue-Zhang    // 0 1 0 1 1 : unit-stride, mask load, EEW=8
84c379dcbeSZiyue-Zhang    // 1 0 0 0 0 : unit-stride fault-only-first
85c379dcbeSZiyue-Zhang    def vle       = "b00_00_00000".U
86c379dcbeSZiyue-Zhang    def vlr       = "b00_00_01000".U
87c379dcbeSZiyue-Zhang    def vlm       = "b00_00_01011".U
88c379dcbeSZiyue-Zhang    def vleff     = "b00_00_10000".U
89c379dcbeSZiyue-Zhang    def vluxe     = "b00_01_00000".U
90c379dcbeSZiyue-Zhang    def vlse      = "b00_10_00000".U
91c379dcbeSZiyue-Zhang    def vloxe     = "b00_11_00000".U
9292c6b7edSzhanglinjuan
9392c6b7edSzhanglinjuan    def isStrided(fuOpType: UInt): Bool = fuOpType === vlse
9492c6b7edSzhanglinjuan    def isIndexed(fuOpType: UInt): Bool = fuOpType === vluxe || fuOpType === vloxe
95c90e3eacSZiyue Zhang    def isMasked(fuOpType: UInt): Bool = fuOpType === vlm
967f2b7720SXuan Hu  }
977f2b7720SXuan Hu
987f2b7720SXuan Hu  object VstuType {
99c379dcbeSZiyue-Zhang    // bit encoding: | padding (2bit) || mop (2bit) | sumop(5bit) |
100c379dcbeSZiyue-Zhang    // only unit-stride use sumop
101c379dcbeSZiyue-Zhang    // mop [1:0]
102c379dcbeSZiyue-Zhang    // 0 0 : unit-stride
103c379dcbeSZiyue-Zhang    // 0 1 : indexed-unordered
104c379dcbeSZiyue-Zhang    // 1 0 : strided
105c379dcbeSZiyue-Zhang    // 1 1 : indexed-ordered
106c379dcbeSZiyue-Zhang    // sumop[4:0]
107c379dcbeSZiyue-Zhang    // 0 0 0 0 0 : unit-stride load
108c379dcbeSZiyue-Zhang    // 0 1 0 0 0 : unit-stride, whole register load
109c379dcbeSZiyue-Zhang    // 0 1 0 1 1 : unit-stride, mask load, EEW=8
110c379dcbeSZiyue-Zhang    def vse       = "b00_00_00000".U
111c379dcbeSZiyue-Zhang    def vsr       = "b00_00_01000".U
112c379dcbeSZiyue-Zhang    def vsm       = "b00_00_01011".U
113c379dcbeSZiyue-Zhang    def vsuxe     = "b00_01_00000".U
114c379dcbeSZiyue-Zhang    def vsse      = "b00_10_00000".U
115c379dcbeSZiyue-Zhang    def vsoxe     = "b00_11_00000".U
11692c6b7edSzhanglinjuan
11792c6b7edSzhanglinjuan    def isStrided(fuOpType: UInt): Bool = fuOpType === vsse
11892c6b7edSzhanglinjuan    def isIndexed(fuOpType: UInt): Bool = fuOpType === vsuxe || fuOpType === vsoxe
1197f2b7720SXuan Hu  }
1207f2b7720SXuan Hu
121d6059658SZiyue Zhang  object IF2VectorType {
122b1712600SZiyue Zhang    // use last 2 bits for vsew
123b1712600SZiyue Zhang    def iDup2Vec   = "b1_00".U
124b1712600SZiyue Zhang    def fDup2Vec   = "b1_01".U
125b1712600SZiyue Zhang    def immDup2Vec = "b1_10".U
126b1712600SZiyue Zhang    def i2Vec      = "b0_00".U
127395c8649SZiyue-Zhang    def f2Vec      = "b0_01".U
128b1712600SZiyue Zhang    def imm2Vec    = "b0_10".U
129b1712600SZiyue Zhang    def needDup(bits: UInt): Bool = bits(2)
130b1712600SZiyue Zhang    def isImm(bits: UInt): Bool = bits(1)
131d6059658SZiyue Zhang  }
132d6059658SZiyue Zhang
133a3edac52SYinan Xu  object CommitType {
134c3abb8b6SYinan Xu    def NORMAL = "b000".U  // int/fp
135c3abb8b6SYinan Xu    def BRANCH = "b001".U  // branch
136c3abb8b6SYinan Xu    def LOAD   = "b010".U  // load
137c3abb8b6SYinan Xu    def STORE  = "b011".U  // store
138518d8658SYinan Xu
139c3abb8b6SYinan Xu    def apply() = UInt(3.W)
140c3abb8b6SYinan Xu    def isFused(commitType: UInt): Bool = commitType(2)
141c3abb8b6SYinan Xu    def isLoadStore(commitType: UInt): Bool = !isFused(commitType) && commitType(1)
142c3abb8b6SYinan Xu    def lsInstIsStore(commitType: UInt): Bool = commitType(0)
143c3abb8b6SYinan Xu    def isStore(commitType: UInt): Bool = isLoadStore(commitType) && lsInstIsStore(commitType)
144c3abb8b6SYinan Xu    def isBranch(commitType: UInt): Bool = commitType(0) && !commitType(1) && !isFused(commitType)
145518d8658SYinan Xu  }
146bfb958a3SYinan Xu
147bfb958a3SYinan Xu  object RedirectLevel {
1482d7c7105SYinan Xu    def flushAfter = "b0".U
1492d7c7105SYinan Xu    def flush      = "b1".U
150bfb958a3SYinan Xu
1512d7c7105SYinan Xu    def apply() = UInt(1.W)
1522d7c7105SYinan Xu    // def isUnconditional(level: UInt) = level(1)
153bfb958a3SYinan Xu    def flushItself(level: UInt) = level(0)
1542d7c7105SYinan Xu    // def isException(level: UInt) = level(1) && level(0)
155bfb958a3SYinan Xu  }
156baf8def6SYinan Xu
157baf8def6SYinan Xu  object ExceptionVec {
158da3bf434SMaxpicca-Li    val ExceptionVecSize = 16
159da3bf434SMaxpicca-Li    def apply() = Vec(ExceptionVecSize, Bool())
160baf8def6SYinan Xu  }
161a8e04b1dSYinan Xu
162c60c1ab4SWilliam Wang  object PMAMode {
1638d9a04fcSWilliam Wang    def R = "b1".U << 0 //readable
1648d9a04fcSWilliam Wang    def W = "b1".U << 1 //writeable
1658d9a04fcSWilliam Wang    def X = "b1".U << 2 //executable
1668d9a04fcSWilliam Wang    def I = "b1".U << 3 //cacheable: icache
1678d9a04fcSWilliam Wang    def D = "b1".U << 4 //cacheable: dcache
1688d9a04fcSWilliam Wang    def S = "b1".U << 5 //enable speculative access
169cff68e26SWilliam Wang    def A = "b1".U << 6 //enable atomic operation, A imply R & W
1708d9a04fcSWilliam Wang    def C = "b1".U << 7 //if it is cacheable is configable
171c60c1ab4SWilliam Wang    def Reserved = "b0".U
172c60c1ab4SWilliam Wang
173c60c1ab4SWilliam Wang    def apply() = UInt(7.W)
174c60c1ab4SWilliam Wang
175c60c1ab4SWilliam Wang    def read(mode: UInt) = mode(0)
176c60c1ab4SWilliam Wang    def write(mode: UInt) = mode(1)
177c60c1ab4SWilliam Wang    def execute(mode: UInt) = mode(2)
178c60c1ab4SWilliam Wang    def icache(mode: UInt) = mode(3)
179c60c1ab4SWilliam Wang    def dcache(mode: UInt) = mode(4)
180c60c1ab4SWilliam Wang    def speculate(mode: UInt) = mode(5)
181c60c1ab4SWilliam Wang    def atomic(mode: UInt) = mode(6)
182c60c1ab4SWilliam Wang    def configable_cache(mode: UInt) = mode(7)
183c60c1ab4SWilliam Wang
184c60c1ab4SWilliam Wang    def strToMode(s: String) = {
185423b9255SWilliam Wang      var result = 0.U(8.W)
186c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("R") >= 0) result = result + R
187c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("W") >= 0) result = result + W
188c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("X") >= 0) result = result + X
189c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("I") >= 0) result = result + I
190c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("D") >= 0) result = result + D
191c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("S") >= 0) result = result + S
192c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("A") >= 0) result = result + A
193c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("C") >= 0) result = result + C
194c60c1ab4SWilliam Wang      result
195c60c1ab4SWilliam Wang    }
196c60c1ab4SWilliam Wang  }
1972225d46eSJiawei Lin
1982225d46eSJiawei Lin
1992225d46eSJiawei Lin  object CSROpType {
2002225d46eSJiawei Lin    def jmp  = "b000".U
2012225d46eSJiawei Lin    def wrt  = "b001".U
2022225d46eSJiawei Lin    def set  = "b010".U
2032225d46eSJiawei Lin    def clr  = "b011".U
204b6900d94SYinan Xu    def wfi  = "b100".U
2052225d46eSJiawei Lin    def wrti = "b101".U
2062225d46eSJiawei Lin    def seti = "b110".U
2072225d46eSJiawei Lin    def clri = "b111".U
2085d669833SYinan Xu    def needAccess(op: UInt): Bool = op(1, 0) =/= 0.U
2092225d46eSJiawei Lin  }
2102225d46eSJiawei Lin
2112225d46eSJiawei Lin  // jump
2122225d46eSJiawei Lin  object JumpOpType {
2132225d46eSJiawei Lin    def jal  = "b00".U
2142225d46eSJiawei Lin    def jalr = "b01".U
2152225d46eSJiawei Lin    def auipc = "b10".U
2162225d46eSJiawei Lin//    def call = "b11_011".U
2172225d46eSJiawei Lin//    def ret  = "b11_100".U
2182225d46eSJiawei Lin    def jumpOpisJalr(op: UInt) = op(0)
2192225d46eSJiawei Lin    def jumpOpisAuipc(op: UInt) = op(1)
2202225d46eSJiawei Lin  }
2212225d46eSJiawei Lin
2222225d46eSJiawei Lin  object FenceOpType {
2232225d46eSJiawei Lin    def fence  = "b10000".U
2242225d46eSJiawei Lin    def sfence = "b10001".U
2252225d46eSJiawei Lin    def fencei = "b10010".U
226af2f7849Shappy-lx    def nofence= "b00000".U
2272225d46eSJiawei Lin  }
2282225d46eSJiawei Lin
2292225d46eSJiawei Lin  object ALUOpType {
230ee8ff153Szfw    // shift optype
231675acc68SYinan Xu    def slliuw     = "b000_0000".U // slliuw: ZEXT(src1[31:0]) << shamt
232675acc68SYinan Xu    def sll        = "b000_0001".U // sll:     src1 << src2
233ee8ff153Szfw
234675acc68SYinan Xu    def bclr       = "b000_0010".U // bclr:    src1 & ~(1 << src2[5:0])
235675acc68SYinan Xu    def bset       = "b000_0011".U // bset:    src1 | (1 << src2[5:0])
236675acc68SYinan Xu    def binv       = "b000_0100".U // binv:    src1 ^ ~(1 << src2[5:0])
237ee8ff153Szfw
238675acc68SYinan Xu    def srl        = "b000_0101".U // srl:     src1 >> src2
239675acc68SYinan Xu    def bext       = "b000_0110".U // bext:    (src1 >> src2)[0]
240675acc68SYinan Xu    def sra        = "b000_0111".U // sra:     src1 >> src2 (arithmetic)
241ee8ff153Szfw
2427b441e5eSYinan Xu    def rol        = "b000_1001".U // rol:     (src1 << src2) | (src1 >> (xlen - src2))
2437b441e5eSYinan Xu    def ror        = "b000_1011".U // ror:     (src1 >> src2) | (src1 << (xlen - src2))
244184a1958Szfw
245ee8ff153Szfw    // RV64 32bit optype
246675acc68SYinan Xu    def addw       = "b001_0000".U // addw:      SEXT((src1 + src2)[31:0])
247675acc68SYinan Xu    def oddaddw    = "b001_0001".U // oddaddw:   SEXT((src1[0] + src2)[31:0])
248675acc68SYinan Xu    def subw       = "b001_0010".U // subw:      SEXT((src1 - src2)[31:0])
24954711376Ssinsanction    def lui32addw  = "b001_0011".U // lui32addw: SEXT(SEXT(src2[11:0], 32) + {src2[31:12], 12'b0}, 64)
250ee8ff153Szfw
251675acc68SYinan Xu    def addwbit    = "b001_0100".U // addwbit:   (src1 + src2)[0]
252675acc68SYinan Xu    def addwbyte   = "b001_0101".U // addwbyte:  (src1 + src2)[7:0]
253675acc68SYinan Xu    def addwzexth  = "b001_0110".U // addwzexth: ZEXT((src1  + src2)[15:0])
254675acc68SYinan Xu    def addwsexth  = "b001_0111".U // addwsexth: SEXT((src1  + src2)[15:0])
255ee8ff153Szfw
256675acc68SYinan Xu    def sllw       = "b001_1000".U // sllw:     SEXT((src1 << src2)[31:0])
257675acc68SYinan Xu    def srlw       = "b001_1001".U // srlw:     SEXT((src1[31:0] >> src2)[31:0])
258675acc68SYinan Xu    def sraw       = "b001_1010".U // sraw:     SEXT((src1[31:0] >> src2)[31:0])
259675acc68SYinan Xu    def rolw       = "b001_1100".U
260675acc68SYinan Xu    def rorw       = "b001_1101".U
261675acc68SYinan Xu
262675acc68SYinan Xu    // ADD-op
263675acc68SYinan Xu    def adduw      = "b010_0000".U // adduw:  src1[31:0]  + src2
264675acc68SYinan Xu    def add        = "b010_0001".U // add:     src1        + src2
265675acc68SYinan Xu    def oddadd     = "b010_0010".U // oddadd:  src1[0]     + src2
266fe528fd6Ssinsanction    def lui32add   = "b010_0011".U // lui32add: SEXT(src2[11:0]) + {src2[63:12], 12'b0}
267675acc68SYinan Xu
268675acc68SYinan Xu    def sr29add    = "b010_0100".U // sr29add: src1[63:29] + src2
269675acc68SYinan Xu    def sr30add    = "b010_0101".U // sr30add: src1[63:30] + src2
270675acc68SYinan Xu    def sr31add    = "b010_0110".U // sr31add: src1[63:31] + src2
271675acc68SYinan Xu    def sr32add    = "b010_0111".U // sr32add: src1[63:32] + src2
272675acc68SYinan Xu
273675acc68SYinan Xu    def sh1adduw   = "b010_1000".U // sh1adduw: {src1[31:0], 1'b0} + src2
274675acc68SYinan Xu    def sh1add     = "b010_1001".U // sh1add: {src1[62:0], 1'b0} + src2
275675acc68SYinan Xu    def sh2adduw   = "b010_1010".U // sh2add_uw: {src1[31:0], 2'b0} + src2
276675acc68SYinan Xu    def sh2add     = "b010_1011".U // sh2add: {src1[61:0], 2'b0} + src2
277675acc68SYinan Xu    def sh3adduw   = "b010_1100".U // sh3add_uw: {src1[31:0], 3'b0} + src2
278675acc68SYinan Xu    def sh3add     = "b010_1101".U // sh3add: {src1[60:0], 3'b0} + src2
279675acc68SYinan Xu    def sh4add     = "b010_1111".U // sh4add: {src1[59:0], 4'b0} + src2
280675acc68SYinan Xu
281675acc68SYinan Xu    // SUB-op: src1 - src2
282675acc68SYinan Xu    def sub        = "b011_0000".U
283675acc68SYinan Xu    def sltu       = "b011_0001".U
284675acc68SYinan Xu    def slt        = "b011_0010".U
285675acc68SYinan Xu    def maxu       = "b011_0100".U
286675acc68SYinan Xu    def minu       = "b011_0101".U
287675acc68SYinan Xu    def max        = "b011_0110".U
288675acc68SYinan Xu    def min        = "b011_0111".U
289675acc68SYinan Xu
290675acc68SYinan Xu    // branch
291675acc68SYinan Xu    def beq        = "b111_0000".U
292675acc68SYinan Xu    def bne        = "b111_0010".U
293675acc68SYinan Xu    def blt        = "b111_1000".U
294675acc68SYinan Xu    def bge        = "b111_1010".U
295675acc68SYinan Xu    def bltu       = "b111_1100".U
296675acc68SYinan Xu    def bgeu       = "b111_1110".U
297675acc68SYinan Xu
298675acc68SYinan Xu    // misc optype
299675acc68SYinan Xu    def and        = "b100_0000".U
300675acc68SYinan Xu    def andn       = "b100_0001".U
301675acc68SYinan Xu    def or         = "b100_0010".U
302675acc68SYinan Xu    def orn        = "b100_0011".U
303675acc68SYinan Xu    def xor        = "b100_0100".U
304675acc68SYinan Xu    def xnor       = "b100_0101".U
305675acc68SYinan Xu    def orcb       = "b100_0110".U
306675acc68SYinan Xu
307675acc68SYinan Xu    def sextb      = "b100_1000".U
308675acc68SYinan Xu    def packh      = "b100_1001".U
309675acc68SYinan Xu    def sexth      = "b100_1010".U
310675acc68SYinan Xu    def packw      = "b100_1011".U
311675acc68SYinan Xu
312675acc68SYinan Xu    def revb       = "b101_0000".U
313675acc68SYinan Xu    def rev8       = "b101_0001".U
314675acc68SYinan Xu    def pack       = "b101_0010".U
315675acc68SYinan Xu    def orh48      = "b101_0011".U
316675acc68SYinan Xu
317675acc68SYinan Xu    def szewl1     = "b101_1000".U
318675acc68SYinan Xu    def szewl2     = "b101_1001".U
319675acc68SYinan Xu    def szewl3     = "b101_1010".U
320675acc68SYinan Xu    def byte2      = "b101_1011".U
321675acc68SYinan Xu
322675acc68SYinan Xu    def andlsb     = "b110_0000".U
323675acc68SYinan Xu    def andzexth   = "b110_0001".U
324675acc68SYinan Xu    def orlsb      = "b110_0010".U
325675acc68SYinan Xu    def orzexth    = "b110_0011".U
326675acc68SYinan Xu    def xorlsb     = "b110_0100".U
327675acc68SYinan Xu    def xorzexth   = "b110_0101".U
328675acc68SYinan Xu    def orcblsb    = "b110_0110".U
329675acc68SYinan Xu    def orcbzexth  = "b110_0111".U
330675acc68SYinan Xu
331675acc68SYinan Xu    def isAddw(func: UInt) = func(6, 4) === "b001".U && !func(3) && !func(1)
332675acc68SYinan Xu    def isSimpleLogic(func: UInt) = func(6, 4) === "b100".U && !func(0)
333675acc68SYinan Xu    def logicToLsb(func: UInt) = Cat("b110".U(3.W), func(3, 1), 0.U(1.W))
334675acc68SYinan Xu    def logicToZexth(func: UInt) = Cat("b110".U(3.W), func(3, 1), 1.U(1.W))
335675acc68SYinan Xu
33657a10886SXuan Hu    def apply() = UInt(FuOpTypeWidth.W)
3372225d46eSJiawei Lin  }
3382225d46eSJiawei Lin
339d91483a6Sfdy  object VSETOpType {
340a8db15d8Sfdy    val setVlmaxBit = 0
341a8db15d8Sfdy    val keepVlBit   = 1
342a8db15d8Sfdy    // destTypeBit == 0: write vl to rd
343a8db15d8Sfdy    // destTypeBit == 1: write vconfig
344a8db15d8Sfdy    val destTypeBit = 5
345a8db15d8Sfdy
346a32c56f4SXuan Hu    // vsetvli's uop
347a32c56f4SXuan Hu    //   rs1!=x0, normal
348a32c56f4SXuan Hu    //     uop0: r(rs1), w(vconfig)     | x[rs1],vtypei  -> vconfig
349a32c56f4SXuan Hu    //     uop1: r(rs1), w(rd)          | x[rs1],vtypei  -> x[rd]
350a32c56f4SXuan Hu    def uvsetvcfg_xi        = "b1010_0000".U
351a32c56f4SXuan Hu    def uvsetrd_xi          = "b1000_0000".U
352a32c56f4SXuan Hu    //   rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype
353a32c56f4SXuan Hu    //     uop0: w(vconfig)             | vlmax, vtypei  -> vconfig
354a32c56f4SXuan Hu    //     uop1: w(rd)                  | vlmax, vtypei  -> x[rd]
355a32c56f4SXuan Hu    def uvsetvcfg_vlmax_i   = "b1010_0001".U
356a32c56f4SXuan Hu    def uvsetrd_vlmax_i     = "b1000_0001".U
357a32c56f4SXuan Hu    //   rs1==x0, rd==x0, keep vl, set vtype
358a32c56f4SXuan Hu    //     uop0: r(vconfig), w(vconfig) | ld_vconfig.vl, vtypei -> vconfig
359a32c56f4SXuan Hu    def uvsetvcfg_keep_v    = "b1010_0010".U
360d91483a6Sfdy
361a32c56f4SXuan Hu    // vsetvl's uop
362a32c56f4SXuan Hu    //   rs1!=x0, normal
363a32c56f4SXuan Hu    //     uop0: r(rs1,rs2), w(vconfig) | x[rs1],x[rs2]  -> vconfig
364a32c56f4SXuan Hu    //     uop1: r(rs1,rs2), w(rd)      | x[rs1],x[rs2]  -> x[rd]
365a32c56f4SXuan Hu    def uvsetvcfg_xx        = "b0110_0000".U
366a32c56f4SXuan Hu    def uvsetrd_xx          = "b0100_0000".U
367a32c56f4SXuan Hu    //   rs1==x0, rd!=x0, set vl to vlmax, set rd to vlmax, set vtype
368a32c56f4SXuan Hu    //     uop0: r(rs2), w(vconfig)     | vlmax, vtypei  -> vconfig
369a32c56f4SXuan Hu    //     uop1: r(rs2), w(rd)          | vlmax, vtypei  -> x[rd]
370a32c56f4SXuan Hu    def uvsetvcfg_vlmax_x   = "b0110_0001".U
371a32c56f4SXuan Hu    def uvsetrd_vlmax_x     = "b0100_0001".U
372a32c56f4SXuan Hu    //   rs1==x0, rd==x0, keep vl, set vtype
373a32c56f4SXuan Hu    //     uop0: r(rs2), w(vtmp)             | x[rs2]               -> vtmp
374a32c56f4SXuan Hu    //     uop0: r(vconfig,vtmp), w(vconfig) | old_vconfig.vl, vtmp -> vconfig
375a32c56f4SXuan Hu    def uvmv_v_x            = "b0110_0010".U
376a32c56f4SXuan Hu    def uvsetvcfg_vv        = "b0111_0010".U
377a32c56f4SXuan Hu
378a32c56f4SXuan Hu    // vsetivli's uop
379a32c56f4SXuan Hu    //     uop0: w(vconfig)             | vli, vtypei    -> vconfig
380a32c56f4SXuan Hu    //     uop1: w(rd)                  | vli, vtypei    -> x[rd]
381a32c56f4SXuan Hu    def uvsetvcfg_ii        = "b0010_0000".U
382a32c56f4SXuan Hu    def uvsetrd_ii          = "b0000_0000".U
383a32c56f4SXuan Hu
384a32c56f4SXuan Hu    def isVsetvl  (func: UInt)  = func(6)
385a32c56f4SXuan Hu    def isVsetvli (func: UInt)  = func(7)
386a32c56f4SXuan Hu    def isVsetivli(func: UInt)  = func(7, 6) === 0.U
387a32c56f4SXuan Hu    def isNormal  (func: UInt)  = func(1, 0) === 0.U
388a8db15d8Sfdy    def isSetVlmax(func: UInt)  = func(setVlmaxBit)
389a8db15d8Sfdy    def isKeepVl  (func: UInt)  = func(keepVlBit)
390a32c56f4SXuan Hu    // RG: region
391a32c56f4SXuan Hu    def writeIntRG(func: UInt)  = !func(5)
392a32c56f4SXuan Hu    def writeVecRG(func: UInt)  = func(5)
393a32c56f4SXuan Hu    def readIntRG (func: UInt)  = !func(4)
394a32c56f4SXuan Hu    def readVecRG (func: UInt)  = func(4)
395a8db15d8Sfdy    // modify fuOpType
396a8db15d8Sfdy    def keepVl(func: UInt)      = func | (1 << keepVlBit).U
397a8db15d8Sfdy    def setVlmax(func: UInt)    = func | (1 << setVlmaxBit).U
398d91483a6Sfdy  }
399d91483a6Sfdy
4003b739f49SXuan Hu  object BRUOpType {
4013b739f49SXuan Hu    // branch
4023b739f49SXuan Hu    def beq        = "b000_000".U
4033b739f49SXuan Hu    def bne        = "b000_001".U
4043b739f49SXuan Hu    def blt        = "b000_100".U
4053b739f49SXuan Hu    def bge        = "b000_101".U
4063b739f49SXuan Hu    def bltu       = "b001_000".U
4073b739f49SXuan Hu    def bgeu       = "b001_001".U
4083b739f49SXuan Hu
4093b739f49SXuan Hu    def getBranchType(func: UInt) = func(3, 1)
4103b739f49SXuan Hu    def isBranchInvert(func: UInt) = func(0)
4113b739f49SXuan Hu  }
4123b739f49SXuan Hu
4133b739f49SXuan Hu  object MULOpType {
4143b739f49SXuan Hu    // mul
4153b739f49SXuan Hu    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
4163b739f49SXuan Hu    def mul    = "b00000".U
4173b739f49SXuan Hu    def mulh   = "b00001".U
4183b739f49SXuan Hu    def mulhsu = "b00010".U
4193b739f49SXuan Hu    def mulhu  = "b00011".U
4203b739f49SXuan Hu    def mulw   = "b00100".U
4213b739f49SXuan Hu
4223b739f49SXuan Hu    def mulw7  = "b01100".U
4233b739f49SXuan Hu    def isSign(op: UInt) = !op(1)
4243b739f49SXuan Hu    def isW(op: UInt) = op(2)
4253b739f49SXuan Hu    def isH(op: UInt) = op(1, 0) =/= 0.U
4263b739f49SXuan Hu    def getOp(op: UInt) = Cat(op(3), op(1, 0))
4273b739f49SXuan Hu  }
4283b739f49SXuan Hu
4293b739f49SXuan Hu  object DIVOpType {
4303b739f49SXuan Hu    // div
4313b739f49SXuan Hu    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
4323b739f49SXuan Hu    def div    = "b10000".U
4333b739f49SXuan Hu    def divu   = "b10010".U
4343b739f49SXuan Hu    def rem    = "b10001".U
4353b739f49SXuan Hu    def remu   = "b10011".U
4363b739f49SXuan Hu
4373b739f49SXuan Hu    def divw   = "b10100".U
4383b739f49SXuan Hu    def divuw  = "b10110".U
4393b739f49SXuan Hu    def remw   = "b10101".U
4403b739f49SXuan Hu    def remuw  = "b10111".U
4413b739f49SXuan Hu
4423b739f49SXuan Hu    def isSign(op: UInt) = !op(1)
4433b739f49SXuan Hu    def isW(op: UInt) = op(2)
4443b739f49SXuan Hu    def isH(op: UInt) = op(0)
4453b739f49SXuan Hu  }
4463b739f49SXuan Hu
4472225d46eSJiawei Lin  object MDUOpType {
4482225d46eSJiawei Lin    // mul
4492225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
4502225d46eSJiawei Lin    def mul    = "b00000".U
4512225d46eSJiawei Lin    def mulh   = "b00001".U
4522225d46eSJiawei Lin    def mulhsu = "b00010".U
4532225d46eSJiawei Lin    def mulhu  = "b00011".U
4542225d46eSJiawei Lin    def mulw   = "b00100".U
4552225d46eSJiawei Lin
45688825c5cSYinan Xu    def mulw7  = "b01100".U
45788825c5cSYinan Xu
4582225d46eSJiawei Lin    // div
4592225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
46088825c5cSYinan Xu    def div    = "b10000".U
46188825c5cSYinan Xu    def divu   = "b10010".U
46288825c5cSYinan Xu    def rem    = "b10001".U
46388825c5cSYinan Xu    def remu   = "b10011".U
4642225d46eSJiawei Lin
46588825c5cSYinan Xu    def divw   = "b10100".U
46688825c5cSYinan Xu    def divuw  = "b10110".U
46788825c5cSYinan Xu    def remw   = "b10101".U
46888825c5cSYinan Xu    def remuw  = "b10111".U
4692225d46eSJiawei Lin
47088825c5cSYinan Xu    def isMul(op: UInt) = !op(4)
47188825c5cSYinan Xu    def isDiv(op: UInt) = op(4)
4722225d46eSJiawei Lin
4732225d46eSJiawei Lin    def isDivSign(op: UInt) = isDiv(op) && !op(1)
4742225d46eSJiawei Lin    def isW(op: UInt) = op(2)
4752225d46eSJiawei Lin    def isH(op: UInt) = (isDiv(op) && op(0)) || (isMul(op) && op(1, 0) =/= 0.U)
4762225d46eSJiawei Lin    def getMulOp(op: UInt) = op(1, 0)
4772225d46eSJiawei Lin  }
4782225d46eSJiawei Lin
4792225d46eSJiawei Lin  object LSUOpType {
480d200f594SWilliam Wang    // load pipeline
4812225d46eSJiawei Lin
482d200f594SWilliam Wang    // normal load
483d200f594SWilliam Wang    // Note: bit(1, 0) are size, DO NOT CHANGE
484d200f594SWilliam Wang    // bit encoding: | load 0 | is unsigned(1bit) | size(2bit) |
485d200f594SWilliam Wang    def lb       = "b0000".U
486d200f594SWilliam Wang    def lh       = "b0001".U
487d200f594SWilliam Wang    def lw       = "b0010".U
488d200f594SWilliam Wang    def ld       = "b0011".U
489d200f594SWilliam Wang    def lbu      = "b0100".U
490d200f594SWilliam Wang    def lhu      = "b0101".U
491d200f594SWilliam Wang    def lwu      = "b0110".U
492ca18a0b4SWilliam Wang
493d200f594SWilliam Wang    // Zicbop software prefetch
494d200f594SWilliam Wang    // bit encoding: | prefetch 1 | 0 | prefetch type (2bit) |
495d200f594SWilliam Wang    def prefetch_i = "b1000".U // TODO
496d200f594SWilliam Wang    def prefetch_r = "b1001".U
497d200f594SWilliam Wang    def prefetch_w = "b1010".U
498ca18a0b4SWilliam Wang
499d200f594SWilliam Wang    def isPrefetch(op: UInt): Bool = op(3)
500d200f594SWilliam Wang
501d200f594SWilliam Wang    // store pipeline
502d200f594SWilliam Wang    // normal store
503d200f594SWilliam Wang    // bit encoding: | store 00 | size(2bit) |
504d200f594SWilliam Wang    def sb       = "b0000".U
505d200f594SWilliam Wang    def sh       = "b0001".U
506d200f594SWilliam Wang    def sw       = "b0010".U
507d200f594SWilliam Wang    def sd       = "b0011".U
508d200f594SWilliam Wang
509d200f594SWilliam Wang    // l1 cache op
510d200f594SWilliam Wang    // bit encoding: | cbo_zero 01 | size(2bit) 11 |
511d200f594SWilliam Wang    def cbo_zero  = "b0111".U
512d200f594SWilliam Wang
513d200f594SWilliam Wang    // llc op
514d200f594SWilliam Wang    // bit encoding: | prefetch 11 | suboptype(2bit) |
515d200f594SWilliam Wang    def cbo_clean = "b1100".U
516d200f594SWilliam Wang    def cbo_flush = "b1101".U
517d200f594SWilliam Wang    def cbo_inval = "b1110".U
518d200f594SWilliam Wang
519d200f594SWilliam Wang    def isCbo(op: UInt): Bool = op(3, 2) === "b11".U
5202225d46eSJiawei Lin
5212225d46eSJiawei Lin    // atomics
5222225d46eSJiawei Lin    // bit(1, 0) are size
5232225d46eSJiawei Lin    // since atomics use a different fu type
5242225d46eSJiawei Lin    // so we can safely reuse other load/store's encodings
525d200f594SWilliam Wang    // bit encoding: | optype(4bit) | size (2bit) |
5262225d46eSJiawei Lin    def lr_w      = "b000010".U
5272225d46eSJiawei Lin    def sc_w      = "b000110".U
5282225d46eSJiawei Lin    def amoswap_w = "b001010".U
5292225d46eSJiawei Lin    def amoadd_w  = "b001110".U
5302225d46eSJiawei Lin    def amoxor_w  = "b010010".U
5312225d46eSJiawei Lin    def amoand_w  = "b010110".U
5322225d46eSJiawei Lin    def amoor_w   = "b011010".U
5332225d46eSJiawei Lin    def amomin_w  = "b011110".U
5342225d46eSJiawei Lin    def amomax_w  = "b100010".U
5352225d46eSJiawei Lin    def amominu_w = "b100110".U
5362225d46eSJiawei Lin    def amomaxu_w = "b101010".U
5372225d46eSJiawei Lin
5382225d46eSJiawei Lin    def lr_d      = "b000011".U
5392225d46eSJiawei Lin    def sc_d      = "b000111".U
5402225d46eSJiawei Lin    def amoswap_d = "b001011".U
5412225d46eSJiawei Lin    def amoadd_d  = "b001111".U
5422225d46eSJiawei Lin    def amoxor_d  = "b010011".U
5432225d46eSJiawei Lin    def amoand_d  = "b010111".U
5442225d46eSJiawei Lin    def amoor_d   = "b011011".U
5452225d46eSJiawei Lin    def amomin_d  = "b011111".U
5462225d46eSJiawei Lin    def amomax_d  = "b100011".U
5472225d46eSJiawei Lin    def amominu_d = "b100111".U
5482225d46eSJiawei Lin    def amomaxu_d = "b101011".U
549b6982e83SLemover
550b6982e83SLemover    def size(op: UInt) = op(1,0)
5512225d46eSJiawei Lin  }
5522225d46eSJiawei Lin
5533feeca58Szfw  object BKUOpType {
554ee8ff153Szfw
5553feeca58Szfw    def clmul       = "b000000".U
5563feeca58Szfw    def clmulh      = "b000001".U
5573feeca58Szfw    def clmulr      = "b000010".U
5583feeca58Szfw    def xpermn      = "b000100".U
5593feeca58Szfw    def xpermb      = "b000101".U
560ee8ff153Szfw
5613feeca58Szfw    def clz         = "b001000".U
5623feeca58Szfw    def clzw        = "b001001".U
5633feeca58Szfw    def ctz         = "b001010".U
5643feeca58Szfw    def ctzw        = "b001011".U
5653feeca58Szfw    def cpop        = "b001100".U
5663feeca58Szfw    def cpopw       = "b001101".U
56707596dc6Szfw
5683feeca58Szfw    // 01xxxx is reserve
5693feeca58Szfw    def aes64es     = "b100000".U
5703feeca58Szfw    def aes64esm    = "b100001".U
5713feeca58Szfw    def aes64ds     = "b100010".U
5723feeca58Szfw    def aes64dsm    = "b100011".U
5733feeca58Szfw    def aes64im     = "b100100".U
5743feeca58Szfw    def aes64ks1i   = "b100101".U
5753feeca58Szfw    def aes64ks2    = "b100110".U
5763feeca58Szfw
5773feeca58Szfw    // merge to two instruction sm4ks & sm4ed
57819bcce38SFawang Zhang    def sm4ed0      = "b101000".U
57919bcce38SFawang Zhang    def sm4ed1      = "b101001".U
58019bcce38SFawang Zhang    def sm4ed2      = "b101010".U
58119bcce38SFawang Zhang    def sm4ed3      = "b101011".U
58219bcce38SFawang Zhang    def sm4ks0      = "b101100".U
58319bcce38SFawang Zhang    def sm4ks1      = "b101101".U
58419bcce38SFawang Zhang    def sm4ks2      = "b101110".U
58519bcce38SFawang Zhang    def sm4ks3      = "b101111".U
5863feeca58Szfw
5873feeca58Szfw    def sha256sum0  = "b110000".U
5883feeca58Szfw    def sha256sum1  = "b110001".U
5893feeca58Szfw    def sha256sig0  = "b110010".U
5903feeca58Szfw    def sha256sig1  = "b110011".U
5913feeca58Szfw    def sha512sum0  = "b110100".U
5923feeca58Szfw    def sha512sum1  = "b110101".U
5933feeca58Szfw    def sha512sig0  = "b110110".U
5943feeca58Szfw    def sha512sig1  = "b110111".U
5953feeca58Szfw
5963feeca58Szfw    def sm3p0       = "b111000".U
5973feeca58Szfw    def sm3p1       = "b111001".U
598ee8ff153Szfw  }
599ee8ff153Szfw
6002225d46eSJiawei Lin  object BTBtype {
6012225d46eSJiawei Lin    def B = "b00".U  // branch
6022225d46eSJiawei Lin    def J = "b01".U  // jump
6032225d46eSJiawei Lin    def I = "b10".U  // indirect
6042225d46eSJiawei Lin    def R = "b11".U  // return
6052225d46eSJiawei Lin
6062225d46eSJiawei Lin    def apply() = UInt(2.W)
6072225d46eSJiawei Lin  }
6082225d46eSJiawei Lin
6092225d46eSJiawei Lin  object SelImm {
610ee8ff153Szfw    def IMM_X  = "b0111".U
611d91483a6Sfdy    def IMM_S  = "b1110".U
612ee8ff153Szfw    def IMM_SB = "b0001".U
613ee8ff153Szfw    def IMM_U  = "b0010".U
614ee8ff153Szfw    def IMM_UJ = "b0011".U
615ee8ff153Szfw    def IMM_I  = "b0100".U
616ee8ff153Szfw    def IMM_Z  = "b0101".U
617ee8ff153Szfw    def INVALID_INSTR = "b0110".U
618ee8ff153Szfw    def IMM_B6 = "b1000".U
6192225d46eSJiawei Lin
62058c35d23Shuxuan0307    def IMM_OPIVIS = "b1001".U
62158c35d23Shuxuan0307    def IMM_OPIVIU = "b1010".U
622912e2179SXuan Hu    def IMM_VSETVLI   = "b1100".U
623912e2179SXuan Hu    def IMM_VSETIVLI  = "b1101".U
624fe528fd6Ssinsanction    def IMM_LUI32 = "b1011".U
625867aae77Sweiding liu    def IMM_VRORVI = "b1111".U
62658c35d23Shuxuan0307
62757a10886SXuan Hu    def X      = BitPat("b0000")
6286e7c9679Shuxuan0307
629ee8ff153Szfw    def apply() = UInt(4.W)
6300655b1a0SXuan Hu
6310655b1a0SXuan Hu    def mkString(immType: UInt) : String = {
6320655b1a0SXuan Hu      val strMap = Map(
6330655b1a0SXuan Hu        IMM_S.litValue         -> "S",
6340655b1a0SXuan Hu        IMM_SB.litValue        -> "SB",
6350655b1a0SXuan Hu        IMM_U.litValue         -> "U",
6360655b1a0SXuan Hu        IMM_UJ.litValue        -> "UJ",
6370655b1a0SXuan Hu        IMM_I.litValue         -> "I",
6380655b1a0SXuan Hu        IMM_Z.litValue         -> "Z",
6390655b1a0SXuan Hu        IMM_B6.litValue        -> "B6",
6400655b1a0SXuan Hu        IMM_OPIVIS.litValue    -> "VIS",
6410655b1a0SXuan Hu        IMM_OPIVIU.litValue    -> "VIU",
6420655b1a0SXuan Hu        IMM_VSETVLI.litValue   -> "VSETVLI",
6430655b1a0SXuan Hu        IMM_VSETIVLI.litValue  -> "VSETIVLI",
644fe528fd6Ssinsanction        IMM_LUI32.litValue     -> "LUI32",
6457e30d16cSZhaoyang You        IMM_VRORVI.litValue    -> "VRORVI",
6460655b1a0SXuan Hu        INVALID_INSTR.litValue -> "INVALID",
6470655b1a0SXuan Hu      )
6480655b1a0SXuan Hu      strMap(immType.litValue)
6490655b1a0SXuan Hu    }
650520f7dacSsinsanction
651520f7dacSsinsanction    def getImmUnion(immType: UInt) : Imm = {
652520f7dacSsinsanction      val iuMap = Map(
653520f7dacSsinsanction        IMM_S.litValue         -> ImmUnion.S,
654520f7dacSsinsanction        IMM_SB.litValue        -> ImmUnion.B,
655520f7dacSsinsanction        IMM_U.litValue         -> ImmUnion.U,
656520f7dacSsinsanction        IMM_UJ.litValue        -> ImmUnion.J,
657520f7dacSsinsanction        IMM_I.litValue         -> ImmUnion.I,
658520f7dacSsinsanction        IMM_Z.litValue         -> ImmUnion.Z,
659520f7dacSsinsanction        IMM_B6.litValue        -> ImmUnion.B6,
660520f7dacSsinsanction        IMM_OPIVIS.litValue    -> ImmUnion.OPIVIS,
661520f7dacSsinsanction        IMM_OPIVIU.litValue    -> ImmUnion.OPIVIU,
662520f7dacSsinsanction        IMM_VSETVLI.litValue   -> ImmUnion.VSETVLI,
663520f7dacSsinsanction        IMM_VSETIVLI.litValue  -> ImmUnion.VSETIVLI,
664520f7dacSsinsanction        IMM_LUI32.litValue     -> ImmUnion.LUI32,
6653ca6072cSsinceforYy        IMM_VRORVI.litValue    -> ImmUnion.VRORVI,
666520f7dacSsinsanction      )
667520f7dacSsinsanction      iuMap(immType.litValue)
668520f7dacSsinsanction    }
6692225d46eSJiawei Lin  }
6702225d46eSJiawei Lin
671e2695e90SzhanglyGit  object UopSplitType {
672d91483a6Sfdy    def SCA_SIM          = "b000000".U //
673e25c13faSXuan Hu    def VSET             = "b010001".U // dirty: vset
674d91483a6Sfdy    def VEC_VVV          = "b010010".U // VEC_VVV
675d91483a6Sfdy    def VEC_VXV          = "b010011".U // VEC_VXV
676d91483a6Sfdy    def VEC_0XV          = "b010100".U // VEC_0XV
677d91483a6Sfdy    def VEC_VVW          = "b010101".U // VEC_VVW
678d91483a6Sfdy    def VEC_WVW          = "b010110".U // VEC_WVW
679d91483a6Sfdy    def VEC_VXW          = "b010111".U // VEC_VXW
680d91483a6Sfdy    def VEC_WXW          = "b011000".U // VEC_WXW
681d91483a6Sfdy    def VEC_WVV          = "b011001".U // VEC_WVV
682d91483a6Sfdy    def VEC_WXV          = "b011010".U // VEC_WXV
683d91483a6Sfdy    def VEC_EXT2         = "b011011".U // VF2 0 -> V
684d91483a6Sfdy    def VEC_EXT4         = "b011100".U // VF4 0 -> V
685d91483a6Sfdy    def VEC_EXT8         = "b011101".U // VF8 0 -> V
686d91483a6Sfdy    def VEC_VVM          = "b011110".U // VEC_VVM
687d91483a6Sfdy    def VEC_VXM          = "b011111".U // VEC_VXM
688d91483a6Sfdy    def VEC_SLIDE1UP     = "b100000".U // vslide1up.vx
689d91483a6Sfdy    def VEC_FSLIDE1UP    = "b100001".U // vfslide1up.vf
690d91483a6Sfdy    def VEC_SLIDE1DOWN   = "b100010".U // vslide1down.vx
691d91483a6Sfdy    def VEC_FSLIDE1DOWN  = "b100011".U // vfslide1down.vf
692d91483a6Sfdy    def VEC_VRED         = "b100100".U // VEC_VRED
693d91483a6Sfdy    def VEC_SLIDEUP      = "b100101".U // VEC_SLIDEUP
694d91483a6Sfdy    def VEC_SLIDEDOWN    = "b100111".U // VEC_SLIDEDOWN
695d91483a6Sfdy    def VEC_M0X          = "b101001".U // VEC_M0X  0MV
696d91483a6Sfdy    def VEC_MVV          = "b101010".U // VEC_MVV  VMV
697d91483a6Sfdy    def VEC_M0X_VFIRST   = "b101011".U //
69884260280Sczw    def VEC_VWW          = "b101100".U //
69965df1368Sczw    def VEC_RGATHER      = "b101101".U // vrgather.vv, vrgather.vi
70065df1368Sczw    def VEC_RGATHER_VX   = "b101110".U // vrgather.vx
70165df1368Sczw    def VEC_RGATHEREI16  = "b101111".U // vrgatherei16.vv
702adf68ff3Sczw    def VEC_COMPRESS     = "b110000".U // vcompress.vm
703c4501a6fSZiyue-Zhang    def VEC_US_LDST      = "b110001".U // vector unit-strided load/store
704c4501a6fSZiyue-Zhang    def VEC_S_LDST       = "b110010".U // vector strided load/store
705c4501a6fSZiyue-Zhang    def VEC_I_LDST       = "b110011".U // vector indexed load/store
706684d7aceSxiaofeibao-xjtu    def VEC_VFV          = "b111000".U // VEC_VFV
7073748ec56Sxiaofeibao-xjtu    def VEC_VFW          = "b111001".U // VEC_VFW
7083748ec56Sxiaofeibao-xjtu    def VEC_WFW          = "b111010".U // VEC_WVW
709f06d6d60Sxiaofeibao-xjtu    def VEC_VFM          = "b111011".U // VEC_VFM
710582849ffSxiaofeibao-xjtu    def VEC_VFRED        = "b111100".U // VEC_VFRED
711b94b1889Sxiaofeibao-xjtu    def VEC_VFREDOSUM    = "b111101".U // VEC_VFREDOSUM
712d91483a6Sfdy    def VEC_M0M          = "b000000".U // VEC_M0M
713d91483a6Sfdy    def VEC_MMM          = "b000000".U // VEC_MMM
7140a34fc22SZiyue Zhang    def VEC_MVNR         = "b000100".U // vmvnr
715d91483a6Sfdy    def dummy     = "b111111".U
716d91483a6Sfdy
717d91483a6Sfdy    def X = BitPat("b000000")
718d91483a6Sfdy
719d91483a6Sfdy    def apply() = UInt(6.W)
720e2695e90SzhanglyGit    def needSplit(UopSplitType: UInt) = UopSplitType(4) || UopSplitType(5)
721d91483a6Sfdy  }
722d91483a6Sfdy
7236ab6918fSYinan Xu  object ExceptionNO {
7246ab6918fSYinan Xu    def instrAddrMisaligned = 0
7256ab6918fSYinan Xu    def instrAccessFault    = 1
7266ab6918fSYinan Xu    def illegalInstr        = 2
7276ab6918fSYinan Xu    def breakPoint          = 3
7286ab6918fSYinan Xu    def loadAddrMisaligned  = 4
7296ab6918fSYinan Xu    def loadAccessFault     = 5
7306ab6918fSYinan Xu    def storeAddrMisaligned = 6
7316ab6918fSYinan Xu    def storeAccessFault    = 7
7326ab6918fSYinan Xu    def ecallU              = 8
7336ab6918fSYinan Xu    def ecallS              = 9
7346ab6918fSYinan Xu    def ecallM              = 11
7356ab6918fSYinan Xu    def instrPageFault      = 12
7366ab6918fSYinan Xu    def loadPageFault       = 13
7376ab6918fSYinan Xu    // def singleStep          = 14
7386ab6918fSYinan Xu    def storePageFault      = 15
7396ab6918fSYinan Xu    def priorities = Seq(
7406ab6918fSYinan Xu      breakPoint, // TODO: different BP has different priority
7416ab6918fSYinan Xu      instrPageFault,
7426ab6918fSYinan Xu      instrAccessFault,
7436ab6918fSYinan Xu      illegalInstr,
7446ab6918fSYinan Xu      instrAddrMisaligned,
7456ab6918fSYinan Xu      ecallM, ecallS, ecallU,
746d880177dSYinan Xu      storeAddrMisaligned,
747d880177dSYinan Xu      loadAddrMisaligned,
7486ab6918fSYinan Xu      storePageFault,
7496ab6918fSYinan Xu      loadPageFault,
7506ab6918fSYinan Xu      storeAccessFault,
751d880177dSYinan Xu      loadAccessFault
7526ab6918fSYinan Xu    )
7536ab6918fSYinan Xu    def all = priorities.distinct.sorted
7546ab6918fSYinan Xu    def frontendSet = Seq(
7556ab6918fSYinan Xu      instrAddrMisaligned,
7566ab6918fSYinan Xu      instrAccessFault,
7576ab6918fSYinan Xu      illegalInstr,
7586ab6918fSYinan Xu      instrPageFault
7596ab6918fSYinan Xu    )
7606ab6918fSYinan Xu    def partialSelect(vec: Vec[Bool], select: Seq[Int]): Vec[Bool] = {
7616ab6918fSYinan Xu      val new_vec = Wire(ExceptionVec())
7626ab6918fSYinan Xu      new_vec.foreach(_ := false.B)
7636ab6918fSYinan Xu      select.foreach(i => new_vec(i) := vec(i))
7646ab6918fSYinan Xu      new_vec
7656ab6918fSYinan Xu    }
7666ab6918fSYinan Xu    def selectFrontend(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, frontendSet)
7676ab6918fSYinan Xu    def selectAll(vec: Vec[Bool]): Vec[Bool] = partialSelect(vec, ExceptionNO.all)
7686ab6918fSYinan Xu    def selectByFu(vec:Vec[Bool], fuConfig: FuConfig): Vec[Bool] =
7696ab6918fSYinan Xu      partialSelect(vec, fuConfig.exceptionOut)
7706ab6918fSYinan Xu  }
7716ab6918fSYinan Xu
772d2b20d1aSTang Haojin  object TopDownCounters extends Enumeration {
773d2b20d1aSTang Haojin    val NoStall = Value("NoStall") // Base
774d2b20d1aSTang Haojin    // frontend
775d2b20d1aSTang Haojin    val OverrideBubble = Value("OverrideBubble")
776d2b20d1aSTang Haojin    val FtqUpdateBubble = Value("FtqUpdateBubble")
777d2b20d1aSTang Haojin    // val ControlRedirectBubble = Value("ControlRedirectBubble")
778d2b20d1aSTang Haojin    val TAGEMissBubble = Value("TAGEMissBubble")
779d2b20d1aSTang Haojin    val SCMissBubble = Value("SCMissBubble")
780d2b20d1aSTang Haojin    val ITTAGEMissBubble = Value("ITTAGEMissBubble")
781d2b20d1aSTang Haojin    val RASMissBubble = Value("RASMissBubble")
782d2b20d1aSTang Haojin    val MemVioRedirectBubble = Value("MemVioRedirectBubble")
783d2b20d1aSTang Haojin    val OtherRedirectBubble = Value("OtherRedirectBubble")
784d2b20d1aSTang Haojin    val FtqFullStall = Value("FtqFullStall")
785d2b20d1aSTang Haojin
786d2b20d1aSTang Haojin    val ICacheMissBubble = Value("ICacheMissBubble")
787d2b20d1aSTang Haojin    val ITLBMissBubble = Value("ITLBMissBubble")
788d2b20d1aSTang Haojin    val BTBMissBubble = Value("BTBMissBubble")
789d2b20d1aSTang Haojin    val FetchFragBubble = Value("FetchFragBubble")
790d2b20d1aSTang Haojin
791d2b20d1aSTang Haojin    // backend
792d2b20d1aSTang Haojin    // long inst stall at rob head
793d2b20d1aSTang Haojin    val DivStall = Value("DivStall") // int div, float div/sqrt
794d2b20d1aSTang Haojin    val IntNotReadyStall = Value("IntNotReadyStall") // int-inst at rob head not issue
795d2b20d1aSTang Haojin    val FPNotReadyStall = Value("FPNotReadyStall") // fp-inst at rob head not issue
796d2b20d1aSTang Haojin    val MemNotReadyStall = Value("MemNotReadyStall") // mem-inst at rob head not issue
797d2b20d1aSTang Haojin    // freelist full
798d2b20d1aSTang Haojin    val IntFlStall = Value("IntFlStall")
799d2b20d1aSTang Haojin    val FpFlStall = Value("FpFlStall")
800d2b20d1aSTang Haojin    // dispatch queue full
801d2b20d1aSTang Haojin    val IntDqStall = Value("IntDqStall")
802d2b20d1aSTang Haojin    val FpDqStall = Value("FpDqStall")
803d2b20d1aSTang Haojin    val LsDqStall = Value("LsDqStall")
804d2b20d1aSTang Haojin
805d2b20d1aSTang Haojin    // memblock
806d2b20d1aSTang Haojin    val LoadTLBStall = Value("LoadTLBStall")
807d2b20d1aSTang Haojin    val LoadL1Stall = Value("LoadL1Stall")
808d2b20d1aSTang Haojin    val LoadL2Stall = Value("LoadL2Stall")
809d2b20d1aSTang Haojin    val LoadL3Stall = Value("LoadL3Stall")
810d2b20d1aSTang Haojin    val LoadMemStall = Value("LoadMemStall")
811d2b20d1aSTang Haojin    val StoreStall = Value("StoreStall") // include store tlb miss
812d2b20d1aSTang Haojin    val AtomicStall = Value("AtomicStall") // atomic, load reserved, store conditional
813d2b20d1aSTang Haojin
814d2b20d1aSTang Haojin    // xs replay (different to gem5)
815d2b20d1aSTang Haojin    val LoadVioReplayStall = Value("LoadVioReplayStall")
816d2b20d1aSTang Haojin    val LoadMSHRReplayStall = Value("LoadMSHRReplayStall")
817d2b20d1aSTang Haojin
818d2b20d1aSTang Haojin    // bad speculation
819d2b20d1aSTang Haojin    val ControlRecoveryStall = Value("ControlRecoveryStall")
820d2b20d1aSTang Haojin    val MemVioRecoveryStall = Value("MemVioRecoveryStall")
821d2b20d1aSTang Haojin    val OtherRecoveryStall = Value("OtherRecoveryStall")
822d2b20d1aSTang Haojin
823d2b20d1aSTang Haojin    val FlushedInsts = Value("FlushedInsts") // control flushed, memvio flushed, others
824d2b20d1aSTang Haojin
825d2b20d1aSTang Haojin    val OtherCoreStall = Value("OtherCoreStall")
826d2b20d1aSTang Haojin
827d2b20d1aSTang Haojin    val NumStallReasons = Value("NumStallReasons")
828d2b20d1aSTang Haojin  }
8299a2e6b8aSLinJiawei}
830