xref: /XiangShan/src/main/scala/xiangshan/package.scala (revision 2225d46ebbe2fd16b9b29963c27a7d0385a42709)
19a2e6b8aSLinJiaweiimport chisel3._
29a2e6b8aSLinJiaweiimport chisel3.util._
39a2e6b8aSLinJiawei
4*2225d46eSJiawei Linimport chipsalliance.rocketchip.config.Parameters
5*2225d46eSJiawei Linimport freechips.rocketchip.tile.XLen
6*2225d46eSJiawei Linimport xiangshan.backend.fu._
7*2225d46eSJiawei Linimport xiangshan.backend.fu.fpu._
8*2225d46eSJiawei Linimport xiangshan.backend.exu._
9*2225d46eSJiawei Lin
109a2e6b8aSLinJiaweipackage object xiangshan {
119ee9f926SYikeZhou  object SrcType {
129a2e6b8aSLinJiawei    def reg = "b00".U
139a2e6b8aSLinJiawei    def pc  = "b01".U
149a2e6b8aSLinJiawei    def imm = "b01".U
159a2e6b8aSLinJiawei    def fp  = "b10".U
1604b56283SZhangZifei
171a3df1feSYikeZhou    def DC = imm // Don't Care
184d24c305SYikeZhou
1904b56283SZhangZifei    def isReg(srcType: UInt) = srcType===reg
2004b56283SZhangZifei    def isPc(srcType: UInt) = srcType===pc
2104b56283SZhangZifei    def isImm(srcType: UInt) = srcType===imm
2204b56283SZhangZifei    def isFp(srcType: UInt) = srcType===fp
235c321a22SZhangZifei    def isPcImm(srcType: UInt) = isPc(srcType) || isImm(srcType)
245c321a22SZhangZifei    def isRegFp(srcType: UInt) = isReg(srcType) || isFp(srcType)
2504b56283SZhangZifei
269a2e6b8aSLinJiawei    def apply() = UInt(2.W)
279a2e6b8aSLinJiawei  }
289a2e6b8aSLinJiawei
299a2e6b8aSLinJiawei  object SrcState {
30100aa93cSYinan Xu    def busy    = "b0".U
31100aa93cSYinan Xu    def rdy     = "b1".U
32100aa93cSYinan Xu    // def specRdy = "b10".U // speculative ready, for future use
33100aa93cSYinan Xu    def apply() = UInt(1.W)
349a2e6b8aSLinJiawei  }
359a2e6b8aSLinJiawei
36*2225d46eSJiawei Lin  object FuType {
37cafb3558SLinJiawei    def jmp          = "b0000".U
38cafb3558SLinJiawei    def i2f          = "b0001".U
39cafb3558SLinJiawei    def csr          = "b0010".U
40975b9ea3SYinan Xu    def alu          = "b0110".U
41cafb3558SLinJiawei    def mul          = "b0100".U
42cafb3558SLinJiawei    def div          = "b0101".U
43975b9ea3SYinan Xu    def fence        = "b0011".U
44cafb3558SLinJiawei
45cafb3558SLinJiawei    def fmac         = "b1000".U
4692ab24ebSYinan Xu    def fmisc        = "b1011".U
47cafb3558SLinJiawei    def fDivSqrt     = "b1010".U
48cafb3558SLinJiawei
49cafb3558SLinJiawei    def ldu          = "b1100".U
50cafb3558SLinJiawei    def stu          = "b1101".U
5192ab24ebSYinan Xu    def mou          = "b1111".U // for amo, lr, sc, fence
529a2e6b8aSLinJiawei
53*2225d46eSJiawei Lin    def num = 13
54*2225d46eSJiawei Lin
559a2e6b8aSLinJiawei    def apply() = UInt(log2Up(num).W)
569a2e6b8aSLinJiawei
57cafb3558SLinJiawei    def isIntExu(fuType: UInt) = !fuType(3)
586ac289b3SLinJiawei    def isJumpExu(fuType: UInt) = fuType === jmp
59cafb3558SLinJiawei    def isFpExu(fuType: UInt) = fuType(3, 2) === "b10".U
60cafb3558SLinJiawei    def isMemExu(fuType: UInt) = fuType(3, 2) === "b11".U
6192ab24ebSYinan Xu    def isLoadStore(fuType: UInt) = isMemExu(fuType) && !fuType(1)
6292ab24ebSYinan Xu    def isStoreExu(fuType: UInt) = isMemExu(fuType) && fuType(0)
630f9d3717SYinan Xu    def isAMO(fuType: UInt) = fuType(1)
6492ab24ebSYinan Xu
6592ab24ebSYinan Xu    def jmpCanAccept(fuType: UInt) = !fuType(2)
6692ab24ebSYinan Xu    def mduCanAccept(fuType: UInt) = fuType(2) && !fuType(1)
6792ab24ebSYinan Xu    def aluCanAccept(fuType: UInt) = fuType(2) && fuType(1)
6892ab24ebSYinan Xu
6992ab24ebSYinan Xu    def fmacCanAccept(fuType: UInt) = !fuType(1)
7092ab24ebSYinan Xu    def fmiscCanAccept(fuType: UInt) = fuType(1)
7192ab24ebSYinan Xu
7292ab24ebSYinan Xu    def loadCanAccept(fuType: UInt) = !fuType(0)
7392ab24ebSYinan Xu    def storeCanAccept(fuType: UInt) = fuType(0)
7492ab24ebSYinan Xu
7592ab24ebSYinan Xu    def storeIsAMO(fuType: UInt) = fuType(1)
76cafb3558SLinJiawei
77cafb3558SLinJiawei    val functionNameMap = Map(
78cafb3558SLinJiawei      jmp.litValue() -> "jmp",
79cafb3558SLinJiawei      i2f.litValue() -> "int to float",
80cafb3558SLinJiawei      csr.litValue() -> "csr",
81cafb3558SLinJiawei      alu.litValue() -> "alu",
82cafb3558SLinJiawei      mul.litValue() -> "mul",
83cafb3558SLinJiawei      div.litValue() -> "div",
84b8f08ca0SZhangZifei      fence.litValue() -> "fence",
85cafb3558SLinJiawei      fmac.litValue() -> "fmac",
86cafb3558SLinJiawei      fmisc.litValue() -> "fmisc",
87cafb3558SLinJiawei      fDivSqrt.litValue() -> "fdiv/fsqrt",
88cafb3558SLinJiawei      ldu.litValue() -> "load",
89cafb3558SLinJiawei      stu.litValue() -> "store"
90cafb3558SLinJiawei    )
91cafb3558SLinJiawei
929a2e6b8aSLinJiawei  }
939a2e6b8aSLinJiawei
94*2225d46eSJiawei Lin  object FuOpType {
95*2225d46eSJiawei Lin    def apply() = UInt(6.W)
96ebd97ecbSzhanglinjuan  }
97518d8658SYinan Xu
98a3edac52SYinan Xu  object CommitType {
99fe6452fcSYinan Xu    def NORMAL = "b00".U  // int/fp
100fe6452fcSYinan Xu    def BRANCH = "b01".U  // branch
101a3edac52SYinan Xu    def LOAD   = "b10".U  // load
102a3edac52SYinan Xu    def STORE  = "b11".U  // store
103518d8658SYinan Xu
104518d8658SYinan Xu    def apply() = UInt(2.W)
105a3edac52SYinan Xu    def isLoadStore(commitType: UInt) = commitType(1)
1064fb541a1SYinan Xu    def lsInstIsStore(commitType: UInt) = commitType(0)
1071abe60b3SYinan Xu    def isStore(commitType: UInt) = isLoadStore(commitType) && lsInstIsStore(commitType)
108fe6452fcSYinan Xu    def isBranch(commitType: UInt) = commitType(0) && !commitType(1)
109518d8658SYinan Xu  }
110bfb958a3SYinan Xu
111bfb958a3SYinan Xu  object RedirectLevel {
1122d7c7105SYinan Xu    def flushAfter = "b0".U
1132d7c7105SYinan Xu    def flush      = "b1".U
114bfb958a3SYinan Xu
1152d7c7105SYinan Xu    def apply() = UInt(1.W)
1162d7c7105SYinan Xu    // def isUnconditional(level: UInt) = level(1)
117bfb958a3SYinan Xu    def flushItself(level: UInt) = level(0)
1182d7c7105SYinan Xu    // def isException(level: UInt) = level(1) && level(0)
119bfb958a3SYinan Xu  }
120baf8def6SYinan Xu
121baf8def6SYinan Xu  object ExceptionVec {
122baf8def6SYinan Xu    def apply() = Vec(16, Bool())
123baf8def6SYinan Xu  }
124a8e04b1dSYinan Xu
125c60c1ab4SWilliam Wang  object PMAMode {
1268d9a04fcSWilliam Wang    def R = "b1".U << 0 //readable
1278d9a04fcSWilliam Wang    def W = "b1".U << 1 //writeable
1288d9a04fcSWilliam Wang    def X = "b1".U << 2 //executable
1298d9a04fcSWilliam Wang    def I = "b1".U << 3 //cacheable: icache
1308d9a04fcSWilliam Wang    def D = "b1".U << 4 //cacheable: dcache
1318d9a04fcSWilliam Wang    def S = "b1".U << 5 //enable speculative access
132cff68e26SWilliam Wang    def A = "b1".U << 6 //enable atomic operation, A imply R & W
1338d9a04fcSWilliam Wang    def C = "b1".U << 7 //if it is cacheable is configable
134c60c1ab4SWilliam Wang    def Reserved = "b0".U
135c60c1ab4SWilliam Wang
136c60c1ab4SWilliam Wang    def apply() = UInt(7.W)
137c60c1ab4SWilliam Wang
138c60c1ab4SWilliam Wang    def read(mode: UInt) = mode(0)
139c60c1ab4SWilliam Wang    def write(mode: UInt) = mode(1)
140c60c1ab4SWilliam Wang    def execute(mode: UInt) = mode(2)
141c60c1ab4SWilliam Wang    def icache(mode: UInt) = mode(3)
142c60c1ab4SWilliam Wang    def dcache(mode: UInt) = mode(4)
143c60c1ab4SWilliam Wang    def speculate(mode: UInt) = mode(5)
144c60c1ab4SWilliam Wang    def atomic(mode: UInt) = mode(6)
145c60c1ab4SWilliam Wang    def configable_cache(mode: UInt) = mode(7)
146c60c1ab4SWilliam Wang
147c60c1ab4SWilliam Wang    def strToMode(s: String) = {
148423b9255SWilliam Wang      var result = 0.U(8.W)
149c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("R") >= 0) result = result + R
150c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("W") >= 0) result = result + W
151c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("X") >= 0) result = result + X
152c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("I") >= 0) result = result + I
153c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("D") >= 0) result = result + D
154c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("S") >= 0) result = result + S
155c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("A") >= 0) result = result + A
156c60c1ab4SWilliam Wang      if (s.toUpperCase.indexOf("C") >= 0) result = result + C
157c60c1ab4SWilliam Wang      result
158c60c1ab4SWilliam Wang    }
159c60c1ab4SWilliam Wang  }
160*2225d46eSJiawei Lin
161*2225d46eSJiawei Lin
162*2225d46eSJiawei Lin  object CSROpType {
163*2225d46eSJiawei Lin    def jmp  = "b000".U
164*2225d46eSJiawei Lin    def wrt  = "b001".U
165*2225d46eSJiawei Lin    def set  = "b010".U
166*2225d46eSJiawei Lin    def clr  = "b011".U
167*2225d46eSJiawei Lin    def wrti = "b101".U
168*2225d46eSJiawei Lin    def seti = "b110".U
169*2225d46eSJiawei Lin    def clri = "b111".U
170*2225d46eSJiawei Lin  }
171*2225d46eSJiawei Lin
172*2225d46eSJiawei Lin  // jump
173*2225d46eSJiawei Lin  object JumpOpType {
174*2225d46eSJiawei Lin    def jal  = "b00".U
175*2225d46eSJiawei Lin    def jalr = "b01".U
176*2225d46eSJiawei Lin    def auipc = "b10".U
177*2225d46eSJiawei Lin//    def call = "b11_011".U
178*2225d46eSJiawei Lin//    def ret  = "b11_100".U
179*2225d46eSJiawei Lin    def jumpOpisJalr(op: UInt) = op(0)
180*2225d46eSJiawei Lin    def jumpOpisAuipc(op: UInt) = op(1)
181*2225d46eSJiawei Lin  }
182*2225d46eSJiawei Lin
183*2225d46eSJiawei Lin  object FenceOpType {
184*2225d46eSJiawei Lin    def fence  = "b10000".U
185*2225d46eSJiawei Lin    def sfence = "b10001".U
186*2225d46eSJiawei Lin    def fencei = "b10010".U
187*2225d46eSJiawei Lin  }
188*2225d46eSJiawei Lin
189*2225d46eSJiawei Lin  object ALUOpType {
190*2225d46eSJiawei Lin    def add  = "b000000".U
191*2225d46eSJiawei Lin    def sll  = "b000001".U
192*2225d46eSJiawei Lin    def slt  = "b000010".U
193*2225d46eSJiawei Lin    def sltu = "b000011".U
194*2225d46eSJiawei Lin    def xor  = "b000100".U
195*2225d46eSJiawei Lin    def srl  = "b000101".U
196*2225d46eSJiawei Lin    def or   = "b000110".U
197*2225d46eSJiawei Lin    def and  = "b000111".U
198*2225d46eSJiawei Lin    def sub  = "b001000".U
199*2225d46eSJiawei Lin    def sra  = "b001101".U
200*2225d46eSJiawei Lin
201*2225d46eSJiawei Lin    def addw = "b100000".U
202*2225d46eSJiawei Lin    def subw = "b101000".U
203*2225d46eSJiawei Lin    def sllw = "b100001".U
204*2225d46eSJiawei Lin    def srlw = "b100101".U
205*2225d46eSJiawei Lin    def sraw = "b101101".U
206*2225d46eSJiawei Lin
207*2225d46eSJiawei Lin    def isAddSub(func: UInt) = {
208*2225d46eSJiawei Lin      func === add || func === sub || func === addw || func === subw
209*2225d46eSJiawei Lin    }
210*2225d46eSJiawei Lin
211*2225d46eSJiawei Lin    def isWordOp(func: UInt) = func(5)
212*2225d46eSJiawei Lin
213*2225d46eSJiawei Lin    def beq  = "b010000".U
214*2225d46eSJiawei Lin    def bne  = "b010001".U
215*2225d46eSJiawei Lin    def blt  = "b010100".U
216*2225d46eSJiawei Lin    def bge  = "b010101".U
217*2225d46eSJiawei Lin    def bltu = "b010110".U
218*2225d46eSJiawei Lin    def bgeu = "b010111".U
219*2225d46eSJiawei Lin
220*2225d46eSJiawei Lin    def isBranch(func: UInt) = func(4)
221*2225d46eSJiawei Lin    def getBranchType(func: UInt) = func(2, 1)
222*2225d46eSJiawei Lin    def isBranchInvert(func: UInt) = func(0)
223*2225d46eSJiawei Lin  }
224*2225d46eSJiawei Lin
225*2225d46eSJiawei Lin  object MDUOpType {
226*2225d46eSJiawei Lin    // mul
227*2225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | opcode(2bit) |
228*2225d46eSJiawei Lin    def mul    = "b00000".U
229*2225d46eSJiawei Lin    def mulh   = "b00001".U
230*2225d46eSJiawei Lin    def mulhsu = "b00010".U
231*2225d46eSJiawei Lin    def mulhu  = "b00011".U
232*2225d46eSJiawei Lin    def mulw   = "b00100".U
233*2225d46eSJiawei Lin
234*2225d46eSJiawei Lin    // div
235*2225d46eSJiawei Lin    // bit encoding: | type (2bit) | isWord(1bit) | isSign(1bit) | opcode(1bit) |
236*2225d46eSJiawei Lin    def div    = "b01000".U
237*2225d46eSJiawei Lin    def divu   = "b01010".U
238*2225d46eSJiawei Lin    def rem    = "b01001".U
239*2225d46eSJiawei Lin    def remu   = "b01011".U
240*2225d46eSJiawei Lin
241*2225d46eSJiawei Lin    def divw   = "b01100".U
242*2225d46eSJiawei Lin    def divuw  = "b01110".U
243*2225d46eSJiawei Lin    def remw   = "b01101".U
244*2225d46eSJiawei Lin    def remuw  = "b01111".U
245*2225d46eSJiawei Lin
246*2225d46eSJiawei Lin    // fence
247*2225d46eSJiawei Lin    // bit encoding: | type (2bit) | padding(1bit)(zero) | opcode(2bit) |
248*2225d46eSJiawei Lin    def fence    = "b10000".U
249*2225d46eSJiawei Lin    def sfence   = "b10001".U
250*2225d46eSJiawei Lin    def fencei   = "b10010".U
251*2225d46eSJiawei Lin
252*2225d46eSJiawei Lin    // the highest bits are for instruction types
253*2225d46eSJiawei Lin    def typeMSB = 4
254*2225d46eSJiawei Lin    def typeLSB = 3
255*2225d46eSJiawei Lin
256*2225d46eSJiawei Lin    def MulType     = "b00".U
257*2225d46eSJiawei Lin    def DivType     = "b01".U
258*2225d46eSJiawei Lin    def FenceType   = "b10".U
259*2225d46eSJiawei Lin
260*2225d46eSJiawei Lin    def isMul(op: UInt)     = op(typeMSB, typeLSB) === MulType
261*2225d46eSJiawei Lin    def isDiv(op: UInt)     = op(typeMSB, typeLSB) === DivType
262*2225d46eSJiawei Lin    def isFence(op: UInt)   = op(typeMSB, typeLSB) === FenceType
263*2225d46eSJiawei Lin
264*2225d46eSJiawei Lin    def isDivSign(op: UInt) = isDiv(op) && !op(1)
265*2225d46eSJiawei Lin    def isW(op: UInt) = op(2)
266*2225d46eSJiawei Lin    def isH(op: UInt) = (isDiv(op) && op(0)) || (isMul(op) && op(1,0)=/=0.U)
267*2225d46eSJiawei Lin    def getMulOp(op: UInt) = op(1,0)
268*2225d46eSJiawei Lin  }
269*2225d46eSJiawei Lin
270*2225d46eSJiawei Lin  object LSUOpType {
271*2225d46eSJiawei Lin    // normal load/store
272*2225d46eSJiawei Lin    // bit(1, 0) are size
273*2225d46eSJiawei Lin    def lb   = "b000000".U
274*2225d46eSJiawei Lin    def lh   = "b000001".U
275*2225d46eSJiawei Lin    def lw   = "b000010".U
276*2225d46eSJiawei Lin    def ld   = "b000011".U
277*2225d46eSJiawei Lin    def lbu  = "b000100".U
278*2225d46eSJiawei Lin    def lhu  = "b000101".U
279*2225d46eSJiawei Lin    def lwu  = "b000110".U
280*2225d46eSJiawei Lin    def sb   = "b001000".U
281*2225d46eSJiawei Lin    def sh   = "b001001".U
282*2225d46eSJiawei Lin    def sw   = "b001010".U
283*2225d46eSJiawei Lin    def sd   = "b001011".U
284*2225d46eSJiawei Lin
285*2225d46eSJiawei Lin    def isLoad(op: UInt): Bool = !op(3)
286*2225d46eSJiawei Lin    def isStore(op: UInt): Bool = op(3)
287*2225d46eSJiawei Lin
288*2225d46eSJiawei Lin    // atomics
289*2225d46eSJiawei Lin    // bit(1, 0) are size
290*2225d46eSJiawei Lin    // since atomics use a different fu type
291*2225d46eSJiawei Lin    // so we can safely reuse other load/store's encodings
292*2225d46eSJiawei Lin    def lr_w      = "b000010".U
293*2225d46eSJiawei Lin    def sc_w      = "b000110".U
294*2225d46eSJiawei Lin    def amoswap_w = "b001010".U
295*2225d46eSJiawei Lin    def amoadd_w  = "b001110".U
296*2225d46eSJiawei Lin    def amoxor_w  = "b010010".U
297*2225d46eSJiawei Lin    def amoand_w  = "b010110".U
298*2225d46eSJiawei Lin    def amoor_w   = "b011010".U
299*2225d46eSJiawei Lin    def amomin_w  = "b011110".U
300*2225d46eSJiawei Lin    def amomax_w  = "b100010".U
301*2225d46eSJiawei Lin    def amominu_w = "b100110".U
302*2225d46eSJiawei Lin    def amomaxu_w = "b101010".U
303*2225d46eSJiawei Lin
304*2225d46eSJiawei Lin    def lr_d      = "b000011".U
305*2225d46eSJiawei Lin    def sc_d      = "b000111".U
306*2225d46eSJiawei Lin    def amoswap_d = "b001011".U
307*2225d46eSJiawei Lin    def amoadd_d  = "b001111".U
308*2225d46eSJiawei Lin    def amoxor_d  = "b010011".U
309*2225d46eSJiawei Lin    def amoand_d  = "b010111".U
310*2225d46eSJiawei Lin    def amoor_d   = "b011011".U
311*2225d46eSJiawei Lin    def amomin_d  = "b011111".U
312*2225d46eSJiawei Lin    def amomax_d  = "b100011".U
313*2225d46eSJiawei Lin    def amominu_d = "b100111".U
314*2225d46eSJiawei Lin    def amomaxu_d = "b101011".U
315*2225d46eSJiawei Lin  }
316*2225d46eSJiawei Lin
317*2225d46eSJiawei Lin  object BTBtype {
318*2225d46eSJiawei Lin    def B = "b00".U  // branch
319*2225d46eSJiawei Lin    def J = "b01".U  // jump
320*2225d46eSJiawei Lin    def I = "b10".U  // indirect
321*2225d46eSJiawei Lin    def R = "b11".U  // return
322*2225d46eSJiawei Lin
323*2225d46eSJiawei Lin    def apply() = UInt(2.W)
324*2225d46eSJiawei Lin  }
325*2225d46eSJiawei Lin
326*2225d46eSJiawei Lin  object SelImm {
327*2225d46eSJiawei Lin    def IMM_X  = "b111".U
328*2225d46eSJiawei Lin    def IMM_S  = "b000".U
329*2225d46eSJiawei Lin    def IMM_SB = "b001".U
330*2225d46eSJiawei Lin    def IMM_U  = "b010".U
331*2225d46eSJiawei Lin    def IMM_UJ = "b011".U
332*2225d46eSJiawei Lin    def IMM_I  = "b100".U
333*2225d46eSJiawei Lin    def IMM_Z  = "b101".U
334*2225d46eSJiawei Lin    def INVALID_INSTR = "b110".U
335*2225d46eSJiawei Lin
336*2225d46eSJiawei Lin    def apply() = UInt(3.W)
337*2225d46eSJiawei Lin  }
338*2225d46eSJiawei Lin
339*2225d46eSJiawei Lin  def dividerGen(p: Parameters) = new SRT4Divider(p(XLen))(p)
340*2225d46eSJiawei Lin  def multiplierGen(p: Parameters) = new ArrayMultiplier(p(XLen) + 1, Seq(0, 2))(p)
341*2225d46eSJiawei Lin  def aluGen(p: Parameters) = new Alu()(p)
342*2225d46eSJiawei Lin  def jmpGen(p: Parameters) = new Jump()(p)
343*2225d46eSJiawei Lin  def fenceGen(p: Parameters) = new Fence()(p)
344*2225d46eSJiawei Lin  def csrGen(p: Parameters) = new CSR()(p)
345*2225d46eSJiawei Lin  def i2fGen(p: Parameters) = new IntToFP()(p)
346*2225d46eSJiawei Lin  def fmacGen(p: Parameters) = new FMA()(p)
347*2225d46eSJiawei Lin  def f2iGen(p: Parameters) = new FPToInt()(p)
348*2225d46eSJiawei Lin  def f2fGen(p: Parameters) = new FPToFP()(p)
349*2225d46eSJiawei Lin  def fdivSqrtGen(p: Parameters) = new FDivSqrt()(p)
350*2225d46eSJiawei Lin
351*2225d46eSJiawei Lin  def f2iSel(x: FunctionUnit): Bool = {
352*2225d46eSJiawei Lin    x.io.in.bits.uop.ctrl.rfWen
353*2225d46eSJiawei Lin  }
354*2225d46eSJiawei Lin
355*2225d46eSJiawei Lin  def i2fSel(x: FunctionUnit): Bool = {
356*2225d46eSJiawei Lin    x.io.in.bits.uop.ctrl.fpu.fromInt
357*2225d46eSJiawei Lin  }
358*2225d46eSJiawei Lin
359*2225d46eSJiawei Lin  def f2fSel(x: FunctionUnit): Bool = {
360*2225d46eSJiawei Lin    val ctrl = x.io.in.bits.uop.ctrl.fpu
361*2225d46eSJiawei Lin    ctrl.fpWen && !ctrl.div && !ctrl.sqrt
362*2225d46eSJiawei Lin  }
363*2225d46eSJiawei Lin
364*2225d46eSJiawei Lin  def fdivSqrtSel(x: FunctionUnit): Bool = {
365*2225d46eSJiawei Lin    val ctrl = x.io.in.bits.uop.ctrl.fpu
366*2225d46eSJiawei Lin    ctrl.div || ctrl.sqrt
367*2225d46eSJiawei Lin  }
368*2225d46eSJiawei Lin
369*2225d46eSJiawei Lin  val aluCfg = FuConfig(
370*2225d46eSJiawei Lin    fuGen = aluGen,
371*2225d46eSJiawei Lin    fuSel = _ => true.B,
372*2225d46eSJiawei Lin    fuType = FuType.alu,
373*2225d46eSJiawei Lin    numIntSrc = 2,
374*2225d46eSJiawei Lin    numFpSrc = 0,
375*2225d46eSJiawei Lin    writeIntRf = true,
376*2225d46eSJiawei Lin    writeFpRf = false,
377*2225d46eSJiawei Lin    hasRedirect = true,
378*2225d46eSJiawei Lin  )
379*2225d46eSJiawei Lin
380*2225d46eSJiawei Lin  val jmpCfg = FuConfig(
381*2225d46eSJiawei Lin    fuGen = jmpGen,
382*2225d46eSJiawei Lin    fuSel = (x: FunctionUnit) => x.io.in.bits.uop.ctrl.fuType === FuType.jmp,
383*2225d46eSJiawei Lin    fuType = FuType.jmp,
384*2225d46eSJiawei Lin    numIntSrc = 1,
385*2225d46eSJiawei Lin    numFpSrc = 0,
386*2225d46eSJiawei Lin    writeIntRf = true,
387*2225d46eSJiawei Lin    writeFpRf = false,
388*2225d46eSJiawei Lin    hasRedirect = true,
389*2225d46eSJiawei Lin  )
390*2225d46eSJiawei Lin
391*2225d46eSJiawei Lin  val fenceCfg = FuConfig(
392*2225d46eSJiawei Lin    fuGen = fenceGen,
393*2225d46eSJiawei Lin    fuSel = (x: FunctionUnit) => x.io.in.bits.uop.ctrl.fuType === FuType.fence,
394*2225d46eSJiawei Lin    FuType.fence, 1, 0, writeIntRf = false, writeFpRf = false, hasRedirect = false,
395*2225d46eSJiawei Lin    UncertainLatency() // TODO: need rewrite latency structure, not just this value
396*2225d46eSJiawei Lin  )
397*2225d46eSJiawei Lin
398*2225d46eSJiawei Lin  val csrCfg = FuConfig(
399*2225d46eSJiawei Lin    fuGen = csrGen,
400*2225d46eSJiawei Lin    fuSel = (x: FunctionUnit) => x.io.in.bits.uop.ctrl.fuType === FuType.csr,
401*2225d46eSJiawei Lin    fuType = FuType.csr,
402*2225d46eSJiawei Lin    numIntSrc = 1,
403*2225d46eSJiawei Lin    numFpSrc = 0,
404*2225d46eSJiawei Lin    writeIntRf = true,
405*2225d46eSJiawei Lin    writeFpRf = false,
406*2225d46eSJiawei Lin    hasRedirect = false
407*2225d46eSJiawei Lin  )
408*2225d46eSJiawei Lin
409*2225d46eSJiawei Lin  val i2fCfg = FuConfig(
410*2225d46eSJiawei Lin    fuGen = i2fGen,
411*2225d46eSJiawei Lin    fuSel = i2fSel,
412*2225d46eSJiawei Lin    FuType.i2f,
413*2225d46eSJiawei Lin    numIntSrc = 1,
414*2225d46eSJiawei Lin    numFpSrc = 0,
415*2225d46eSJiawei Lin    writeIntRf = false,
416*2225d46eSJiawei Lin    writeFpRf = true,
417*2225d46eSJiawei Lin    hasRedirect = false,
418*2225d46eSJiawei Lin    UncertainLatency()
419*2225d46eSJiawei Lin  )
420*2225d46eSJiawei Lin
421*2225d46eSJiawei Lin  val divCfg = FuConfig(
422*2225d46eSJiawei Lin    fuGen = dividerGen,
423*2225d46eSJiawei Lin    fuSel = (x: FunctionUnit) => MDUOpType.isDiv(x.io.in.bits.uop.ctrl.fuOpType),
424*2225d46eSJiawei Lin    FuType.div,
425*2225d46eSJiawei Lin    2,
426*2225d46eSJiawei Lin    0,
427*2225d46eSJiawei Lin    writeIntRf = true,
428*2225d46eSJiawei Lin    writeFpRf = false,
429*2225d46eSJiawei Lin    hasRedirect = false,
430*2225d46eSJiawei Lin    UncertainLatency()
431*2225d46eSJiawei Lin  )
432*2225d46eSJiawei Lin
433*2225d46eSJiawei Lin  val mulCfg = FuConfig(
434*2225d46eSJiawei Lin    fuGen = multiplierGen,
435*2225d46eSJiawei Lin    fuSel = (x: FunctionUnit) => MDUOpType.isMul(x.io.in.bits.uop.ctrl.fuOpType),
436*2225d46eSJiawei Lin    FuType.mul,
437*2225d46eSJiawei Lin    2,
438*2225d46eSJiawei Lin    0,
439*2225d46eSJiawei Lin    writeIntRf = true,
440*2225d46eSJiawei Lin    writeFpRf = false,
441*2225d46eSJiawei Lin    hasRedirect = false,
442*2225d46eSJiawei Lin    CertainLatency(3)
443*2225d46eSJiawei Lin  )
444*2225d46eSJiawei Lin
445*2225d46eSJiawei Lin  val fmacCfg = FuConfig(
446*2225d46eSJiawei Lin    fuGen = fmacGen,
447*2225d46eSJiawei Lin    fuSel = _ => true.B,
448*2225d46eSJiawei Lin    FuType.fmac, 0, 3, writeIntRf = false, writeFpRf = true, hasRedirect = false, CertainLatency(4)
449*2225d46eSJiawei Lin  )
450*2225d46eSJiawei Lin
451*2225d46eSJiawei Lin  val f2iCfg = FuConfig(
452*2225d46eSJiawei Lin    fuGen = f2iGen,
453*2225d46eSJiawei Lin    fuSel = f2iSel,
454*2225d46eSJiawei Lin    FuType.fmisc, 0, 1, writeIntRf = true, writeFpRf = false, hasRedirect = false, CertainLatency(2)
455*2225d46eSJiawei Lin  )
456*2225d46eSJiawei Lin
457*2225d46eSJiawei Lin  val f2fCfg = FuConfig(
458*2225d46eSJiawei Lin    fuGen = f2fGen,
459*2225d46eSJiawei Lin    fuSel = f2fSel,
460*2225d46eSJiawei Lin    FuType.fmisc, 0, 1, writeIntRf = false, writeFpRf = true, hasRedirect = false, CertainLatency(2)
461*2225d46eSJiawei Lin  )
462*2225d46eSJiawei Lin
463*2225d46eSJiawei Lin  val fdivSqrtCfg = FuConfig(
464*2225d46eSJiawei Lin    fuGen = fdivSqrtGen,
465*2225d46eSJiawei Lin    fuSel = fdivSqrtSel,
466*2225d46eSJiawei Lin    FuType.fDivSqrt, 0, 2, writeIntRf = false, writeFpRf = true, hasRedirect = false, UncertainLatency()
467*2225d46eSJiawei Lin  )
468*2225d46eSJiawei Lin
469*2225d46eSJiawei Lin  val lduCfg = FuConfig(
470*2225d46eSJiawei Lin    null, // DontCare
471*2225d46eSJiawei Lin    null,
472*2225d46eSJiawei Lin    FuType.ldu, 1, 0, writeIntRf = true, writeFpRf = true, hasRedirect = false,
473*2225d46eSJiawei Lin    UncertainLatency()
474*2225d46eSJiawei Lin  )
475*2225d46eSJiawei Lin
476*2225d46eSJiawei Lin  val stuCfg = FuConfig(
477*2225d46eSJiawei Lin    null,
478*2225d46eSJiawei Lin    null,
479*2225d46eSJiawei Lin    FuType.stu, 2, 1, writeIntRf = false, writeFpRf = false, hasRedirect = false,
480*2225d46eSJiawei Lin    UncertainLatency()
481*2225d46eSJiawei Lin  )
482*2225d46eSJiawei Lin
483*2225d46eSJiawei Lin  val mouCfg = FuConfig(
484*2225d46eSJiawei Lin    null,
485*2225d46eSJiawei Lin    null,
486*2225d46eSJiawei Lin    FuType.mou, 2, 0, writeIntRf = false, writeFpRf = false, hasRedirect = false,
487*2225d46eSJiawei Lin    UncertainLatency()
488*2225d46eSJiawei Lin  )
489*2225d46eSJiawei Lin
490*2225d46eSJiawei Lin  val AluExeUnitCfg = ExuConfig("AluExeUnit", Seq(aluCfg), 0, Int.MaxValue)
491*2225d46eSJiawei Lin  val JumpExeUnitCfg = ExuConfig("JmpExeUnit", Seq(jmpCfg, csrCfg, fenceCfg, i2fCfg), 2, Int.MaxValue)
492*2225d46eSJiawei Lin  val MulDivExeUnitCfg = ExuConfig("MulDivExeUnit", Seq(mulCfg, divCfg), 1, Int.MaxValue)
493*2225d46eSJiawei Lin  val FmacExeUnitCfg = ExuConfig("FmacExeUnit", Seq(fmacCfg), Int.MaxValue, 0)
494*2225d46eSJiawei Lin  val FmiscExeUnitCfg = ExuConfig(
495*2225d46eSJiawei Lin    "FmiscExeUnit",
496*2225d46eSJiawei Lin    Seq(f2iCfg, f2fCfg, fdivSqrtCfg),
497*2225d46eSJiawei Lin    Int.MaxValue, 1
498*2225d46eSJiawei Lin  )
499*2225d46eSJiawei Lin  val LdExeUnitCfg = ExuConfig("LoadExu", Seq(lduCfg), wbIntPriority = 0, wbFpPriority = 0)
500*2225d46eSJiawei Lin  val StExeUnitCfg = ExuConfig("StoreExu", Seq(stuCfg, mouCfg), wbIntPriority = Int.MaxValue, wbFpPriority = Int.MaxValue)
5019a2e6b8aSLinJiawei}
502