1/*************************************************************************************** 2 * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3 * Copyright (c) 2020-2021 Peng Cheng Laboratory 4 * 5 * XiangShan is licensed under Mulan PSL v2. 6 * You can use this software according to the terms and conditions of the Mulan PSL v2. 7 * You may obtain a copy of Mulan PSL v2 at: 8 * http://license.coscl.org.cn/MulanPSL2 9 * 10 * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11 * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12 * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13 * 14 * See the Mulan PSL v2 for more details. 15 ***************************************************************************************/ 16 17package xiangshan.mem 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import utility._ 24import xiangshan._ 25import xiangshan.backend.rob.RobPtr 26import xiangshan.backend.Bundles._ 27import xiangshan.backend.fu.FuType 28import xiangshan.backend.fu.vector.Bundles.VEew 29 30/** 31 * Common used parameters or functions in vlsu 32 */ 33trait VLSUConstants { 34 val VLEN = 128 35 //for pack unit-stride flow 36 val AlignedNum = 4 // 1/2/4/8 37 def VLENB = VLEN/8 38 def vOffsetBits = log2Up(VLENB) // bits-width to index offset inside a vector reg 39 lazy val vlmBindexBits = 8 //will be overrided later 40 lazy val vsmBindexBits = 8 // will be overrided later 41 42 def alignTypes = 5 // eew/sew = 1/2/4/8, last indicate 128 bit element 43 def alignTypeBits = log2Up(alignTypes) 44 def maxMUL = 8 45 def maxFields = 8 46 /** 47 * In the most extreme cases like a segment indexed instruction, eew=64, emul=8, sew=8, lmul=1, 48 * and nf=8, each data reg is mapped with 8 index regs and there are 8 data regs in total, 49 * each for a field. Therefore an instruction can be divided into 64 uops at most. 50 */ 51 def maxUopNum = maxMUL * maxFields // 64 52 def maxFlowNum = 16 53 def maxElemNum = maxMUL * maxFlowNum // 128 54 // def uopIdxBits = log2Up(maxUopNum) // to index uop inside an robIdx 55 def elemIdxBits = log2Up(maxElemNum) + 1 // to index which element in an instruction 56 def flowIdxBits = log2Up(maxFlowNum) + 1 // to index which flow in a uop 57 def fieldBits = log2Up(maxFields) + 1 // 4-bits to indicate 1~8 58 59 def ewBits = 3 // bits-width of EEW/SEW 60 def mulBits = 3 // bits-width of emul/lmul 61 62 def getSlice(data: UInt, i: Int, alignBits: Int): UInt = { 63 require(data.getWidth >= (i+1) * alignBits) 64 data((i+1) * alignBits - 1, i * alignBits) 65 } 66 def getNoAlignedSlice(data: UInt, i: Int, alignBits: Int): UInt = { 67 data(i * 8 + alignBits - 1, i * 8) 68 } 69 70 def getByte(data: UInt, i: Int = 0) = getSlice(data, i, 8) 71 def getHalfWord(data: UInt, i: Int = 0) = getSlice(data, i, 16) 72 def getWord(data: UInt, i: Int = 0) = getSlice(data, i, 32) 73 def getDoubleWord(data: UInt, i: Int = 0) = getSlice(data, i, 64) 74 def getDoubleDoubleWord(data: UInt, i: Int = 0) = getSlice(data, i, 128) 75} 76 77trait HasVLSUParameters extends HasXSParameter with VLSUConstants { 78 override val VLEN = coreParams.VLEN 79 override lazy val vlmBindexBits = log2Up(coreParams.VlMergeBufferSize) 80 override lazy val vsmBindexBits = log2Up(coreParams.VsMergeBufferSize) 81 lazy val maxMemByteNum = 16 // Maximum bytes for a single memory access 82 /** 83 * get addr aligned low bits 84 * @param addr Address to be check 85 * @param width Width for checking alignment 86 */ 87 def getCheckAddrLowBits(addr: UInt, width: Int): UInt = addr(log2Up(width) - 1, 0) 88 def getOverflowBit(in: UInt, width: Int): UInt = in(log2Up(width)) 89 def isUnitStride(instType: UInt) = instType(1, 0) === "b00".U 90 def isStrided(instType: UInt) = instType(1, 0) === "b10".U 91 def isIndexed(instType: UInt) = instType(0) === "b1".U 92 def isNotIndexed(instType: UInt) = instType(0) === "b0".U 93 def isSegment(instType: UInt) = instType(2) === "b1".U 94 def is128Bit(alignedType: UInt) = alignedType(2) === "b1".U 95 96 def mergeDataWithMask(oldData: UInt, newData: UInt, mask: UInt): Vec[UInt] = { 97 require(oldData.getWidth == newData.getWidth) 98 require(oldData.getWidth == mask.getWidth * 8) 99 VecInit(mask.asBools.zipWithIndex.map { case (en, i) => 100 Mux(en, getByte(newData, i), getByte(oldData, i)) 101 }) 102 } 103 104 // def asBytes(data: UInt) = { 105 // require(data.getWidth % 8 == 0) 106 // (0 until data.getWidth/8).map(i => getByte(data, i)) 107 // } 108 109 def mergeDataWithElemIdx( 110 oldData: UInt, 111 newData: Seq[UInt], 112 alignedType: UInt, 113 elemIdx: Seq[UInt], 114 valids: Seq[Bool] 115 ): UInt = { 116 require(newData.length == elemIdx.length) 117 require(newData.length == valids.length) 118 LookupTree(alignedType, List( 119 "b00".U -> VecInit(elemIdx.map(e => UIntToOH(e(3, 0)).asBools).transpose.zipWithIndex.map { case (selVec, i) => 120 ParallelPosteriorityMux( 121 true.B +: selVec.zip(valids).map(x => x._1 && x._2), 122 getByte(oldData, i) +: newData.map(getByte(_)) 123 )}).asUInt, 124 "b01".U -> VecInit(elemIdx.map(e => UIntToOH(e(2, 0)).asBools).transpose.zipWithIndex.map { case (selVec, i) => 125 ParallelPosteriorityMux( 126 true.B +: selVec.zip(valids).map(x => x._1 && x._2), 127 getHalfWord(oldData, i) +: newData.map(getHalfWord(_)) 128 )}).asUInt, 129 "b10".U -> VecInit(elemIdx.map(e => UIntToOH(e(1, 0)).asBools).transpose.zipWithIndex.map { case (selVec, i) => 130 ParallelPosteriorityMux( 131 true.B +: selVec.zip(valids).map(x => x._1 && x._2), 132 getWord(oldData, i) +: newData.map(getWord(_)) 133 )}).asUInt, 134 "b11".U -> VecInit(elemIdx.map(e => UIntToOH(e(0)).asBools).transpose.zipWithIndex.map { case (selVec, i) => 135 ParallelPosteriorityMux( 136 true.B +: selVec.zip(valids).map(x => x._1 && x._2), 137 getDoubleWord(oldData, i) +: newData.map(getDoubleWord(_)) 138 )}).asUInt 139 )) 140 } 141 142 def mergeDataWithElemIdx(oldData: UInt, newData: UInt, alignedType: UInt, elemIdx: UInt): UInt = { 143 mergeDataWithElemIdx(oldData, Seq(newData), alignedType, Seq(elemIdx), Seq(true.B)) 144 } 145 /** 146 * for merge 128-bits data of unit-stride 147 */ 148 object mergeDataByByte{ 149 def apply(oldData: UInt, newData: UInt, mask: UInt): UInt = { 150 val selVec = Seq(mask).map(_.asBools).transpose 151 VecInit(selVec.zipWithIndex.map{ case (selV, i) => 152 ParallelPosteriorityMux( 153 true.B +: selV.map(x => x), 154 getByte(oldData, i) +: Seq(getByte(newData, i)) 155 )}).asUInt 156 } 157 } 158 159 /** 160 * for merge Unit-Stride data to 256-bits 161 * merge 128-bits data to 256-bits 162 * if have 3 port, 163 * if is port0, it is 6 to 1 Multiplexer -> (128'b0, data) or (data, 128'b0) or (data, port2data) or (port2data, data) or (data, port3data) or (port3data, data) 164 * if is port1, it is 4 to 1 Multiplexer -> (128'b0, data) or (data, 128'b0) or (data, port3data) or (port3data, data) 165 * if is port3, it is 2 to 1 Multiplexer -> (128'b0, data) or (data, 128'b0) 166 * 167 */ 168 object mergeDataByIndex{ 169 def apply(data: Seq[UInt], mask: Seq[UInt], index: UInt, valids: Seq[Bool]): (UInt, UInt) = { 170 require(data.length == valids.length) 171 require(data.length == mask.length) 172 val muxLength = data.length 173 val selDataMatrix = Wire(Vec(muxLength, Vec(2, UInt((VLEN * 2).W)))) // 3 * 2 * 256 174 val selMaskMatrix = Wire(Vec(muxLength, Vec(2, UInt((VLENB * 2).W)))) // 3 * 2 * 16 175 dontTouch(selDataMatrix) 176 dontTouch(selMaskMatrix) 177 for(i <- 0 until muxLength){ 178 if(i == 0){ 179 selDataMatrix(i)(0) := Cat(0.U(VLEN.W), data(i)) 180 selDataMatrix(i)(1) := Cat(data(i), 0.U(VLEN.W)) 181 selMaskMatrix(i)(0) := Cat(0.U(VLENB.W), mask(i)) 182 selMaskMatrix(i)(1) := Cat(mask(i), 0.U(VLENB.W)) 183 } 184 else{ 185 selDataMatrix(i)(0) := Cat(data(i), data(0)) 186 selDataMatrix(i)(1) := Cat(data(0), data(i)) 187 selMaskMatrix(i)(0) := Cat(mask(i), mask(0)) 188 selMaskMatrix(i)(1) := Cat(mask(0), mask(i)) 189 } 190 } 191 val selIdxVec = (0 until muxLength).map(_.U) 192 val selIdx = PriorityMux(valids.reverse, selIdxVec.reverse) 193 194 val selData = Mux(index === 0.U, 195 selDataMatrix(selIdx)(0), 196 selDataMatrix(selIdx)(1)) 197 val selMask = Mux(index === 0.U, 198 selMaskMatrix(selIdx)(0), 199 selMaskMatrix(selIdx)(1)) 200 (selData, selMask) 201 } 202 } 203 def mergeDataByIndex(data: UInt, mask: UInt, index: UInt): (UInt, UInt) = { 204 mergeDataByIndex(Seq(data), Seq(mask), index, Seq(true.B)) 205 } 206} 207abstract class VLSUModule(implicit p: Parameters) extends XSModule 208 with HasVLSUParameters 209 with HasCircularQueuePtrHelper 210abstract class VLSUBundle(implicit p: Parameters) extends XSBundle 211 with HasVLSUParameters 212 213class VLSUBundleWithMicroOp(implicit p: Parameters) extends VLSUBundle { 214 val uop = new DynInst 215} 216 217class OnlyVecExuOutput(implicit p: Parameters) extends VLSUBundle { 218 val isvec = Bool() 219 val vecdata = UInt(VLEN.W) 220 val mask = UInt(VLENB.W) 221 // val rob_idx_valid = Vec(2, Bool()) 222 // val inner_idx = Vec(2, UInt(3.W)) 223 // val rob_idx = Vec(2, new RobPtr) 224 // val offset = Vec(2, UInt(4.W)) 225 val reg_offset = UInt(vOffsetBits.W) 226 val vecActive = Bool() // 1: vector active element, 0: vector not active element 227 val is_first_ele = Bool() 228 val elemIdx = UInt(elemIdxBits.W) // element index 229 val elemIdxInsideVd = UInt(elemIdxBits.W) // element index in scope of vd 230 val trigger = TriggerAction() 231 // val uopQueuePtr = new VluopPtr 232 // val flowPtr = new VlflowPtr 233} 234 235class VecExuOutput(implicit p: Parameters) extends MemExuOutput with HasVLSUParameters { 236 val vec = new OnlyVecExuOutput 237 val alignedType = UInt(alignTypeBits.W) 238 // feedback 239 val vecFeedback = Bool() 240} 241 242class VecUopBundle(implicit p: Parameters) extends VLSUBundleWithMicroOp { 243 val flowMask = UInt(VLENB.W) // each bit for a flow 244 val byteMask = UInt(VLENB.W) // each bit for a byte 245 val data = UInt(VLEN.W) 246 // val fof = Bool() // fof is only used for vector loads 247 val excp_eew_index = UInt(elemIdxBits.W) 248 // val exceptionVec = ExceptionVec() // uop has exceptionVec 249 val baseAddr = UInt(VAddrBits.W) 250 val stride = UInt(VLEN.W) 251 val flow_counter = UInt(flowIdxBits.W) 252 253 // instruction decode result 254 val flowNum = UInt(flowIdxBits.W) // # of flows in a uop 255 // val flowNumLog2 = UInt(log2Up(flowIdxBits).W) // log2(flowNum), for better timing of multiplication 256 val nfields = UInt(fieldBits.W) // NFIELDS 257 val vm = Bool() // whether vector masking is enabled 258 val usWholeReg = Bool() // unit-stride, whole register load 259 val usMaskReg = Bool() // unit-stride, masked store/load 260 val eew = VEew() // size of memory elements 261 val sew = UInt(ewBits.W) 262 val emul = UInt(mulBits.W) 263 val lmul = UInt(mulBits.W) 264 val vlmax = UInt(elemIdxBits.W) 265 val instType = UInt(3.W) 266 val vd_last_uop = Bool() 267 val vd_first_uop = Bool() 268} 269 270class VecFlowBundle(implicit p: Parameters) extends VLSUBundleWithMicroOp { 271 val vaddr = UInt(VAddrBits.W) 272 val mask = UInt(VLENB.W) 273 val alignedType = UInt(alignTypeBits.W) 274 val vecActive = Bool() 275 val elemIdx = UInt(elemIdxBits.W) 276 val is_first_ele = Bool() 277 278 // pack 279 val isPackage = Bool() 280 val packageNum = UInt((log2Up(VLENB) + 1).W) 281 val originAlignedType = UInt(alignTypeBits.W) 282} 283 284class VecMemExuOutput(isVector: Boolean = false)(implicit p: Parameters) extends VLSUBundle{ 285 val output = new MemExuOutput(isVector) 286 val vecFeedback = Bool() 287 val mmio = Bool() 288 val usSecondInv = Bool() 289 val elemIdx = UInt(elemIdxBits.W) 290 val alignedType = UInt(alignTypeBits.W) 291 val mbIndex = UInt(vsmBindexBits.W) 292 val mask = UInt(VLENB.W) 293 val vaddr = UInt(XLEN.W) 294 val vaNeedExt = Bool() 295 val gpaddr = UInt(GPAddrBits.W) 296 val isForVSnonLeafPTE = Bool() 297} 298 299object MulNum { 300 def apply (mul: UInt): UInt = { //mul means emul or lmul 301 (LookupTree(mul,List( 302 "b101".U -> 1.U , // 1/8 303 "b110".U -> 1.U , // 1/4 304 "b111".U -> 1.U , // 1/2 305 "b000".U -> 1.U , // 1 306 "b001".U -> 2.U , // 2 307 "b010".U -> 4.U , // 4 308 "b011".U -> 8.U // 8 309 )))} 310} 311/** 312 * when emul is greater than or equal to 1, this means the entire register needs to be written; 313 * otherwise, only write the specified number of bytes */ 314object MulDataSize { 315 def apply (mul: UInt): UInt = { //mul means emul or lmul 316 (LookupTree(mul,List( 317 "b101".U -> 2.U , // 1/8 318 "b110".U -> 4.U , // 1/4 319 "b111".U -> 8.U , // 1/2 320 "b000".U -> 16.U , // 1 321 "b001".U -> 16.U , // 2 322 "b010".U -> 16.U , // 4 323 "b011".U -> 16.U // 8 324 )))} 325} 326 327object OneRegNum { 328 def apply (eew: UInt): UInt = { //mul means emul or lmul 329 require(eew.getWidth == 2, "The eew width must be 2.") 330 (LookupTree(eew, List( 331 "b00".U -> 16.U , // 1 332 "b01".U -> 8.U , // 2 333 "b10".U -> 4.U , // 4 334 "b11".U -> 2.U // 8 335 )))} 336} 337 338//index inst read data byte 339object SewDataSize { 340 def apply (sew: UInt): UInt = { 341 (LookupTree(sew,List( 342 "b000".U -> 1.U , // 1 343 "b001".U -> 2.U , // 2 344 "b010".U -> 4.U , // 4 345 "b011".U -> 8.U // 8 346 )))} 347} 348 349// strided inst read data byte 350object EewDataSize { 351 def apply (eew: UInt): UInt = { 352 require(eew.getWidth == 2, "The eew width must be 2.") 353 (LookupTree(eew, List( 354 "b00".U -> 1.U , // 1 355 "b01".U -> 2.U , // 2 356 "b10".U -> 4.U , // 4 357 "b11".U -> 8.U // 8 358 )))} 359} 360 361object loadDataSize { 362 def apply (instType: UInt, emul: UInt, eew: UInt, sew: UInt): UInt = { 363 (LookupTree(instType,List( 364 "b000".U -> MulDataSize(emul), // unit-stride 365 "b010".U -> EewDataSize(eew) , // strided 366 "b001".U -> SewDataSize(sew) , // indexed-unordered 367 "b011".U -> SewDataSize(sew) , // indexed-ordered 368 "b100".U -> EewDataSize(eew) , // segment unit-stride 369 "b110".U -> EewDataSize(eew) , // segment strided 370 "b101".U -> SewDataSize(sew) , // segment indexed-unordered 371 "b111".U -> SewDataSize(sew) // segment indexed-ordered 372 )))} 373} 374 375object storeDataSize { 376 def apply (instType: UInt, eew: UInt, sew: UInt): UInt = { 377 (LookupTree(instType,List( 378 "b000".U -> EewDataSize(eew) , // unit-stride, do not use 379 "b010".U -> EewDataSize(eew) , // strided 380 "b001".U -> SewDataSize(sew) , // indexed-unordered 381 "b011".U -> SewDataSize(sew) , // indexed-ordered 382 "b100".U -> EewDataSize(eew) , // segment unit-stride 383 "b110".U -> EewDataSize(eew) , // segment strided 384 "b101".U -> SewDataSize(sew) , // segment indexed-unordered 385 "b111".U -> SewDataSize(sew) // segment indexed-ordered 386 )))} 387} 388 389/** 390 * these are used to obtain immediate addresses for index instruction */ 391object EewEq8 { 392 def apply(index:UInt, flow_inner_idx: UInt): UInt = { 393 (LookupTree(flow_inner_idx,List( 394 0.U -> index(7 ,0 ), 395 1.U -> index(15,8 ), 396 2.U -> index(23,16 ), 397 3.U -> index(31,24 ), 398 4.U -> index(39,32 ), 399 5.U -> index(47,40 ), 400 6.U -> index(55,48 ), 401 7.U -> index(63,56 ), 402 8.U -> index(71,64 ), 403 9.U -> index(79,72 ), 404 10.U -> index(87,80 ), 405 11.U -> index(95,88 ), 406 12.U -> index(103,96 ), 407 13.U -> index(111,104), 408 14.U -> index(119,112), 409 15.U -> index(127,120) 410 )))} 411} 412 413object EewEq16 { 414 def apply(index: UInt, flow_inner_idx: UInt): UInt = { 415 (LookupTree(flow_inner_idx, List( 416 0.U -> index(15, 0), 417 1.U -> index(31, 16), 418 2.U -> index(47, 32), 419 3.U -> index(63, 48), 420 4.U -> index(79, 64), 421 5.U -> index(95, 80), 422 6.U -> index(111, 96), 423 7.U -> index(127, 112) 424 )))} 425} 426 427object EewEq32 { 428 def apply(index: UInt, flow_inner_idx: UInt): UInt = { 429 (LookupTree(flow_inner_idx, List( 430 0.U -> index(31, 0), 431 1.U -> index(63, 32), 432 2.U -> index(95, 64), 433 3.U -> index(127, 96) 434 )))} 435} 436 437object EewEq64 { 438 def apply (index: UInt, flow_inner_idx: UInt): UInt = { 439 (LookupTree(flow_inner_idx, List( 440 0.U -> index(63, 0), 441 1.U -> index(127, 64) 442 )))} 443} 444 445object IndexAddr { 446 def apply (index: UInt, flow_inner_idx: UInt, eew: UInt): UInt = { 447 require(eew.getWidth == 2, "The eew width must be 2.") 448 (LookupTree(eew, List( 449 "b00".U -> EewEq8 (index = index, flow_inner_idx = flow_inner_idx ), // Imm is 1 Byte // TODO: index maybe cross register 450 "b01".U -> EewEq16(index = index, flow_inner_idx = flow_inner_idx ), // Imm is 2 Byte 451 "b10".U -> EewEq32(index = index, flow_inner_idx = flow_inner_idx ), // Imm is 4 Byte 452 "b11".U -> EewEq64(index = index, flow_inner_idx = flow_inner_idx ) // Imm is 8 Byte 453 )))} 454} 455 456object Log2Num { 457 def apply (num: UInt): UInt = { 458 (LookupTree(num,List( 459 16.U -> 4.U, 460 8.U -> 3.U, 461 4.U -> 2.U, 462 2.U -> 1.U, 463 1.U -> 0.U 464 )))} 465} 466 467object GenUopIdxInField { 468 /** 469 * Used in normal vector instruction 470 * */ 471 def apply (instType: UInt, emul: UInt, lmul: UInt, uopIdx: UInt): UInt = { 472 val isIndexed = instType(0) 473 val mulInField = Mux( 474 isIndexed, 475 Mux(lmul.asSInt > emul.asSInt, lmul, emul), 476 emul 477 ) 478 LookupTree(mulInField, List( 479 "b101".U -> 0.U, 480 "b110".U -> 0.U, 481 "b111".U -> 0.U, 482 "b000".U -> 0.U, 483 "b001".U -> uopIdx(0), 484 "b010".U -> uopIdx(1, 0), 485 "b011".U -> uopIdx(2, 0) 486 )) 487 } 488 /** 489 * Only used in segment instruction. 490 * */ 491 def apply (select: UInt, uopIdx: UInt): UInt = { 492 LookupTree(select, List( 493 "b101".U -> 0.U, 494 "b110".U -> 0.U, 495 "b111".U -> 0.U, 496 "b000".U -> 0.U, 497 "b001".U -> uopIdx(0), 498 "b010".U -> uopIdx(1, 0), 499 "b011".U -> uopIdx(2, 0) 500 )) 501 } 502} 503 504//eew decode 505object EewLog2 extends VLSUConstants { 506 // def apply (eew: UInt): UInt = { 507 // (LookupTree(eew,List( 508 // "b000".U -> "b000".U , // 1 509 // "b101".U -> "b001".U , // 2 510 // "b110".U -> "b010".U , // 4 511 // "b111".U -> "b011".U // 8 512 // )))} 513 def apply(eew: UInt): UInt = { 514 require(eew.getWidth == 2, "The eew width must be 2.") 515 ZeroExt(eew, ewBits) 516 } 517} 518 519object GenRealFlowNum { 520 /** 521 * unit-stride instructions don't use this method; 522 * other instructions generate realFlowNum by EmulDataSize >> eew, 523 * EmulDataSize means the number of bytes that need to be written to the register, 524 * eew means the number of bytes written at once. 525 * 526 * @param instType As the name implies. 527 * @param emul As the name implies. 528 * @param lmul As the name implies. 529 * @param eew As the name implies. 530 * @param sew As the name implies. 531 * @param isSegment Only modules related to segment need to be set to true. 532 * @return FlowNum of instruction. 533 * 534 */ 535 def apply (instType: UInt, emul: UInt, lmul: UInt, eew: UInt, sew: UInt, isSegment: Boolean = false): UInt = { 536 require(instType.getWidth == 3, "The instType width must be 3, (isSegment, mop)") 537 require(eew.getWidth == 2, "The eew width must be 2.") 538 // Because the new segmentunit is needed. But the previous implementation is retained for the time being in case of emergency. 539 val segmentIndexFlowNum = if (isSegment) (MulDataSize(lmul) >> sew(1,0)).asUInt 540 else Mux(emul.asSInt > lmul.asSInt, (MulDataSize(emul) >> eew).asUInt, (MulDataSize(lmul) >> sew(1,0)).asUInt) 541 (LookupTree(instType,List( 542 "b000".U -> (MulDataSize(emul) >> eew).asUInt, // store use, load do not use 543 "b010".U -> (MulDataSize(emul) >> eew).asUInt, // strided 544 "b001".U -> Mux(emul.asSInt > lmul.asSInt, (MulDataSize(emul) >> eew).asUInt, (MulDataSize(lmul) >> sew(1,0)).asUInt), // indexed-unordered 545 "b011".U -> Mux(emul.asSInt > lmul.asSInt, (MulDataSize(emul) >> eew).asUInt, (MulDataSize(lmul) >> sew(1,0)).asUInt), // indexed-ordered 546 "b100".U -> (MulDataSize(emul) >> eew).asUInt, // segment unit-stride 547 "b110".U -> (MulDataSize(emul) >> eew).asUInt, // segment strided 548 "b101".U -> segmentIndexFlowNum, // segment indexed-unordered 549 "b111".U -> segmentIndexFlowNum // segment indexed-ordered 550 )))} 551} 552 553object GenRealFlowLog2 extends VLSUConstants { 554 /** 555 * GenRealFlowLog2 = Log2(GenRealFlowNum) 556 * 557 * @param instType As the name implies. 558 * @param emul As the name implies. 559 * @param lmul As the name implies. 560 * @param eew As the name implies. 561 * @param sew As the name implies. 562 * @param isSegment Only modules related to segment need to be set to true. 563 * @return FlowNumLog2 of instruction. 564 */ 565 def apply(instType: UInt, emul: UInt, lmul: UInt, eew: UInt, sew: UInt, isSegment: Boolean = false): UInt = { 566 require(instType.getWidth == 3, "The instType width must be 3, (isSegment, mop)") 567 require(eew.getWidth == 2, "The eew width must be 2.") 568 val emulLog2 = Mux(emul.asSInt >= 0.S, 0.U, emul) 569 val lmulLog2 = Mux(lmul.asSInt >= 0.S, 0.U, lmul) 570 val eewRealFlowLog2 = emulLog2 + log2Up(VLENB).U - eew 571 val sewRealFlowLog2 = lmulLog2 + log2Up(VLENB).U - sew(1, 0) 572 // Because the new segmentunit is needed. But the previous implementation is retained for the time being in case of emergency. 573 val segmentIndexFlowLog2 = if (isSegment) sewRealFlowLog2 else Mux(emul.asSInt > lmul.asSInt, eewRealFlowLog2, sewRealFlowLog2) 574 (LookupTree(instType, List( 575 "b000".U -> eewRealFlowLog2, // unit-stride 576 "b010".U -> eewRealFlowLog2, // strided 577 "b001".U -> Mux(emul.asSInt > lmul.asSInt, eewRealFlowLog2, sewRealFlowLog2), // indexed-unordered 578 "b011".U -> Mux(emul.asSInt > lmul.asSInt, eewRealFlowLog2, sewRealFlowLog2), // indexed-ordered 579 "b100".U -> eewRealFlowLog2, // segment unit-stride 580 "b110".U -> eewRealFlowLog2, // segment strided 581 "b101".U -> segmentIndexFlowLog2, // segment indexed-unordered 582 "b111".U -> segmentIndexFlowLog2, // segment indexed-ordered 583 ))) 584 } 585} 586 587/** 588 * GenElemIdx generals an element index within an instruction, given a certain uopIdx and a known flowIdx 589 * inside the uop. 590 */ 591object GenElemIdx extends VLSUConstants { 592 def apply(instType: UInt, emul: UInt, lmul: UInt, eew: UInt, sew: UInt, 593 uopIdx: UInt, flowIdx: UInt): UInt = { 594 require(eew.getWidth == 2, "The eew width must be 2.") 595 val isIndexed = instType(0).asBool 596 val eewUopFlowsLog2 = Mux(emul.asSInt > 0.S, 0.U, emul) + log2Up(VLENB).U - eew 597 val sewUopFlowsLog2 = Mux(lmul.asSInt > 0.S, 0.U, lmul) + log2Up(VLENB).U - sew(1, 0) 598 val uopFlowsLog2 = Mux( 599 isIndexed, 600 Mux(emul.asSInt > lmul.asSInt, eewUopFlowsLog2, sewUopFlowsLog2), 601 eewUopFlowsLog2 602 ) 603 LookupTree(uopFlowsLog2, List( 604 0.U -> uopIdx, 605 1.U -> uopIdx ## flowIdx(0), 606 2.U -> uopIdx ## flowIdx(1, 0), 607 3.U -> uopIdx ## flowIdx(2, 0), 608 4.U -> uopIdx ## flowIdx(3, 0) 609 )) 610 } 611} 612 613/** 614 * GenVLMAX calculates VLMAX, which equals MUL * ew 615 */ 616object GenVLMAXLog2 extends VLSUConstants { 617 def apply(lmul: UInt, sew: UInt): UInt = lmul + log2Up(VLENB).U - sew 618} 619object GenVLMAX { 620 def apply(lmul: UInt, sew: UInt): UInt = 1.U << GenVLMAXLog2(lmul, sew) 621} 622/** 623 * generate mask base on vlmax 624 * example: vlmax = b100, max = b011 625 * */ 626object GenVlMaxMask{ 627 def apply(vlmax: UInt, length: Int): UInt = (vlmax - 1.U)(length-1, 0) 628} 629 630object GenUSWholeRegVL extends VLSUConstants { 631 def apply(nfields: UInt, eew: UInt): UInt = { 632 require(eew.getWidth == 2, "The eew width must be 2.") 633 LookupTree(eew, List( 634 "b00".U -> (nfields << (log2Up(VLENB) - 0)), 635 "b01".U -> (nfields << (log2Up(VLENB) - 1)), 636 "b10".U -> (nfields << (log2Up(VLENB) - 2)), 637 "b11".U -> (nfields << (log2Up(VLENB) - 3)) 638 )) 639 } 640} 641object GenUSWholeEmul extends VLSUConstants{ 642 def apply(nf: UInt): UInt={ 643 LookupTree(nf,List( 644 "b000".U -> "b000".U(mulBits.W), 645 "b001".U -> "b001".U(mulBits.W), 646 "b011".U -> "b010".U(mulBits.W), 647 "b111".U -> "b011".U(mulBits.W) 648 )) 649 } 650} 651 652 653object GenUSMaskRegVL extends VLSUConstants { 654 def apply(vl: UInt): UInt = { 655 Mux(vl(2,0) === 0.U , (vl >> 3.U), ((vl >> 3.U) + 1.U)) 656 } 657} 658 659object GenUopByteMask { 660 def apply(flowMask: UInt, alignedType: UInt): UInt = { 661 LookupTree(alignedType, List( 662 "b000".U -> flowMask, 663 "b001".U -> FillInterleaved(2, flowMask), 664 "b010".U -> FillInterleaved(4, flowMask), 665 "b011".U -> FillInterleaved(8, flowMask), 666 "b100".U -> FillInterleaved(16, flowMask) 667 )) 668 } 669} 670 671object GenVdIdxInField extends VLSUConstants { 672 def apply(instType: UInt, emul: UInt, lmul: UInt, uopIdx: UInt): UInt = { 673 val vdIdx = Wire(UInt(log2Up(maxMUL).W)) 674 when (instType(1,0) === "b00".U || instType(1,0) === "b10".U || lmul.asSInt > emul.asSInt) { 675 // Unit-stride or Strided, or indexed with lmul >= emul 676 vdIdx := uopIdx 677 }.otherwise { 678 // Indexed with lmul <= emul 679 val multiple = emul - lmul 680 val uopIdxWidth = uopIdx.getWidth 681 vdIdx := LookupTree(multiple, List( 682 0.U -> uopIdx, 683 1.U -> (uopIdx >> 1), 684 2.U -> (uopIdx >> 2), 685 3.U -> (uopIdx >> 3) 686 )) 687 } 688 vdIdx 689 } 690} 691/** 692* Use start and vl to generate flow activative mask 693* mod = true fill 0 694* mod = false fill 1 695*/ 696object GenFlowMask extends VLSUConstants { 697 def apply(elementMask: UInt, start: UInt, vl: UInt , mod: Boolean): UInt = { 698 val startMask = ~UIntToMask(start, VLEN) 699 val vlMask = UIntToMask(vl, VLEN) 700 val maskVlStart = vlMask & startMask 701 if(mod){ 702 elementMask & maskVlStart 703 } 704 else{ 705 (~elementMask).asUInt & maskVlStart 706 } 707 } 708} 709 710object genVWmask128 { 711 def apply(addr: UInt, sizeEncode: UInt): UInt = { 712 (LookupTree(sizeEncode, List( 713 "b000".U -> 0x1.U, //0001 << addr(2:0) 714 "b001".U -> 0x3.U, //0011 715 "b010".U -> 0xf.U, //1111 716 "b011".U -> 0xff.U, //11111111 717 "b100".U -> 0xffff.U //1111111111111111 718 )) << addr(3, 0)).asUInt 719 } 720} 721/* 722* only use in max length is 128 723*/ 724object genVWdata { 725 def apply(data: UInt, sizeEncode: UInt): UInt = { 726 LookupTree(sizeEncode, List( 727 "b000".U -> Fill(16, data(7, 0)), 728 "b001".U -> Fill(8, data(15, 0)), 729 "b010".U -> Fill(4, data(31, 0)), 730 "b011".U -> Fill(2, data(63,0)), 731 "b100".U -> data(127,0) 732 )) 733 } 734} 735 736object genUSSplitAddr{ 737 def apply(addr: UInt, index: UInt, width: Int): UInt = { 738 val tmpAddr = Cat(addr(width - 1, 4), 0.U(4.W)) 739 val nextCacheline = tmpAddr + 16.U 740 LookupTree(index, List( 741 0.U -> tmpAddr, 742 1.U -> nextCacheline 743 )) 744 } 745} 746 747object genUSSplitMask{ 748 def apply(mask: UInt, index: UInt): UInt = { 749 require(mask.getWidth == 32) // need to be 32-bits 750 LookupTree(index, List( 751 0.U -> mask(15, 0), 752 1.U -> mask(31, 16), 753 )) 754 } 755} 756 757object genUSSplitData{ 758 def apply(data: UInt, index: UInt, addrOffset: UInt): UInt = { 759 val tmpData = WireInit(0.U(256.W)) 760 val lookupTable = (0 until 16).map{case i => 761 if(i == 0){ 762 i.U -> Cat(0.U(128.W), data) 763 }else{ 764 i.U -> Cat(0.U(((16-i)*8).W), data, 0.U((i*8).W)) 765 } 766 } 767 tmpData := LookupTree(addrOffset, lookupTable).asUInt 768 769 LookupTree(index, List( 770 0.U -> tmpData(127, 0), 771 1.U -> tmpData(255, 128) 772 )) 773 } 774} 775 776object genVSData extends VLSUConstants { 777 def apply(data: UInt, elemIdx: UInt, alignedType: UInt): UInt = { 778 LookupTree(alignedType, List( 779 "b000".U -> ZeroExt(LookupTree(elemIdx(3, 0), List.tabulate(VLEN/8)(i => i.U -> getByte(data, i))), VLEN), 780 "b001".U -> ZeroExt(LookupTree(elemIdx(2, 0), List.tabulate(VLEN/16)(i => i.U -> getHalfWord(data, i))), VLEN), 781 "b010".U -> ZeroExt(LookupTree(elemIdx(1, 0), List.tabulate(VLEN/32)(i => i.U -> getWord(data, i))), VLEN), 782 "b011".U -> ZeroExt(LookupTree(elemIdx(0), List.tabulate(VLEN/64)(i => i.U -> getDoubleWord(data, i))), VLEN), 783 "b100".U -> data // if have wider element, it will broken 784 )) 785 } 786} 787 788// TODO: more elegant 789object genVStride extends VLSUConstants { 790 def apply(uopIdx: UInt, stride: UInt): UInt = { 791 LookupTree(uopIdx, List( 792 0.U -> 0.U, 793 1.U -> stride, 794 2.U -> (stride << 1), 795 3.U -> ((stride << 1).asUInt + stride), 796 4.U -> (stride << 2), 797 5.U -> ((stride << 2).asUInt + stride), 798 6.U -> ((stride << 2).asUInt + (stride << 1)), 799 7.U -> ((stride << 2).asUInt + (stride << 1) + stride) 800 )) 801 } 802} 803/** 804 * generate uopOffset, not used in segment instruction 805 * */ 806object genVUopOffset extends VLSUConstants { 807 def apply(instType: UInt, isfof: Bool, uopidx: UInt, nf: UInt, eew: UInt, stride: UInt, alignedType: UInt): UInt = { 808 val uopInsidefield = (uopidx >> nf).asUInt // when nf == 0, is uopidx 809 810 val fofVUopOffset = (LookupTree(instType,List( 811 "b000".U -> ( genVStride(uopInsidefield, stride) << (log2Up(VLENB).U - eew) ) , // unit-stride fof 812 "b100".U -> ( genVStride(uopInsidefield, stride) << (log2Up(VLENB).U - eew) ) , // segment unit-stride fof 813 ))).asUInt 814 815 val otherVUopOffset = (LookupTree(instType,List( 816 "b000".U -> ( uopInsidefield << alignedType ) , // unit-stride 817 "b010".U -> ( genVStride(uopInsidefield, stride) << (log2Up(VLENB).U - eew) ) , // strided 818 "b001".U -> ( 0.U ) , // indexed-unordered 819 "b011".U -> ( 0.U ) , // indexed-ordered 820 "b100".U -> ( uopInsidefield << alignedType ) , // segment unit-stride 821 "b110".U -> ( genVStride(uopInsidefield, stride) << (log2Up(VLENB).U - eew) ) , // segment strided 822 "b101".U -> ( 0.U ) , // segment indexed-unordered 823 "b111".U -> ( 0.U ) // segment indexed-ordered 824 ))).asUInt 825 826 Mux(isfof, fofVUopOffset, otherVUopOffset) 827 } 828} 829 830 831 832object genVFirstUnmask extends VLSUConstants { 833 /** 834 * Find the lowest unmasked number of bits. 835 * example: 836 * mask = 16'b1111_1111_1110_0000 837 * return 5 838 * @param mask 16bits of mask. 839 * @return lowest unmasked number of bits. 840 */ 841 def apply(mask: UInt): UInt = { 842 require(mask.getWidth == 16, "The mask width must be 16") 843 val select = (0 until 16).zip(mask.asBools).map{case (i, v) => 844 (v, i.U) 845 } 846 PriorityMuxDefault(select, 0.U) 847 } 848 849 def apply(mask: UInt, regOffset: UInt): UInt = { 850 require(mask.getWidth == 16, "The mask width must be 16") 851 val realMask = (mask >> regOffset).asUInt 852 val select = (0 until 16).zip(realMask.asBools).map{case (i, v) => 853 (v, i.U) 854 } 855 PriorityMuxDefault(select, 0.U) 856 } 857} 858 859class skidBufferConnect[T <: Data](gen: T) extends Module { 860 val io = IO(new Bundle() { 861 val in = Flipped(DecoupledIO(gen.cloneType)) 862 val flush = Input(Bool()) 863 val out = DecoupledIO(gen.cloneType) 864 }) 865 866 skidBuffer.connect(io.in, io.out, io.flush) 867} 868 869object skidBuffer{ 870 /* 871 * Skid Buffer used to break timing path of ready 872 * */ 873 def connect[T <: Data]( 874 in: DecoupledIO[T], 875 out: DecoupledIO[T], 876 flush: Bool 877 ): T = { 878 val empty :: skid :: Nil = Enum(2) 879 val state = RegInit(empty) 880 val stateNext = WireInit(empty) 881 val dataBuffer = RegEnable(in.bits, (!out.ready && in.fire)) 882 883 when(state === empty){ 884 stateNext := Mux(!out.ready && in.fire && !flush, skid, empty) 885 }.elsewhen(state === skid){ 886 stateNext := Mux(out.ready || flush, empty, skid) 887 } 888 state := stateNext 889 890 in.ready := state === empty 891 out.bits := Mux(state === skid, dataBuffer, in.bits) 892 out.valid := in.valid || (state === skid) 893 894 dataBuffer 895 } 896 def apply[T <: Data]( 897 in: DecoupledIO[T], 898 out: DecoupledIO[T], 899 flush: Bool, 900 moduleName: String 901 ): Unit = { 902 val buffer = Module(new skidBufferConnect(in.bits)) 903 buffer.suggestName(moduleName) 904 buffer.io.in <> in 905 buffer.io.flush := flush 906 out <> buffer.io.out 907 } 908} 909 910