1/*************************************************************************************** 2 * Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3 * Copyright (c) 2020-2021 Peng Cheng Laboratory 4 * 5 * XiangShan is licensed under Mulan PSL v2. 6 * You can use this software according to the terms and conditions of the Mulan PSL v2. 7 * You may obtain a copy of Mulan PSL v2 at: 8 * http://license.coscl.org.cn/MulanPSL2 9 * 10 * THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11 * EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12 * MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13 * 14 * See the Mulan PSL v2 for more details. 15 ***************************************************************************************/ 16 17package xiangshan.mem 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import utility._ 24import xiangshan._ 25import xiangshan.backend.rob.RobPtr 26import xiangshan.backend.Bundles._ 27import xiangshan.backend.fu.FuType 28import xiangshan.backend.fu.vector.Bundles.VEew 29 30/** 31 * Common used parameters or functions in vlsu 32 */ 33trait VLSUConstants { 34 val VLEN = 128 35 //for pack unit-stride flow 36 val AlignedNum = 4 // 1/2/4/8 37 def VLENB = VLEN/8 38 def vOffsetBits = log2Up(VLENB) // bits-width to index offset inside a vector reg 39 lazy val vlmBindexBits = 8 //will be overrided later 40 lazy val vsmBindexBits = 8 // will be overrided later 41 42 def alignTypes = 5 // eew/sew = 1/2/4/8, last indicate 128 bit element 43 def alignTypeBits = log2Up(alignTypes) 44 def maxMUL = 8 45 def maxFields = 8 46 /** 47 * In the most extreme cases like a segment indexed instruction, eew=64, emul=8, sew=8, lmul=1, 48 * and nf=8, each data reg is mapped with 8 index regs and there are 8 data regs in total, 49 * each for a field. Therefore an instruction can be divided into 64 uops at most. 50 */ 51 def maxUopNum = maxMUL * maxFields // 64 52 def maxFlowNum = 16 53 def maxElemNum = maxMUL * maxFlowNum // 128 54 // def uopIdxBits = log2Up(maxUopNum) // to index uop inside an robIdx 55 def elemIdxBits = log2Up(maxElemNum) + 1 // to index which element in an instruction 56 def flowIdxBits = log2Up(maxFlowNum) + 1 // to index which flow in a uop 57 def fieldBits = log2Up(maxFields) + 1 // 4-bits to indicate 1~8 58 59 def ewBits = 3 // bits-width of EEW/SEW 60 def mulBits = 3 // bits-width of emul/lmul 61 62 def getSlice(data: UInt, i: Int, alignBits: Int): UInt = { 63 require(data.getWidth >= (i+1) * alignBits) 64 data((i+1) * alignBits - 1, i * alignBits) 65 } 66 def getNoAlignedSlice(data: UInt, i: Int, alignBits: Int): UInt = { 67 data(i * 8 + alignBits - 1, i * 8) 68 } 69 70 def getByte(data: UInt, i: Int = 0) = getSlice(data, i, 8) 71 def getHalfWord(data: UInt, i: Int = 0) = getSlice(data, i, 16) 72 def getWord(data: UInt, i: Int = 0) = getSlice(data, i, 32) 73 def getDoubleWord(data: UInt, i: Int = 0) = getSlice(data, i, 64) 74 def getDoubleDoubleWord(data: UInt, i: Int = 0) = getSlice(data, i, 128) 75} 76 77trait HasVLSUParameters extends HasXSParameter with VLSUConstants { 78 override val VLEN = coreParams.VLEN 79 override lazy val vlmBindexBits = log2Up(coreParams.VlMergeBufferSize) 80 override lazy val vsmBindexBits = log2Up(coreParams.VsMergeBufferSize) 81 lazy val maxMemByteNum = 16 // Maximum bytes for a single memory access 82 /** 83 * get addr aligned low bits 84 * @param addr Address to be check 85 * @param width Width for checking alignment 86 */ 87 def getCheckAddrLowBits(addr: UInt, width: Int): UInt = addr(log2Up(width) - 1, 0) 88 def getOverflowBit(in: UInt, width: Int): UInt = in(log2Up(width)) 89 def isUnitStride(instType: UInt) = instType(1, 0) === "b00".U 90 def isStrided(instType: UInt) = instType(1, 0) === "b10".U 91 def isIndexed(instType: UInt) = instType(0) === "b1".U 92 def isNotIndexed(instType: UInt) = instType(0) === "b0".U 93 def isSegment(instType: UInt) = instType(2) === "b1".U 94 def is128Bit(alignedType: UInt) = alignedType(2) === "b1".U 95 96 def mergeDataWithMask(oldData: UInt, newData: UInt, mask: UInt): Vec[UInt] = { 97 require(oldData.getWidth == newData.getWidth) 98 require(oldData.getWidth == mask.getWidth * 8) 99 VecInit(mask.asBools.zipWithIndex.map { case (en, i) => 100 Mux(en, getByte(newData, i), getByte(oldData, i)) 101 }) 102 } 103 104 // def asBytes(data: UInt) = { 105 // require(data.getWidth % 8 == 0) 106 // (0 until data.getWidth/8).map(i => getByte(data, i)) 107 // } 108 109 def mergeDataWithElemIdx( 110 oldData: UInt, 111 newData: Seq[UInt], 112 alignedType: UInt, 113 elemIdx: Seq[UInt], 114 valids: Seq[Bool] 115 ): UInt = { 116 require(newData.length == elemIdx.length) 117 require(newData.length == valids.length) 118 LookupTree(alignedType, List( 119 "b00".U -> VecInit(elemIdx.map(e => UIntToOH(e(3, 0)).asBools).transpose.zipWithIndex.map { case (selVec, i) => 120 ParallelPosteriorityMux( 121 true.B +: selVec.zip(valids).map(x => x._1 && x._2), 122 getByte(oldData, i) +: newData.map(getByte(_)) 123 )}).asUInt, 124 "b01".U -> VecInit(elemIdx.map(e => UIntToOH(e(2, 0)).asBools).transpose.zipWithIndex.map { case (selVec, i) => 125 ParallelPosteriorityMux( 126 true.B +: selVec.zip(valids).map(x => x._1 && x._2), 127 getHalfWord(oldData, i) +: newData.map(getHalfWord(_)) 128 )}).asUInt, 129 "b10".U -> VecInit(elemIdx.map(e => UIntToOH(e(1, 0)).asBools).transpose.zipWithIndex.map { case (selVec, i) => 130 ParallelPosteriorityMux( 131 true.B +: selVec.zip(valids).map(x => x._1 && x._2), 132 getWord(oldData, i) +: newData.map(getWord(_)) 133 )}).asUInt, 134 "b11".U -> VecInit(elemIdx.map(e => UIntToOH(e(0)).asBools).transpose.zipWithIndex.map { case (selVec, i) => 135 ParallelPosteriorityMux( 136 true.B +: selVec.zip(valids).map(x => x._1 && x._2), 137 getDoubleWord(oldData, i) +: newData.map(getDoubleWord(_)) 138 )}).asUInt 139 )) 140 } 141 142 def mergeDataWithElemIdx(oldData: UInt, newData: UInt, alignedType: UInt, elemIdx: UInt): UInt = { 143 mergeDataWithElemIdx(oldData, Seq(newData), alignedType, Seq(elemIdx), Seq(true.B)) 144 } 145 /** 146 * for merge 128-bits data of unit-stride 147 */ 148 object mergeDataByByte{ 149 def apply(oldData: UInt, newData: UInt, mask: UInt): UInt = { 150 val selVec = Seq(mask).map(_.asBools).transpose 151 VecInit(selVec.zipWithIndex.map{ case (selV, i) => 152 ParallelPosteriorityMux( 153 true.B +: selV.map(x => x), 154 getByte(oldData, i) +: Seq(getByte(newData, i)) 155 )}).asUInt 156 } 157 } 158 159 /** 160 * for merge Unit-Stride data to 256-bits 161 * merge 128-bits data to 256-bits 162 * if have 3 port, 163 * if is port0, it is 6 to 1 Multiplexer -> (128'b0, data) or (data, 128'b0) or (data, port2data) or (port2data, data) or (data, port3data) or (port3data, data) 164 * if is port1, it is 4 to 1 Multiplexer -> (128'b0, data) or (data, 128'b0) or (data, port3data) or (port3data, data) 165 * if is port3, it is 2 to 1 Multiplexer -> (128'b0, data) or (data, 128'b0) 166 * 167 */ 168 object mergeDataByIndex{ 169 def apply(data: Seq[UInt], mask: Seq[UInt], index: UInt, valids: Seq[Bool]): (UInt, UInt) = { 170 require(data.length == valids.length) 171 require(data.length == mask.length) 172 val muxLength = data.length 173 val selDataMatrix = Wire(Vec(muxLength, Vec(2, UInt((VLEN * 2).W)))) // 3 * 2 * 256 174 val selMaskMatrix = Wire(Vec(muxLength, Vec(2, UInt((VLENB * 2).W)))) // 3 * 2 * 16 175 dontTouch(selDataMatrix) 176 dontTouch(selMaskMatrix) 177 for(i <- 0 until muxLength){ 178 if(i == 0){ 179 selDataMatrix(i)(0) := Cat(0.U(VLEN.W), data(i)) 180 selDataMatrix(i)(1) := Cat(data(i), 0.U(VLEN.W)) 181 selMaskMatrix(i)(0) := Cat(0.U(VLENB.W), mask(i)) 182 selMaskMatrix(i)(1) := Cat(mask(i), 0.U(VLENB.W)) 183 } 184 else{ 185 selDataMatrix(i)(0) := Cat(data(i), data(0)) 186 selDataMatrix(i)(1) := Cat(data(0), data(i)) 187 selMaskMatrix(i)(0) := Cat(mask(i), mask(0)) 188 selMaskMatrix(i)(1) := Cat(mask(0), mask(i)) 189 } 190 } 191 val selIdxVec = (0 until muxLength).map(_.U) 192 val selIdx = PriorityMux(valids.reverse, selIdxVec.reverse) 193 194 val selData = Mux(index === 0.U, 195 selDataMatrix(selIdx)(0), 196 selDataMatrix(selIdx)(1)) 197 val selMask = Mux(index === 0.U, 198 selMaskMatrix(selIdx)(0), 199 selMaskMatrix(selIdx)(1)) 200 (selData, selMask) 201 } 202 } 203 def mergeDataByIndex(data: UInt, mask: UInt, index: UInt): (UInt, UInt) = { 204 mergeDataByIndex(Seq(data), Seq(mask), index, Seq(true.B)) 205 } 206} 207abstract class VLSUModule(implicit p: Parameters) extends XSModule 208 with HasVLSUParameters 209 with HasCircularQueuePtrHelper 210abstract class VLSUBundle(implicit p: Parameters) extends XSBundle 211 with HasVLSUParameters 212 213class VLSUBundleWithMicroOp(implicit p: Parameters) extends VLSUBundle { 214 val uop = new DynInst 215} 216 217class OnlyVecExuOutput(implicit p: Parameters) extends VLSUBundle { 218 val isvec = Bool() 219 val vecdata = UInt(VLEN.W) 220 val mask = UInt(VLENB.W) 221 // val rob_idx_valid = Vec(2, Bool()) 222 // val inner_idx = Vec(2, UInt(3.W)) 223 // val rob_idx = Vec(2, new RobPtr) 224 // val offset = Vec(2, UInt(4.W)) 225 val reg_offset = UInt(vOffsetBits.W) 226 val vecActive = Bool() // 1: vector active element, 0: vector not active element 227 val is_first_ele = Bool() 228 val elemIdx = UInt(elemIdxBits.W) // element index 229 val elemIdxInsideVd = UInt(elemIdxBits.W) // element index in scope of vd 230 // val uopQueuePtr = new VluopPtr 231 // val flowPtr = new VlflowPtr 232} 233 234class VecExuOutput(implicit p: Parameters) extends MemExuOutput with HasVLSUParameters { 235 val vec = new OnlyVecExuOutput 236 val alignedType = UInt(alignTypeBits.W) 237 // feedback 238 val vecFeedback = Bool() 239} 240 241class VecUopBundle(implicit p: Parameters) extends VLSUBundleWithMicroOp { 242 val flowMask = UInt(VLENB.W) // each bit for a flow 243 val byteMask = UInt(VLENB.W) // each bit for a byte 244 val data = UInt(VLEN.W) 245 // val fof = Bool() // fof is only used for vector loads 246 val excp_eew_index = UInt(elemIdxBits.W) 247 // val exceptionVec = ExceptionVec() // uop has exceptionVec 248 val baseAddr = UInt(VAddrBits.W) 249 val stride = UInt(VLEN.W) 250 val flow_counter = UInt(flowIdxBits.W) 251 252 // instruction decode result 253 val flowNum = UInt(flowIdxBits.W) // # of flows in a uop 254 // val flowNumLog2 = UInt(log2Up(flowIdxBits).W) // log2(flowNum), for better timing of multiplication 255 val nfields = UInt(fieldBits.W) // NFIELDS 256 val vm = Bool() // whether vector masking is enabled 257 val usWholeReg = Bool() // unit-stride, whole register load 258 val usMaskReg = Bool() // unit-stride, masked store/load 259 val eew = VEew() // size of memory elements 260 val sew = UInt(ewBits.W) 261 val emul = UInt(mulBits.W) 262 val lmul = UInt(mulBits.W) 263 val vlmax = UInt(elemIdxBits.W) 264 val instType = UInt(3.W) 265 val vd_last_uop = Bool() 266 val vd_first_uop = Bool() 267} 268 269class VecFlowBundle(implicit p: Parameters) extends VLSUBundleWithMicroOp { 270 val vaddr = UInt(VAddrBits.W) 271 val mask = UInt(VLENB.W) 272 val alignedType = UInt(alignTypeBits.W) 273 val vecActive = Bool() 274 val elemIdx = UInt(elemIdxBits.W) 275 val is_first_ele = Bool() 276 277 // pack 278 val isPackage = Bool() 279 val packageNum = UInt((log2Up(VLENB) + 1).W) 280 val originAlignedType = UInt(alignTypeBits.W) 281} 282 283class VecMemExuOutput(isVector: Boolean = false)(implicit p: Parameters) extends VLSUBundle{ 284 val output = new MemExuOutput(isVector) 285 val vecFeedback = Bool() 286 val mmio = Bool() 287 val usSecondInv = Bool() 288 val elemIdx = UInt(elemIdxBits.W) 289 val alignedType = UInt(alignTypeBits.W) 290 val mbIndex = UInt(vsmBindexBits.W) 291 val mask = UInt(VLENB.W) 292 val vaddr = UInt(VAddrBits.W) 293 val gpaddr = UInt(GPAddrBits.W) 294} 295 296object MulNum { 297 def apply (mul: UInt): UInt = { //mul means emul or lmul 298 (LookupTree(mul,List( 299 "b101".U -> 1.U , // 1/8 300 "b110".U -> 1.U , // 1/4 301 "b111".U -> 1.U , // 1/2 302 "b000".U -> 1.U , // 1 303 "b001".U -> 2.U , // 2 304 "b010".U -> 4.U , // 4 305 "b011".U -> 8.U // 8 306 )))} 307} 308/** 309 * when emul is greater than or equal to 1, this means the entire register needs to be written; 310 * otherwise, only write the specified number of bytes */ 311object MulDataSize { 312 def apply (mul: UInt): UInt = { //mul means emul or lmul 313 (LookupTree(mul,List( 314 "b101".U -> 2.U , // 1/8 315 "b110".U -> 4.U , // 1/4 316 "b111".U -> 8.U , // 1/2 317 "b000".U -> 16.U , // 1 318 "b001".U -> 16.U , // 2 319 "b010".U -> 16.U , // 4 320 "b011".U -> 16.U // 8 321 )))} 322} 323 324object OneRegNum { 325 def apply (eew: UInt): UInt = { //mul means emul or lmul 326 require(eew.getWidth == 2, "The eew width must be 2.") 327 (LookupTree(eew, List( 328 "b00".U -> 16.U , // 1 329 "b01".U -> 8.U , // 2 330 "b10".U -> 4.U , // 4 331 "b11".U -> 2.U // 8 332 )))} 333} 334 335//index inst read data byte 336object SewDataSize { 337 def apply (sew: UInt): UInt = { 338 (LookupTree(sew,List( 339 "b000".U -> 1.U , // 1 340 "b001".U -> 2.U , // 2 341 "b010".U -> 4.U , // 4 342 "b011".U -> 8.U // 8 343 )))} 344} 345 346// strided inst read data byte 347object EewDataSize { 348 def apply (eew: UInt): UInt = { 349 require(eew.getWidth == 2, "The eew width must be 2.") 350 (LookupTree(eew, List( 351 "b00".U -> 1.U , // 1 352 "b01".U -> 2.U , // 2 353 "b10".U -> 4.U , // 4 354 "b11".U -> 8.U // 8 355 )))} 356} 357 358object loadDataSize { 359 def apply (instType: UInt, emul: UInt, eew: UInt, sew: UInt): UInt = { 360 (LookupTree(instType,List( 361 "b000".U -> MulDataSize(emul), // unit-stride 362 "b010".U -> EewDataSize(eew) , // strided 363 "b001".U -> SewDataSize(sew) , // indexed-unordered 364 "b011".U -> SewDataSize(sew) , // indexed-ordered 365 "b100".U -> EewDataSize(eew) , // segment unit-stride 366 "b110".U -> EewDataSize(eew) , // segment strided 367 "b101".U -> SewDataSize(sew) , // segment indexed-unordered 368 "b111".U -> SewDataSize(sew) // segment indexed-ordered 369 )))} 370} 371 372object storeDataSize { 373 def apply (instType: UInt, eew: UInt, sew: UInt): UInt = { 374 (LookupTree(instType,List( 375 "b000".U -> EewDataSize(eew) , // unit-stride, do not use 376 "b010".U -> EewDataSize(eew) , // strided 377 "b001".U -> SewDataSize(sew) , // indexed-unordered 378 "b011".U -> SewDataSize(sew) , // indexed-ordered 379 "b100".U -> EewDataSize(eew) , // segment unit-stride 380 "b110".U -> EewDataSize(eew) , // segment strided 381 "b101".U -> SewDataSize(sew) , // segment indexed-unordered 382 "b111".U -> SewDataSize(sew) // segment indexed-ordered 383 )))} 384} 385 386/** 387 * these are used to obtain immediate addresses for index instruction */ 388object EewEq8 { 389 def apply(index:UInt, flow_inner_idx: UInt): UInt = { 390 (LookupTree(flow_inner_idx,List( 391 0.U -> index(7 ,0 ), 392 1.U -> index(15,8 ), 393 2.U -> index(23,16 ), 394 3.U -> index(31,24 ), 395 4.U -> index(39,32 ), 396 5.U -> index(47,40 ), 397 6.U -> index(55,48 ), 398 7.U -> index(63,56 ), 399 8.U -> index(71,64 ), 400 9.U -> index(79,72 ), 401 10.U -> index(87,80 ), 402 11.U -> index(95,88 ), 403 12.U -> index(103,96 ), 404 13.U -> index(111,104), 405 14.U -> index(119,112), 406 15.U -> index(127,120) 407 )))} 408} 409 410object EewEq16 { 411 def apply(index: UInt, flow_inner_idx: UInt): UInt = { 412 (LookupTree(flow_inner_idx, List( 413 0.U -> index(15, 0), 414 1.U -> index(31, 16), 415 2.U -> index(47, 32), 416 3.U -> index(63, 48), 417 4.U -> index(79, 64), 418 5.U -> index(95, 80), 419 6.U -> index(111, 96), 420 7.U -> index(127, 112) 421 )))} 422} 423 424object EewEq32 { 425 def apply(index: UInt, flow_inner_idx: UInt): UInt = { 426 (LookupTree(flow_inner_idx, List( 427 0.U -> index(31, 0), 428 1.U -> index(63, 32), 429 2.U -> index(95, 64), 430 3.U -> index(127, 96) 431 )))} 432} 433 434object EewEq64 { 435 def apply (index: UInt, flow_inner_idx: UInt): UInt = { 436 (LookupTree(flow_inner_idx, List( 437 0.U -> index(63, 0), 438 1.U -> index(127, 64) 439 )))} 440} 441 442object IndexAddr { 443 def apply (index: UInt, flow_inner_idx: UInt, eew: UInt): UInt = { 444 require(eew.getWidth == 2, "The eew width must be 2.") 445 (LookupTree(eew, List( 446 "b00".U -> EewEq8 (index = index, flow_inner_idx = flow_inner_idx ), // Imm is 1 Byte // TODO: index maybe cross register 447 "b01".U -> EewEq16(index = index, flow_inner_idx = flow_inner_idx ), // Imm is 2 Byte 448 "b10".U -> EewEq32(index = index, flow_inner_idx = flow_inner_idx ), // Imm is 4 Byte 449 "b11".U -> EewEq64(index = index, flow_inner_idx = flow_inner_idx ) // Imm is 8 Byte 450 )))} 451} 452 453object Log2Num { 454 def apply (num: UInt): UInt = { 455 (LookupTree(num,List( 456 16.U -> 4.U, 457 8.U -> 3.U, 458 4.U -> 2.U, 459 2.U -> 1.U, 460 1.U -> 0.U 461 )))} 462} 463 464object GenUopIdxInField { 465 /** 466 * Used in normal vector instruction 467 * */ 468 def apply (instType: UInt, emul: UInt, lmul: UInt, uopIdx: UInt): UInt = { 469 val isIndexed = instType(0) 470 val mulInField = Mux( 471 isIndexed, 472 Mux(lmul.asSInt > emul.asSInt, lmul, emul), 473 emul 474 ) 475 LookupTree(mulInField, List( 476 "b101".U -> 0.U, 477 "b110".U -> 0.U, 478 "b111".U -> 0.U, 479 "b000".U -> 0.U, 480 "b001".U -> uopIdx(0), 481 "b010".U -> uopIdx(1, 0), 482 "b011".U -> uopIdx(2, 0) 483 )) 484 } 485 /** 486 * Only used in segment instruction. 487 * */ 488 def apply (select: UInt, uopIdx: UInt): UInt = { 489 LookupTree(select, List( 490 "b101".U -> 0.U, 491 "b110".U -> 0.U, 492 "b111".U -> 0.U, 493 "b000".U -> 0.U, 494 "b001".U -> uopIdx(0), 495 "b010".U -> uopIdx(1, 0), 496 "b011".U -> uopIdx(2, 0) 497 )) 498 } 499} 500 501//eew decode 502object EewLog2 extends VLSUConstants { 503 // def apply (eew: UInt): UInt = { 504 // (LookupTree(eew,List( 505 // "b000".U -> "b000".U , // 1 506 // "b101".U -> "b001".U , // 2 507 // "b110".U -> "b010".U , // 4 508 // "b111".U -> "b011".U // 8 509 // )))} 510 def apply(eew: UInt): UInt = { 511 require(eew.getWidth == 2, "The eew width must be 2.") 512 ZeroExt(eew, ewBits) 513 } 514} 515 516object GenRealFlowNum { 517 /** 518 * unit-stride instructions don't use this method; 519 * other instructions generate realFlowNum by EmulDataSize >> eew, 520 * EmulDataSize means the number of bytes that need to be written to the register, 521 * eew means the number of bytes written at once. 522 * 523 * @param instType As the name implies. 524 * @param emul As the name implies. 525 * @param lmul As the name implies. 526 * @param eew As the name implies. 527 * @param sew As the name implies. 528 * @param isSegment Only modules related to segment need to be set to true. 529 * @return FlowNum of instruction. 530 * 531 */ 532 def apply (instType: UInt, emul: UInt, lmul: UInt, eew: UInt, sew: UInt, isSegment: Boolean = false): UInt = { 533 require(instType.getWidth == 3, "The instType width must be 3, (isSegment, mop)") 534 require(eew.getWidth == 2, "The eew width must be 2.") 535 // Because the new segmentunit is needed. But the previous implementation is retained for the time being in case of emergency. 536 val segmentIndexFlowNum = if (isSegment) (MulDataSize(lmul) >> sew(1,0)).asUInt 537 else Mux(emul.asSInt > lmul.asSInt, (MulDataSize(emul) >> eew).asUInt, (MulDataSize(lmul) >> sew(1,0)).asUInt) 538 (LookupTree(instType,List( 539 "b000".U -> (MulDataSize(emul) >> eew).asUInt, // store use, load do not use 540 "b010".U -> (MulDataSize(emul) >> eew).asUInt, // strided 541 "b001".U -> Mux(emul.asSInt > lmul.asSInt, (MulDataSize(emul) >> eew).asUInt, (MulDataSize(lmul) >> sew(1,0)).asUInt), // indexed-unordered 542 "b011".U -> Mux(emul.asSInt > lmul.asSInt, (MulDataSize(emul) >> eew).asUInt, (MulDataSize(lmul) >> sew(1,0)).asUInt), // indexed-ordered 543 "b100".U -> (MulDataSize(emul) >> eew).asUInt, // segment unit-stride 544 "b110".U -> (MulDataSize(emul) >> eew).asUInt, // segment strided 545 "b101".U -> segmentIndexFlowNum, // segment indexed-unordered 546 "b111".U -> segmentIndexFlowNum // segment indexed-ordered 547 )))} 548} 549 550object GenRealFlowLog2 extends VLSUConstants { 551 /** 552 * GenRealFlowLog2 = Log2(GenRealFlowNum) 553 * 554 * @param instType As the name implies. 555 * @param emul As the name implies. 556 * @param lmul As the name implies. 557 * @param eew As the name implies. 558 * @param sew As the name implies. 559 * @param isSegment Only modules related to segment need to be set to true. 560 * @return FlowNumLog2 of instruction. 561 */ 562 def apply(instType: UInt, emul: UInt, lmul: UInt, eew: UInt, sew: UInt, isSegment: Boolean = false): UInt = { 563 require(instType.getWidth == 3, "The instType width must be 3, (isSegment, mop)") 564 require(eew.getWidth == 2, "The eew width must be 2.") 565 val emulLog2 = Mux(emul.asSInt >= 0.S, 0.U, emul) 566 val lmulLog2 = Mux(lmul.asSInt >= 0.S, 0.U, lmul) 567 val eewRealFlowLog2 = emulLog2 + log2Up(VLENB).U - eew 568 val sewRealFlowLog2 = lmulLog2 + log2Up(VLENB).U - sew(1, 0) 569 // Because the new segmentunit is needed. But the previous implementation is retained for the time being in case of emergency. 570 val segmentIndexFlowLog2 = if (isSegment) sewRealFlowLog2 else Mux(emul.asSInt > lmul.asSInt, eewRealFlowLog2, sewRealFlowLog2) 571 (LookupTree(instType, List( 572 "b000".U -> eewRealFlowLog2, // unit-stride 573 "b010".U -> eewRealFlowLog2, // strided 574 "b001".U -> Mux(emul.asSInt > lmul.asSInt, eewRealFlowLog2, sewRealFlowLog2), // indexed-unordered 575 "b011".U -> Mux(emul.asSInt > lmul.asSInt, eewRealFlowLog2, sewRealFlowLog2), // indexed-ordered 576 "b100".U -> eewRealFlowLog2, // segment unit-stride 577 "b110".U -> eewRealFlowLog2, // segment strided 578 "b101".U -> segmentIndexFlowLog2, // segment indexed-unordered 579 "b111".U -> segmentIndexFlowLog2, // segment indexed-ordered 580 ))) 581 } 582} 583 584/** 585 * GenElemIdx generals an element index within an instruction, given a certain uopIdx and a known flowIdx 586 * inside the uop. 587 */ 588object GenElemIdx extends VLSUConstants { 589 def apply(instType: UInt, emul: UInt, lmul: UInt, eew: UInt, sew: UInt, 590 uopIdx: UInt, flowIdx: UInt): UInt = { 591 require(eew.getWidth == 2, "The eew width must be 2.") 592 val isIndexed = instType(0).asBool 593 val eewUopFlowsLog2 = Mux(emul.asSInt > 0.S, 0.U, emul) + log2Up(VLENB).U - eew 594 val sewUopFlowsLog2 = Mux(lmul.asSInt > 0.S, 0.U, lmul) + log2Up(VLENB).U - sew(1, 0) 595 val uopFlowsLog2 = Mux( 596 isIndexed, 597 Mux(emul.asSInt > lmul.asSInt, eewUopFlowsLog2, sewUopFlowsLog2), 598 eewUopFlowsLog2 599 ) 600 LookupTree(uopFlowsLog2, List( 601 0.U -> uopIdx, 602 1.U -> uopIdx ## flowIdx(0), 603 2.U -> uopIdx ## flowIdx(1, 0), 604 3.U -> uopIdx ## flowIdx(2, 0), 605 4.U -> uopIdx ## flowIdx(3, 0) 606 )) 607 } 608} 609 610/** 611 * GenVLMAX calculates VLMAX, which equals MUL * ew 612 */ 613object GenVLMAXLog2 extends VLSUConstants { 614 def apply(lmul: UInt, sew: UInt): UInt = lmul + log2Up(VLENB).U - sew 615} 616object GenVLMAX { 617 def apply(lmul: UInt, sew: UInt): UInt = 1.U << GenVLMAXLog2(lmul, sew) 618} 619/** 620 * generate mask base on vlmax 621 * example: vlmax = b100, max = b011 622 * */ 623object GenVlMaxMask{ 624 def apply(vlmax: UInt, length: Int): UInt = (vlmax - 1.U)(length-1, 0) 625} 626 627object GenUSWholeRegVL extends VLSUConstants { 628 def apply(nfields: UInt, eew: UInt): UInt = { 629 require(eew.getWidth == 2, "The eew width must be 2.") 630 LookupTree(eew, List( 631 "b00".U -> (nfields << (log2Up(VLENB) - 0)), 632 "b01".U -> (nfields << (log2Up(VLENB) - 1)), 633 "b10".U -> (nfields << (log2Up(VLENB) - 2)), 634 "b11".U -> (nfields << (log2Up(VLENB) - 3)) 635 )) 636 } 637} 638object GenUSWholeEmul extends VLSUConstants{ 639 def apply(nf: UInt): UInt={ 640 LookupTree(nf,List( 641 "b000".U -> "b000".U(mulBits.W), 642 "b001".U -> "b001".U(mulBits.W), 643 "b011".U -> "b010".U(mulBits.W), 644 "b111".U -> "b011".U(mulBits.W) 645 )) 646 } 647} 648 649 650object GenUSMaskRegVL extends VLSUConstants { 651 def apply(vl: UInt): UInt = { 652 Mux(vl(2,0) === 0.U , (vl >> 3.U), ((vl >> 3.U) + 1.U)) 653 } 654} 655 656object GenUopByteMask { 657 def apply(flowMask: UInt, alignedType: UInt): UInt = { 658 LookupTree(alignedType, List( 659 "b000".U -> flowMask, 660 "b001".U -> FillInterleaved(2, flowMask), 661 "b010".U -> FillInterleaved(4, flowMask), 662 "b011".U -> FillInterleaved(8, flowMask), 663 "b100".U -> FillInterleaved(16, flowMask) 664 )) 665 } 666} 667 668object GenVdIdxInField extends VLSUConstants { 669 def apply(instType: UInt, emul: UInt, lmul: UInt, uopIdx: UInt): UInt = { 670 val vdIdx = Wire(UInt(log2Up(maxMUL).W)) 671 when (instType(1,0) === "b00".U || instType(1,0) === "b10".U || lmul.asSInt > emul.asSInt) { 672 // Unit-stride or Strided, or indexed with lmul >= emul 673 vdIdx := uopIdx 674 }.otherwise { 675 // Indexed with lmul <= emul 676 val multiple = emul - lmul 677 val uopIdxWidth = uopIdx.getWidth 678 vdIdx := LookupTree(multiple, List( 679 0.U -> uopIdx, 680 1.U -> (uopIdx >> 1), 681 2.U -> (uopIdx >> 2), 682 3.U -> (uopIdx >> 3) 683 )) 684 } 685 vdIdx 686 } 687} 688/** 689* Use start and vl to generate flow activative mask 690* mod = true fill 0 691* mod = false fill 1 692*/ 693object GenFlowMask extends VLSUConstants { 694 def apply(elementMask: UInt, start: UInt, vl: UInt , mod: Boolean): UInt = { 695 val startMask = ~UIntToMask(start, VLEN) 696 val vlMask = UIntToMask(vl, VLEN) 697 val maskVlStart = vlMask & startMask 698 if(mod){ 699 elementMask & maskVlStart 700 } 701 else{ 702 (~elementMask).asUInt & maskVlStart 703 } 704 } 705} 706 707object genVWmask128 { 708 def apply(addr: UInt, sizeEncode: UInt): UInt = { 709 (LookupTree(sizeEncode, List( 710 "b000".U -> 0x1.U, //0001 << addr(2:0) 711 "b001".U -> 0x3.U, //0011 712 "b010".U -> 0xf.U, //1111 713 "b011".U -> 0xff.U, //11111111 714 "b100".U -> 0xffff.U //1111111111111111 715 )) << addr(3, 0)).asUInt 716 } 717} 718/* 719* only use in max length is 128 720*/ 721object genVWdata { 722 def apply(data: UInt, sizeEncode: UInt): UInt = { 723 LookupTree(sizeEncode, List( 724 "b000".U -> Fill(16, data(7, 0)), 725 "b001".U -> Fill(8, data(15, 0)), 726 "b010".U -> Fill(4, data(31, 0)), 727 "b011".U -> Fill(2, data(63,0)), 728 "b100".U -> data(127,0) 729 )) 730 } 731} 732 733object genUSSplitAddr{ 734 def apply(addr: UInt, index: UInt): UInt = { 735 val tmpAddr = Cat(addr(38, 4), 0.U(4.W)) 736 val nextCacheline = tmpAddr + 16.U 737 LookupTree(index, List( 738 0.U -> tmpAddr, 739 1.U -> nextCacheline 740 )) 741 } 742} 743 744object genUSSplitMask{ 745 def apply(mask: UInt, index: UInt): UInt = { 746 require(mask.getWidth == 32) // need to be 32-bits 747 LookupTree(index, List( 748 0.U -> mask(15, 0), 749 1.U -> mask(31, 16), 750 )) 751 } 752} 753 754object genUSSplitData{ 755 def apply(data: UInt, index: UInt, addrOffset: UInt): UInt = { 756 val tmpData = WireInit(0.U(256.W)) 757 val lookupTable = (0 until 16).map{case i => 758 if(i == 0){ 759 i.U -> Cat(0.U(128.W), data) 760 }else{ 761 i.U -> Cat(0.U(((16-i)*8).W), data, 0.U((i*8).W)) 762 } 763 } 764 tmpData := LookupTree(addrOffset, lookupTable).asUInt 765 766 LookupTree(index, List( 767 0.U -> tmpData(127, 0), 768 1.U -> tmpData(255, 128) 769 )) 770 } 771} 772 773object genVSData extends VLSUConstants { 774 def apply(data: UInt, elemIdx: UInt, alignedType: UInt): UInt = { 775 LookupTree(alignedType, List( 776 "b000".U -> ZeroExt(LookupTree(elemIdx(3, 0), List.tabulate(VLEN/8)(i => i.U -> getByte(data, i))), VLEN), 777 "b001".U -> ZeroExt(LookupTree(elemIdx(2, 0), List.tabulate(VLEN/16)(i => i.U -> getHalfWord(data, i))), VLEN), 778 "b010".U -> ZeroExt(LookupTree(elemIdx(1, 0), List.tabulate(VLEN/32)(i => i.U -> getWord(data, i))), VLEN), 779 "b011".U -> ZeroExt(LookupTree(elemIdx(0), List.tabulate(VLEN/64)(i => i.U -> getDoubleWord(data, i))), VLEN), 780 "b100".U -> data // if have wider element, it will broken 781 )) 782 } 783} 784 785// TODO: more elegant 786object genVStride extends VLSUConstants { 787 def apply(uopIdx: UInt, stride: UInt): UInt = { 788 LookupTree(uopIdx, List( 789 0.U -> 0.U, 790 1.U -> stride, 791 2.U -> (stride << 1), 792 3.U -> ((stride << 1).asUInt + stride), 793 4.U -> (stride << 2), 794 5.U -> ((stride << 2).asUInt + stride), 795 6.U -> ((stride << 2).asUInt + (stride << 1)), 796 7.U -> ((stride << 2).asUInt + (stride << 1) + stride) 797 )) 798 } 799} 800/** 801 * generate uopOffset, not used in segment instruction 802 * */ 803object genVUopOffset extends VLSUConstants { 804 def apply(instType: UInt, isfof: Bool, uopidx: UInt, nf: UInt, eew: UInt, stride: UInt, alignedType: UInt): UInt = { 805 val uopInsidefield = (uopidx >> nf).asUInt // when nf == 0, is uopidx 806 807 val fofVUopOffset = (LookupTree(instType,List( 808 "b000".U -> ( genVStride(uopInsidefield, stride) << (log2Up(VLENB).U - eew) ) , // unit-stride fof 809 "b100".U -> ( genVStride(uopInsidefield, stride) << (log2Up(VLENB).U - eew) ) , // segment unit-stride fof 810 ))).asUInt 811 812 val otherVUopOffset = (LookupTree(instType,List( 813 "b000".U -> ( uopInsidefield << alignedType ) , // unit-stride 814 "b010".U -> ( genVStride(uopInsidefield, stride) << (log2Up(VLENB).U - eew) ) , // strided 815 "b001".U -> ( 0.U ) , // indexed-unordered 816 "b011".U -> ( 0.U ) , // indexed-ordered 817 "b100".U -> ( uopInsidefield << alignedType ) , // segment unit-stride 818 "b110".U -> ( genVStride(uopInsidefield, stride) << (log2Up(VLENB).U - eew) ) , // segment strided 819 "b101".U -> ( 0.U ) , // segment indexed-unordered 820 "b111".U -> ( 0.U ) // segment indexed-ordered 821 ))).asUInt 822 823 Mux(isfof, fofVUopOffset, otherVUopOffset) 824 } 825} 826 827 828 829object genVFirstUnmask extends VLSUConstants { 830 /** 831 * Find the lowest unmasked number of bits. 832 * example: 833 * mask = 16'b1111_1111_1110_0000 834 * return 5 835 * @param mask 16bits of mask. 836 * @return lowest unmasked number of bits. 837 */ 838 def apply(mask: UInt): UInt = { 839 require(mask.getWidth == 16, "The mask width must be 16") 840 val select = (0 until 16).zip(mask.asBools).map{case (i, v) => 841 (v, i.U) 842 } 843 PriorityMuxDefault(select, 0.U) 844 } 845 846 def apply(mask: UInt, regOffset: UInt): UInt = { 847 require(mask.getWidth == 16, "The mask width must be 16") 848 val realMask = (mask >> regOffset).asUInt 849 val select = (0 until 16).zip(realMask.asBools).map{case (i, v) => 850 (v, i.U) 851 } 852 PriorityMuxDefault(select, 0.U) 853 } 854} 855 856class skidBufferConnect[T <: Data](gen: T) extends Module { 857 val io = IO(new Bundle() { 858 val in = Flipped(DecoupledIO(gen.cloneType)) 859 val flush = Input(Bool()) 860 val out = DecoupledIO(gen.cloneType) 861 }) 862 863 skidBuffer.connect(io.in, io.out, io.flush) 864} 865 866object skidBuffer{ 867 /* 868 * Skid Buffer used to break timing path of ready 869 * */ 870 def connect[T <: Data]( 871 in: DecoupledIO[T], 872 out: DecoupledIO[T], 873 flush: Bool 874 ): T = { 875 val empty :: skid :: Nil = Enum(2) 876 val state = RegInit(empty) 877 val stateNext = WireInit(empty) 878 val dataBuffer = RegEnable(in.bits, (!out.ready && in.fire)) 879 880 when(state === empty){ 881 stateNext := Mux(!out.ready && in.fire && !flush, skid, empty) 882 }.elsewhen(state === skid){ 883 stateNext := Mux(out.ready || flush, empty, skid) 884 } 885 state := stateNext 886 887 in.ready := state === empty 888 out.bits := Mux(state === skid, dataBuffer, in.bits) 889 out.valid := in.valid || (state === skid) 890 891 dataBuffer 892 } 893 def apply[T <: Data]( 894 in: DecoupledIO[T], 895 out: DecoupledIO[T], 896 flush: Bool, 897 moduleName: String 898 ) { 899 val buffer = Module(new skidBufferConnect(in.bits)) 900 buffer.suggestName(moduleName) 901 buffer.io.in <> in 902 buffer.io.flush := flush 903 out <> buffer.io.out 904 } 905} 906 907