xref: /XiangShan/src/main/scala/xiangshan/mem/prefetch/SMSPrefetcher.scala (revision cfb0efcfbb62836c8365284b41210ea6363313fb)
1package xiangshan.mem.prefetch
2
3import chipsalliance.rocketchip.config.Parameters
4import chisel3._
5import chisel3.util._
6import xiangshan._
7import utils._
8import xiangshan.cache.HasDCacheParameters
9import xiangshan.cache.mmu._
10import xiangshan.mem.L1PrefetchReq
11
12case class SMSParams
13(
14  region_size: Int = 1024,
15  vaddr_hash_width: Int = 5,
16  block_addr_raw_width: Int = 10,
17  stride_pc_bits: Int = 10,
18  max_stride: Int = 1024,
19  stride_entries: Int = 16,
20  active_gen_table_size: Int = 16,
21  pht_size: Int = 64,
22  pht_ways: Int = 2,
23  pht_hist_bits: Int = 2,
24  pht_tag_bits: Int = 13,
25  pht_lookup_queue_size: Int = 4,
26  pf_filter_size: Int = 16
27) extends PrefetcherParams
28
29trait HasSMSModuleHelper extends HasCircularQueuePtrHelper with HasDCacheParameters
30{ this: HasXSParameter =>
31  val smsParams = coreParams.prefetcher.get.asInstanceOf[SMSParams]
32  val BLK_ADDR_WIDTH = VAddrBits - log2Up(dcacheParameters.blockBytes)
33  val REGION_SIZE = smsParams.region_size
34  val REGION_BLKS = smsParams.region_size / dcacheParameters.blockBytes
35  val REGION_ADDR_BITS = VAddrBits - log2Up(REGION_SIZE)
36  val REGION_OFFSET = log2Up(REGION_BLKS)
37  val VADDR_HASH_WIDTH = smsParams.vaddr_hash_width
38  val BLK_ADDR_RAW_WIDTH = smsParams.block_addr_raw_width
39  val REGION_ADDR_RAW_WIDTH = BLK_ADDR_RAW_WIDTH - REGION_OFFSET
40  val BLK_TAG_WIDTH = BLK_ADDR_RAW_WIDTH + VADDR_HASH_WIDTH
41  val REGION_TAG_WIDTH = REGION_ADDR_RAW_WIDTH + VADDR_HASH_WIDTH
42  val PHT_INDEX_BITS = log2Up(smsParams.pht_size / smsParams.pht_ways)
43  val PHT_TAG_BITS = smsParams.pht_tag_bits
44  val PHT_HIST_BITS = smsParams.pht_hist_bits
45  // page bit index in block addr
46  val BLOCK_ADDR_PAGE_BIT = log2Up(dcacheParameters.pageSize / dcacheParameters.blockBytes)
47  val REGION_ADDR_PAGE_BIT = log2Up(dcacheParameters.pageSize / smsParams.region_size)
48  val STRIDE_PC_BITS = smsParams.stride_pc_bits
49  val STRIDE_BLK_ADDR_BITS = log2Up(smsParams.max_stride)
50
51  def block_addr(x: UInt): UInt = {
52    val offset = log2Up(dcacheParameters.blockBytes)
53    x(x.getWidth - 1, offset)
54  }
55
56  def region_addr(x: UInt): UInt = {
57    val offset = log2Up(REGION_SIZE)
58    x(x.getWidth - 1, offset)
59  }
60
61  def region_offset_to_bits(off: UInt): UInt = {
62    (1.U << off).asUInt
63  }
64
65  def region_hash_tag(rg_addr: UInt): UInt = {
66    val low = rg_addr(REGION_ADDR_RAW_WIDTH - 1, 0)
67    val high = rg_addr(REGION_ADDR_RAW_WIDTH + 3 * VADDR_HASH_WIDTH - 1, REGION_ADDR_RAW_WIDTH)
68    val high_hash = vaddr_hash(high)
69    Cat(high_hash, low)
70  }
71
72  def page_bit(region_addr: UInt): UInt = {
73    region_addr(log2Up(dcacheParameters.pageSize/REGION_SIZE))
74  }
75
76  def block_hash_tag(x: UInt): UInt = {
77    val blk_addr = block_addr(x)
78    val low = blk_addr(BLK_ADDR_RAW_WIDTH - 1, 0)
79    val high = blk_addr(BLK_ADDR_RAW_WIDTH - 1 + 3 * VADDR_HASH_WIDTH, BLK_ADDR_RAW_WIDTH)
80    val high_hash = vaddr_hash(high)
81    Cat(high_hash, low)
82  }
83
84  def vaddr_hash(x: UInt): UInt = {
85    val width = VADDR_HASH_WIDTH
86    val low = x(width - 1, 0)
87    val mid = x(2 * width - 1, width)
88    val high = x(3 * width - 1, 2 * width)
89    low ^ mid ^ high
90  }
91
92  def pht_index(pc: UInt): UInt = {
93    val low_bits = pc(PHT_INDEX_BITS, 2)
94    val hi_bit = pc(1) ^ pc(PHT_INDEX_BITS+1)
95    Cat(hi_bit, low_bits)
96  }
97
98  def pht_tag(pc: UInt): UInt = {
99    pc(PHT_INDEX_BITS + 2 + PHT_TAG_BITS - 1, PHT_INDEX_BITS + 2)
100  }
101
102  def get_alias_bits(region_vaddr: UInt): UInt = region_vaddr(7, 6)
103}
104
105class StridePF()(implicit p: Parameters) extends XSModule with HasSMSModuleHelper {
106  val io = IO(new Bundle() {
107    val stride_en = Input(Bool())
108    val s0_lookup = Flipped(new ValidIO(new Bundle() {
109      val pc = UInt(STRIDE_PC_BITS.W)
110      val vaddr = UInt(VAddrBits.W)
111      val paddr = UInt(PAddrBits.W)
112    }))
113    val s1_valid = Input(Bool())
114    val s2_gen_req = ValidIO(new PfGenReq())
115  })
116
117  val prev_valid = RegNext(io.s0_lookup.valid, false.B)
118  val prev_pc = RegEnable(io.s0_lookup.bits.pc, io.s0_lookup.valid)
119
120  val s0_valid = io.s0_lookup.valid && !(prev_valid && prev_pc === io.s0_lookup.bits.pc)
121
122  def entry_map[T](fn: Int => T) = (0 until smsParams.stride_entries).map(fn)
123
124  val replacement = ReplacementPolicy.fromString("plru", smsParams.stride_entries)
125  val valids = entry_map(_ => RegInit(false.B))
126  val entries_pc = entry_map(_ => Reg(UInt(STRIDE_PC_BITS.W)) )
127  val entries_conf = entry_map(_ => RegInit(1.U(2.W)))
128  val entries_last_addr = entry_map(_ => Reg(UInt(STRIDE_BLK_ADDR_BITS.W)) )
129  val entries_stride = entry_map(_ => Reg(SInt((STRIDE_BLK_ADDR_BITS+1).W)))
130
131
132  val s0_match_vec = valids.zip(entries_pc).map({
133    case (v, pc) => v && pc === io.s0_lookup.bits.pc
134  })
135
136  val s0_hit = s0_valid && Cat(s0_match_vec).orR
137  val s0_miss = s0_valid && !s0_hit
138  val s0_matched_conf = Mux1H(s0_match_vec, entries_conf)
139  val s0_matched_last_addr = Mux1H(s0_match_vec, entries_last_addr)
140  val s0_matched_last_stride = Mux1H(s0_match_vec, entries_stride)
141
142
143  val s1_vaddr = RegEnable(io.s0_lookup.bits.vaddr, s0_valid)
144  val s1_paddr = RegEnable(io.s0_lookup.bits.paddr, s0_valid)
145  val s1_hit = RegNext(s0_hit) && io.s1_valid
146  val s1_alloc = RegNext(s0_miss) && io.s1_valid
147  val s1_conf = RegNext(s0_matched_conf)
148  val s1_last_addr = RegNext(s0_matched_last_addr)
149  val s1_last_stride = RegNext(s0_matched_last_stride)
150  val s1_match_vec = RegNext(VecInit(s0_match_vec))
151
152  val BLOCK_OFFSET = log2Up(dcacheParameters.blockBytes)
153  val s1_new_stride_vaddr = s1_vaddr(BLOCK_OFFSET + STRIDE_BLK_ADDR_BITS - 1, BLOCK_OFFSET)
154  val s1_new_stride = (0.U(1.W) ## s1_new_stride_vaddr).asSInt - (0.U(1.W) ## s1_last_addr).asSInt
155  val s1_stride_non_zero = s1_last_stride =/= 0.S
156  val s1_stride_match = s1_new_stride === s1_last_stride && s1_stride_non_zero
157  val s1_replace_idx = replacement.way
158
159  for(i <- 0 until smsParams.stride_entries){
160    val alloc = s1_alloc && i.U === s1_replace_idx
161    val update = s1_hit && s1_match_vec(i)
162    when(update){
163      assert(valids(i))
164      entries_conf(i) := Mux(s1_stride_match,
165        Mux(s1_conf === 3.U, 3.U, s1_conf + 1.U),
166        Mux(s1_conf === 0.U, 0.U, s1_conf - 1.U)
167      )
168      entries_last_addr(i) := s1_new_stride_vaddr
169      when(!s1_conf(1)){
170        entries_stride(i) := s1_new_stride
171      }
172    }
173    when(alloc){
174      valids(i) := true.B
175      entries_pc(i) := prev_pc
176      entries_conf(i) := 0.U
177      entries_last_addr(i) := s1_new_stride_vaddr
178      entries_stride(i) := 0.S
179    }
180    assert(!(update && alloc))
181  }
182  when(s1_hit){
183    replacement.access(OHToUInt(s1_match_vec.asUInt))
184  }.elsewhen(s1_alloc){
185    replacement.access(s1_replace_idx)
186  }
187
188  val s1_block_vaddr = block_addr(s1_vaddr)
189  val s1_pf_block_vaddr = (s1_block_vaddr.asSInt + s1_last_stride).asUInt
190  val s1_pf_cross_page = s1_pf_block_vaddr(BLOCK_ADDR_PAGE_BIT) =/= s1_block_vaddr(BLOCK_ADDR_PAGE_BIT)
191
192  val s2_pf_gen_valid = RegNext(s1_hit && s1_stride_match, false.B)
193  val s2_pf_gen_paddr_valid = RegEnable(!s1_pf_cross_page, s1_hit && s1_stride_match)
194  val s2_pf_block_vaddr = RegEnable(s1_pf_block_vaddr, s1_hit && s1_stride_match)
195  val s2_block_paddr = RegEnable(block_addr(s1_paddr), s1_hit && s1_stride_match)
196
197  val s2_pf_block_addr = Mux(s2_pf_gen_paddr_valid,
198    Cat(
199      s2_block_paddr(PAddrBits - BLOCK_OFFSET - 1, BLOCK_ADDR_PAGE_BIT),
200      s2_pf_block_vaddr(BLOCK_ADDR_PAGE_BIT - 1, 0)
201    ),
202    s2_pf_block_vaddr
203  )
204  val s2_pf_full_addr = Wire(UInt(VAddrBits.W))
205  s2_pf_full_addr := s2_pf_block_addr ## 0.U(BLOCK_OFFSET.W)
206
207  val s2_pf_region_addr = region_addr(s2_pf_full_addr)
208  val s2_pf_region_offset = s2_pf_block_addr(REGION_OFFSET - 1, 0)
209
210  val s2_full_vaddr = Wire(UInt(VAddrBits.W))
211  s2_full_vaddr := s2_pf_block_vaddr ## 0.U(BLOCK_OFFSET.W)
212
213  val s2_region_tag = region_hash_tag(region_addr(s2_full_vaddr))
214
215  io.s2_gen_req.valid := s2_pf_gen_valid && io.stride_en
216  io.s2_gen_req.bits.region_tag := s2_region_tag
217  io.s2_gen_req.bits.region_addr := s2_pf_region_addr
218  io.s2_gen_req.bits.alias_bits := get_alias_bits(region_addr(s2_full_vaddr))
219  io.s2_gen_req.bits.region_bits := region_offset_to_bits(s2_pf_region_offset)
220  io.s2_gen_req.bits.paddr_valid := s2_pf_gen_paddr_valid
221  io.s2_gen_req.bits.decr_mode := false.B
222
223}
224
225class AGTEntry()(implicit p: Parameters) extends XSBundle with HasSMSModuleHelper {
226  val pht_index = UInt(PHT_INDEX_BITS.W)
227  val pht_tag = UInt(PHT_TAG_BITS.W)
228  val region_bits = UInt(REGION_BLKS.W)
229  val region_tag = UInt(REGION_TAG_WIDTH.W)
230  val region_offset = UInt(REGION_OFFSET.W)
231  val access_cnt = UInt((REGION_BLKS-1).U.getWidth.W)
232  val decr_mode = Bool()
233}
234
235class PfGenReq()(implicit p: Parameters) extends XSBundle with HasSMSModuleHelper {
236  val region_tag = UInt(REGION_TAG_WIDTH.W)
237  val region_addr = UInt(REGION_ADDR_BITS.W)
238  val region_bits = UInt(REGION_BLKS.W)
239  val paddr_valid = Bool()
240  val decr_mode = Bool()
241  val alias_bits = UInt(2.W)
242}
243
244class ActiveGenerationTable()(implicit p: Parameters) extends XSModule with HasSMSModuleHelper {
245  val io = IO(new Bundle() {
246    val agt_en = Input(Bool())
247    val s0_lookup = Flipped(ValidIO(new Bundle() {
248      val region_tag = UInt(REGION_TAG_WIDTH.W)
249      val region_p1_tag = UInt(REGION_TAG_WIDTH.W)
250      val region_m1_tag = UInt(REGION_TAG_WIDTH.W)
251      val region_offset = UInt(REGION_OFFSET.W)
252      val pht_index = UInt(PHT_INDEX_BITS.W)
253      val pht_tag = UInt(PHT_TAG_BITS.W)
254      val allow_cross_region_p1 = Bool()
255      val allow_cross_region_m1 = Bool()
256      val region_p1_cross_page = Bool()
257      val region_m1_cross_page = Bool()
258      val region_paddr = UInt(REGION_ADDR_BITS.W)
259      val region_vaddr = UInt(REGION_ADDR_BITS.W)
260    }))
261    val s1_sel_stride = Output(Bool())
262    val s2_stride_hit = Input(Bool())
263    // if agt/stride missed, try lookup pht
264    val s2_pht_lookup = ValidIO(new PhtLookup())
265    // evict entry to pht
266    val s2_evict = ValidIO(new AGTEntry())
267    val s2_pf_gen_req = ValidIO(new PfGenReq())
268    val act_threshold = Input(UInt(REGION_OFFSET.W))
269    val act_stride = Input(UInt(6.W))
270  })
271
272  val entries = Seq.fill(smsParams.active_gen_table_size){ Reg(new AGTEntry()) }
273  val valids = Seq.fill(smsParams.active_gen_table_size){ RegInit(false.B) }
274  val replacement = ReplacementPolicy.fromString("plru", smsParams.active_gen_table_size)
275
276  val s1_replace_mask_w = Wire(UInt(smsParams.active_gen_table_size.W))
277
278  val s0_lookup = io.s0_lookup.bits
279  val s0_lookup_valid = io.s0_lookup.valid
280
281  val prev_lookup = RegEnable(s0_lookup, s0_lookup_valid)
282  val prev_lookup_valid = RegNext(s0_lookup_valid, false.B)
283
284  val s0_match_prev = prev_lookup_valid && s0_lookup.region_tag === prev_lookup.region_tag
285
286  def gen_match_vec(region_tag: UInt): Seq[Bool] = {
287    entries.zip(valids).map({
288      case (ent, v) => v && ent.region_tag === region_tag
289    })
290  }
291
292  val region_match_vec_s0 = gen_match_vec(s0_lookup.region_tag)
293  val region_p1_match_vec_s0 = gen_match_vec(s0_lookup.region_p1_tag)
294  val region_m1_match_vec_s0 = gen_match_vec(s0_lookup.region_m1_tag)
295
296  val any_region_match = Cat(region_match_vec_s0).orR
297  val any_region_p1_match = Cat(region_p1_match_vec_s0).orR && s0_lookup.allow_cross_region_p1
298  val any_region_m1_match = Cat(region_m1_match_vec_s0).orR && s0_lookup.allow_cross_region_m1
299
300  val s0_region_hit = any_region_match
301  val s0_cross_region_hit = any_region_m1_match || any_region_p1_match
302  val s0_alloc = s0_lookup_valid && !s0_region_hit && !s0_match_prev
303  val s0_pf_gen_match_vec = valids.indices.map(i => {
304    Mux(any_region_match,
305      region_match_vec_s0(i),
306      Mux(any_region_m1_match,
307        region_m1_match_vec_s0(i), region_p1_match_vec_s0(i)
308      )
309    )
310  })
311  val s0_agt_entry = Wire(new AGTEntry())
312
313  s0_agt_entry.pht_index := s0_lookup.pht_index
314  s0_agt_entry.pht_tag := s0_lookup.pht_tag
315  s0_agt_entry.region_bits := region_offset_to_bits(s0_lookup.region_offset)
316  s0_agt_entry.region_tag := s0_lookup.region_tag
317  s0_agt_entry.region_offset := s0_lookup.region_offset
318  s0_agt_entry.access_cnt := 1.U
319  // lookup_region + 1 == entry_region
320  // lookup_region = entry_region - 1 => decr mode
321  s0_agt_entry.decr_mode := !s0_region_hit && !any_region_m1_match && any_region_p1_match
322  val s0_replace_way = replacement.way
323  val s0_replace_mask = UIntToOH(s0_replace_way)
324  // s0 hit a entry that may be replaced in s1
325  val s0_update_conflict = Cat(VecInit(region_match_vec_s0).asUInt & s1_replace_mask_w).orR
326  val s0_update = s0_lookup_valid && s0_region_hit && !s0_update_conflict
327
328  val s0_access_way = Mux1H(
329    Seq(s0_update, s0_alloc),
330    Seq(OHToUInt(region_match_vec_s0), s0_replace_way)
331  )
332  when(s0_update || s0_alloc) {
333    replacement.access(s0_access_way)
334  }
335
336  // stage1: update/alloc
337  // region hit, update entry
338  val s1_update = RegNext(s0_update, false.B)
339  val s1_update_mask = RegEnable(VecInit(region_match_vec_s0), s0_lookup_valid)
340  val s1_agt_entry = RegEnable(s0_agt_entry, s0_lookup_valid)
341  val s1_cross_region_match = RegNext(s0_lookup_valid && s0_cross_region_hit, false.B)
342  val s1_alloc = RegNext(s0_alloc, false.B)
343  val s1_alloc_entry = s1_agt_entry
344  val s1_replace_mask = RegEnable(s0_replace_mask, s0_lookup_valid)
345  s1_replace_mask_w := s1_replace_mask & Fill(smsParams.active_gen_table_size, s1_alloc)
346  val s1_evict_entry = Mux1H(s1_replace_mask, entries)
347  val s1_evict_valid = Mux1H(s1_replace_mask, valids)
348  // pf gen
349  val s1_pf_gen_match_vec = RegEnable(VecInit(s0_pf_gen_match_vec), s0_lookup_valid)
350  val s1_region_paddr = RegEnable(s0_lookup.region_paddr, s0_lookup_valid)
351  val s1_region_vaddr = RegEnable(s0_lookup.region_vaddr, s0_lookup_valid)
352  val s1_region_offset = RegEnable(s0_lookup.region_offset, s0_lookup_valid)
353  for(i <- entries.indices){
354    val alloc = s1_replace_mask(i) && s1_alloc
355    val update = s1_update_mask(i) && s1_update
356    val update_entry = WireInit(entries(i))
357    update_entry.region_bits := entries(i).region_bits | s1_agt_entry.region_bits
358    update_entry.access_cnt := Mux(entries(i).access_cnt === (REGION_BLKS - 1).U,
359      entries(i).access_cnt,
360      entries(i).access_cnt + (s1_agt_entry.region_bits & (~entries(i).region_bits).asUInt).orR
361    )
362    valids(i) := valids(i) || alloc
363    entries(i) := Mux(alloc, s1_alloc_entry, Mux(update, update_entry, entries(i)))
364  }
365
366  when(s1_update){
367    assert(PopCount(s1_update_mask) === 1.U, "multi-agt-update")
368  }
369  when(s1_alloc){
370    assert(PopCount(s1_replace_mask) === 1.U, "multi-agt-alloc")
371  }
372
373  // pf_addr
374  // 1.hit => pf_addr = lookup_addr + (decr ? -1 : 1)
375  // 2.lookup region - 1 hit => lookup_addr + 1 (incr mode)
376  // 3.lookup region + 1 hit => lookup_addr - 1 (decr mode)
377  val s1_hited_entry_decr = Mux1H(s1_update_mask, entries.map(_.decr_mode))
378  val s1_pf_gen_decr_mode = Mux(s1_update,
379    s1_hited_entry_decr,
380    s1_agt_entry.decr_mode
381  )
382
383  val s1_pf_gen_vaddr_inc = Cat(0.U, s1_region_vaddr(REGION_TAG_WIDTH - 1, 0), s1_region_offset) + io.act_stride
384  val s1_pf_gen_vaddr_dec = Cat(0.U, s1_region_vaddr(REGION_TAG_WIDTH - 1, 0), s1_region_offset) - io.act_stride
385  val s1_vaddr_inc_cross_page = s1_pf_gen_vaddr_inc(BLOCK_ADDR_PAGE_BIT) =/= s1_region_vaddr(REGION_ADDR_PAGE_BIT)
386  val s1_vaddr_dec_cross_page = s1_pf_gen_vaddr_dec(BLOCK_ADDR_PAGE_BIT) =/= s1_region_vaddr(REGION_ADDR_PAGE_BIT)
387  val s1_vaddr_inc_cross_max_lim = s1_pf_gen_vaddr_inc.head(1).asBool
388  val s1_vaddr_dec_cross_max_lim = s1_pf_gen_vaddr_dec.head(1).asBool
389
390  //val s1_pf_gen_vaddr_p1 = s1_region_vaddr(REGION_TAG_WIDTH - 1, 0) + 1.U
391  //val s1_pf_gen_vaddr_m1 = s1_region_vaddr(REGION_TAG_WIDTH - 1, 0) - 1.U
392  val s1_pf_gen_vaddr = Cat(
393    s1_region_vaddr(REGION_ADDR_BITS - 1, REGION_TAG_WIDTH),
394    Mux(s1_pf_gen_decr_mode,
395      s1_pf_gen_vaddr_dec.tail(1).head(REGION_TAG_WIDTH),
396      s1_pf_gen_vaddr_inc.tail(1).head(REGION_TAG_WIDTH)
397    )
398  )
399  val s1_pf_gen_offset = Mux(s1_pf_gen_decr_mode,
400    s1_pf_gen_vaddr_dec(REGION_OFFSET - 1, 0),
401    s1_pf_gen_vaddr_inc(REGION_OFFSET - 1, 0)
402  )
403  val s1_pf_gen_offset_mask = UIntToOH(s1_pf_gen_offset)
404  val s1_pf_gen_access_cnt = Mux1H(s1_pf_gen_match_vec, entries.map(_.access_cnt))
405  val s1_in_active_page = s1_pf_gen_access_cnt > io.act_threshold
406  val s1_pf_gen_valid = prev_lookup_valid && (s1_alloc && s1_cross_region_match || s1_update) && Mux(s1_pf_gen_decr_mode,
407    !s1_vaddr_dec_cross_max_lim,
408    !s1_vaddr_inc_cross_max_lim
409  ) && s1_in_active_page && io.agt_en
410  val s1_pf_gen_paddr_valid = Mux(s1_pf_gen_decr_mode, !s1_vaddr_dec_cross_page, !s1_vaddr_inc_cross_page)
411  val s1_pf_gen_region_addr = Mux(s1_pf_gen_paddr_valid,
412    Cat(s1_region_paddr(REGION_ADDR_BITS - 1, REGION_ADDR_PAGE_BIT), s1_pf_gen_vaddr(REGION_ADDR_PAGE_BIT - 1, 0)),
413    s1_pf_gen_vaddr
414  )
415  val s1_pf_gen_region_tag = region_hash_tag(s1_pf_gen_vaddr)
416  val s1_pf_gen_incr_region_bits = VecInit((0 until REGION_BLKS).map(i => {
417    if(i == 0) true.B else !s1_pf_gen_offset_mask(i - 1, 0).orR
418  })).asUInt
419  val s1_pf_gen_decr_region_bits = VecInit((0 until REGION_BLKS).map(i => {
420    if(i == REGION_BLKS - 1) true.B
421    else !s1_pf_gen_offset_mask(REGION_BLKS - 1, i + 1).orR
422  })).asUInt
423  val s1_pf_gen_region_bits = Mux(s1_pf_gen_decr_mode,
424    s1_pf_gen_decr_region_bits,
425    s1_pf_gen_incr_region_bits
426  )
427  val s1_pht_lookup_valid = Wire(Bool())
428  val s1_pht_lookup = Wire(new PhtLookup())
429
430  s1_pht_lookup_valid := !s1_pf_gen_valid && prev_lookup_valid
431  s1_pht_lookup.pht_index := s1_agt_entry.pht_index
432  s1_pht_lookup.pht_tag := s1_agt_entry.pht_tag
433  s1_pht_lookup.region_vaddr := s1_region_vaddr
434  s1_pht_lookup.region_paddr := s1_region_paddr
435  s1_pht_lookup.region_offset := s1_region_offset
436
437  io.s1_sel_stride := prev_lookup_valid && (s1_alloc && s1_cross_region_match || s1_update) && !s1_in_active_page
438
439  // stage2: gen pf reg / evict entry to pht
440  val s2_evict_entry = RegEnable(s1_evict_entry, s1_alloc)
441  val s2_evict_valid = RegNext(s1_alloc && s1_evict_valid, false.B)
442  val s2_paddr_valid = RegEnable(s1_pf_gen_paddr_valid, s1_pf_gen_valid)
443  val s2_pf_gen_region_tag = RegEnable(s1_pf_gen_region_tag, s1_pf_gen_valid)
444  val s2_pf_gen_decr_mode = RegEnable(s1_pf_gen_decr_mode, s1_pf_gen_valid)
445  val s2_pf_gen_region_paddr = RegEnable(s1_pf_gen_region_addr, s1_pf_gen_valid)
446  val s2_pf_gen_alias_bits = RegEnable(get_alias_bits(s1_pf_gen_vaddr), s1_pf_gen_valid)
447  val s2_pf_gen_region_bits = RegEnable(s1_pf_gen_region_bits, s1_pf_gen_valid)
448  val s2_pf_gen_valid = RegNext(s1_pf_gen_valid, false.B)
449  val s2_pht_lookup_valid = RegNext(s1_pht_lookup_valid, false.B) && !io.s2_stride_hit
450  val s2_pht_lookup = RegEnable(s1_pht_lookup, s1_pht_lookup_valid)
451
452  io.s2_evict.valid := s2_evict_valid
453  io.s2_evict.bits := s2_evict_entry
454
455  io.s2_pf_gen_req.bits.region_tag := s2_pf_gen_region_tag
456  io.s2_pf_gen_req.bits.region_addr := s2_pf_gen_region_paddr
457  io.s2_pf_gen_req.bits.alias_bits := s2_pf_gen_alias_bits
458  io.s2_pf_gen_req.bits.region_bits := s2_pf_gen_region_bits
459  io.s2_pf_gen_req.bits.paddr_valid := s2_paddr_valid
460  io.s2_pf_gen_req.bits.decr_mode := s2_pf_gen_decr_mode
461  io.s2_pf_gen_req.valid := s2_pf_gen_valid
462
463  io.s2_pht_lookup.valid := s2_pht_lookup_valid
464  io.s2_pht_lookup.bits := s2_pht_lookup
465
466  XSPerfAccumulate("sms_agt_in", io.s0_lookup.valid)
467  XSPerfAccumulate("sms_agt_alloc", s1_alloc) // cross region match or filter evict
468  XSPerfAccumulate("sms_agt_update", s1_update) // entry hit
469  XSPerfAccumulate("sms_agt_pf_gen", io.s2_pf_gen_req.valid)
470  XSPerfAccumulate("sms_agt_pf_gen_paddr_valid",
471    io.s2_pf_gen_req.valid && io.s2_pf_gen_req.bits.paddr_valid
472  )
473  XSPerfAccumulate("sms_agt_pf_gen_decr_mode",
474    io.s2_pf_gen_req.valid && io.s2_pf_gen_req.bits.decr_mode
475  )
476  for(i <- 0 until smsParams.active_gen_table_size){
477    XSPerfAccumulate(s"sms_agt_access_entry_$i",
478      s1_alloc && s1_replace_mask(i) || s1_update && s1_update_mask(i)
479    )
480  }
481
482}
483
484class PhtLookup()(implicit p: Parameters) extends XSBundle with HasSMSModuleHelper {
485  val pht_index = UInt(PHT_INDEX_BITS.W)
486  val pht_tag = UInt(PHT_TAG_BITS.W)
487  val region_paddr = UInt(REGION_ADDR_BITS.W)
488  val region_vaddr = UInt(REGION_ADDR_BITS.W)
489  val region_offset = UInt(REGION_OFFSET.W)
490}
491
492class PhtEntry()(implicit p: Parameters) extends XSBundle with HasSMSModuleHelper {
493  val hist = Vec(2 * (REGION_BLKS - 1), UInt(PHT_HIST_BITS.W))
494  val tag = UInt(PHT_TAG_BITS.W)
495  val decr_mode = Bool()
496}
497
498class PatternHistoryTable()(implicit p: Parameters) extends XSModule with HasSMSModuleHelper {
499  val io = IO(new Bundle() {
500    // receive agt evicted entry
501    val agt_update = Flipped(ValidIO(new AGTEntry()))
502    // at stage2, if we know agt missed, lookup pht
503    val s2_agt_lookup = Flipped(ValidIO(new PhtLookup()))
504    // pht-generated prefetch req
505    val pf_gen_req = ValidIO(new PfGenReq())
506  })
507
508  val pht_ram = Module(new SRAMTemplate[PhtEntry](new PhtEntry,
509    set = smsParams.pht_size / smsParams.pht_ways,
510    way =smsParams.pht_ways,
511    singlePort = true
512  ))
513  def PHT_SETS = smsParams.pht_size / smsParams.pht_ways
514  val pht_valids = Seq.fill(smsParams.pht_ways){
515    RegInit(VecInit(Seq.fill(PHT_SETS){false.B}))
516  }
517  val replacement = Seq.fill(PHT_SETS) { ReplacementPolicy.fromString("plru", smsParams.pht_ways) }
518
519  val lookup_queue = Module(new OverrideableQueue(new PhtLookup, smsParams.pht_lookup_queue_size))
520  lookup_queue.io.in := io.s2_agt_lookup
521  val lookup = lookup_queue.io.out
522
523  val evict_queue = Module(new OverrideableQueue(new AGTEntry, smsParams.pht_lookup_queue_size))
524  evict_queue.io.in := io.agt_update
525  val evict = evict_queue.io.out
526
527  XSPerfAccumulate("sms_pht_lookup_in", lookup_queue.io.in.fire)
528  XSPerfAccumulate("sms_pht_lookup_out", lookup_queue.io.out.fire)
529  XSPerfAccumulate("sms_pht_evict_in", evict_queue.io.in.fire)
530  XSPerfAccumulate("sms_pht_evict_out", evict_queue.io.out.fire)
531
532  val s3_ram_en = Wire(Bool())
533  val s1_valid = Wire(Bool())
534  // if s1.raddr == s2.waddr or s3 is using ram port, block s1
535  val s1_wait = Wire(Bool())
536  // pipe s0: select an op from [lookup, update], generate ram read addr
537  val s0_valid = lookup.valid || evict.valid
538
539  evict.ready := !s1_valid || !s1_wait
540  lookup.ready := evict.ready && !evict.valid
541
542  val s0_ram_raddr = Mux(evict.valid,
543    evict.bits.pht_index,
544    lookup.bits.pht_index
545  )
546  val s0_tag = Mux(evict.valid, evict.bits.pht_tag, lookup.bits.pht_tag)
547  val s0_region_offset = Mux(evict.valid, evict.bits.region_offset, lookup.bits.region_offset)
548  val s0_region_paddr = lookup.bits.region_paddr
549  val s0_region_vaddr = lookup.bits.region_vaddr
550  val s0_region_bits = evict.bits.region_bits
551  val s0_decr_mode = evict.bits.decr_mode
552  val s0_evict = evict.valid
553
554  // pipe s1: send addr to ram
555  val s1_valid_r = RegInit(false.B)
556  s1_valid_r := Mux(s1_valid && s1_wait, true.B, s0_valid)
557  s1_valid := s1_valid_r
558  val s1_reg_en = s0_valid && (!s1_wait || !s1_valid)
559  val s1_ram_raddr = RegEnable(s0_ram_raddr, s1_reg_en)
560  val s1_tag = RegEnable(s0_tag, s1_reg_en)
561  val s1_region_bits = RegEnable(s0_region_bits, s1_reg_en)
562  val s1_decr_mode = RegEnable(s0_decr_mode, s1_reg_en)
563  val s1_region_paddr = RegEnable(s0_region_paddr, s1_reg_en)
564  val s1_region_vaddr = RegEnable(s0_region_vaddr, s1_reg_en)
565  val s1_region_offset = RegEnable(s0_region_offset, s1_reg_en)
566  val s1_pht_valids = pht_valids.map(way => Mux1H(
567    (0 until PHT_SETS).map(i => i.U === s1_ram_raddr),
568    way
569  ))
570  val s1_evict = RegEnable(s0_evict, s1_reg_en)
571  val s1_replace_way = Mux1H(
572    (0 until PHT_SETS).map(i => i.U === s1_ram_raddr),
573    replacement.map(_.way)
574  )
575  val s1_hist_update_mask = Cat(
576    Fill(REGION_BLKS - 1, true.B), 0.U((REGION_BLKS - 1).W)
577  ) >> s1_region_offset
578  val s1_hist_bits = Cat(
579    s1_region_bits.head(REGION_BLKS - 1) >> s1_region_offset,
580    (Cat(
581      s1_region_bits.tail(1), 0.U((REGION_BLKS - 1).W)
582    ) >> s1_region_offset)(REGION_BLKS - 2, 0)
583  )
584
585  // pipe s2: generate ram write addr/data
586  val s2_valid = RegNext(s1_valid && !s1_wait, false.B)
587  val s2_reg_en = s1_valid && !s1_wait
588  val s2_hist_update_mask = RegEnable(s1_hist_update_mask, s2_reg_en)
589  val s2_hist_bits = RegEnable(s1_hist_bits, s2_reg_en)
590  val s2_tag = RegEnable(s1_tag, s2_reg_en)
591  val s2_region_bits = RegEnable(s1_region_bits, s2_reg_en)
592  val s2_decr_mode = RegEnable(s1_decr_mode, s2_reg_en)
593  val s2_region_paddr = RegEnable(s1_region_paddr, s2_reg_en)
594  val s2_region_vaddr = RegEnable(s1_region_vaddr, s2_reg_en)
595  val s2_region_offset = RegEnable(s1_region_offset, s2_reg_en)
596  val s2_region_offset_mask = region_offset_to_bits(s2_region_offset)
597  val s2_evict = RegEnable(s1_evict, s2_reg_en)
598  val s2_pht_valids = s1_pht_valids.map(v => RegEnable(v, s2_reg_en))
599  val s2_replace_way = RegEnable(s1_replace_way, s2_reg_en)
600  val s2_ram_waddr = RegEnable(s1_ram_raddr, s2_reg_en)
601  val s2_ram_rdata = pht_ram.io.r.resp.data
602  val s2_ram_rtags = s2_ram_rdata.map(_.tag)
603  val s2_tag_match_vec = s2_ram_rtags.map(t => t === s2_tag)
604  val s2_hit_vec = s2_tag_match_vec.zip(s2_pht_valids).map({
605    case (tag_match, v) => v && tag_match
606  })
607  val s2_hist_update = s2_ram_rdata.map(way => VecInit(way.hist.zipWithIndex.map({
608    case (h, i) =>
609      val do_update = s2_hist_update_mask(i)
610      val hist_updated = Mux(s2_hist_bits(i),
611        Mux(h.andR, h, h + 1.U),
612        Mux(h === 0.U, 0.U, h - 1.U)
613      )
614      Mux(do_update, hist_updated, h)
615  })))
616  val s2_hist_pf_gen = Mux1H(s2_hit_vec, s2_ram_rdata.map(way => VecInit(way.hist.map(_.head(1))).asUInt))
617  val s2_new_hist = VecInit(s2_hist_bits.asBools.map(b => Cat(0.U((PHT_HIST_BITS - 1).W), b)))
618  val s2_pht_hit = Cat(s2_hit_vec).orR
619  val s2_hist = Mux(s2_pht_hit, Mux1H(s2_hit_vec, s2_hist_update), s2_new_hist)
620  val s2_repl_way_mask = UIntToOH(s2_replace_way)
621
622  // pipe s3: send addr/data to ram, gen pf_req
623  val s3_valid = RegNext(s2_valid, false.B)
624  val s3_evict = RegEnable(s2_evict, s2_valid)
625  val s3_hist = RegEnable(s2_hist, s2_valid)
626  val s3_hist_pf_gen = RegEnable(s2_hist_pf_gen, s2_valid)
627  val s3_hist_update_mask = RegEnable(s2_hist_update_mask.asUInt, s2_valid)
628  val s3_region_offset = RegEnable(s2_region_offset, s2_valid)
629  val s3_region_offset_mask = RegEnable(s2_region_offset_mask, s2_valid)
630  val s3_decr_mode = RegEnable(s2_decr_mode, s2_valid)
631  val s3_region_paddr = RegEnable(s2_region_paddr, s2_valid)
632  val s3_region_vaddr = RegEnable(s2_region_vaddr, s2_valid)
633  val s3_pht_tag = RegEnable(s2_tag, s2_valid)
634  val s3_hit_vec = s2_hit_vec.map(h => RegEnable(h, s2_valid))
635  val s3_hit = Cat(s3_hit_vec).orR
636  val s3_hit_way = OHToUInt(s3_hit_vec)
637  val s3_repl_way = RegEnable(s2_replace_way, s2_valid)
638  val s3_repl_way_mask = RegEnable(s2_repl_way_mask, s2_valid)
639  val s3_repl_update_mask = RegEnable(VecInit((0 until PHT_SETS).map(i => i.U === s2_ram_waddr)), s2_valid)
640  val s3_ram_waddr = RegEnable(s2_ram_waddr, s2_valid)
641  s3_ram_en := s3_valid && s3_evict
642  val s3_ram_wdata = Wire(new PhtEntry())
643  s3_ram_wdata.hist := s3_hist
644  s3_ram_wdata.tag := s3_pht_tag
645  s3_ram_wdata.decr_mode := s3_decr_mode
646
647  s1_wait := (s2_valid && s2_evict && s2_ram_waddr === s1_ram_raddr) || s3_ram_en
648
649  for((valids, way_idx) <- pht_valids.zipWithIndex){
650    val update_way = s3_repl_way_mask(way_idx)
651    for((v, set_idx) <- valids.zipWithIndex){
652      val update_set = s3_repl_update_mask(set_idx)
653      when(s3_valid && s3_evict && !s3_hit && update_set && update_way){
654        v := true.B
655      }
656    }
657  }
658  for((r, i) <- replacement.zipWithIndex){
659    when(s3_valid && s3_repl_update_mask(i)){
660      when(s3_hit){
661        r.access(s3_hit_way)
662      }.elsewhen(s3_evict){
663        r.access(s3_repl_way)
664      }
665    }
666  }
667
668  val s3_way_mask = Mux(s3_hit,
669    VecInit(s3_hit_vec).asUInt,
670    s3_repl_way_mask,
671  ).asUInt
672
673  pht_ram.io.r(
674    s1_valid, s1_ram_raddr
675  )
676  pht_ram.io.w(
677    s3_ram_en, s3_ram_wdata, s3_ram_waddr, s3_way_mask
678  )
679
680  when(s3_valid && s3_hit){
681    assert(!Cat(s3_hit_vec).andR, "sms_pht: multi-hit!")
682  }
683
684  // generate pf req if hit
685  val s3_hist_hi = s3_hist_pf_gen.head(REGION_BLKS - 1)
686  val s3_hist_lo = s3_hist_pf_gen.tail(REGION_BLKS - 1)
687  val s3_hist_hi_shifted = (Cat(0.U((REGION_BLKS - 1).W), s3_hist_hi) << s3_region_offset)(2 * (REGION_BLKS - 1) - 1, 0)
688  val s3_hist_lo_shifted = (Cat(0.U((REGION_BLKS - 1).W), s3_hist_lo) << s3_region_offset)(2 * (REGION_BLKS - 1) - 1, 0)
689  val s3_cur_region_bits = Cat(s3_hist_hi_shifted.tail(REGION_BLKS - 1), 0.U(1.W)) |
690    Cat(0.U(1.W), s3_hist_lo_shifted.head(REGION_BLKS - 1))
691  val s3_incr_region_bits = Cat(0.U(1.W), s3_hist_hi_shifted.head(REGION_BLKS - 1))
692  val s3_decr_region_bits = Cat(s3_hist_lo_shifted.tail(REGION_BLKS - 1), 0.U(1.W))
693  val s3_pf_gen_valid = s3_valid && s3_hit && !s3_evict
694  val s3_cur_region_valid =  s3_pf_gen_valid && (s3_hist_pf_gen & s3_hist_update_mask).orR
695  val s3_incr_region_valid = s3_pf_gen_valid && (s3_hist_hi & (~s3_hist_update_mask.head(REGION_BLKS - 1)).asUInt).orR
696  val s3_decr_region_valid = s3_pf_gen_valid && (s3_hist_lo & (~s3_hist_update_mask.tail(REGION_BLKS - 1)).asUInt).orR
697  val s3_incr_region_vaddr = s3_region_vaddr + 1.U
698  val s3_incr_alias_bits = get_alias_bits(s3_incr_region_vaddr)
699  val s3_decr_region_vaddr = s3_region_vaddr - 1.U
700  val s3_decr_alias_bits = get_alias_bits(s3_decr_region_vaddr)
701  val s3_incr_region_paddr = Cat(
702    s3_region_paddr(REGION_ADDR_BITS - 1, REGION_ADDR_PAGE_BIT),
703    s3_incr_region_vaddr(REGION_ADDR_PAGE_BIT - 1, 0)
704  )
705  val s3_decr_region_paddr = Cat(
706    s3_region_paddr(REGION_ADDR_BITS - 1, REGION_ADDR_PAGE_BIT),
707    s3_decr_region_vaddr(REGION_ADDR_PAGE_BIT - 1, 0)
708  )
709  val s3_incr_crosspage = s3_incr_region_vaddr(REGION_ADDR_PAGE_BIT) =/= s3_region_vaddr(REGION_ADDR_PAGE_BIT)
710  val s3_decr_crosspage = s3_decr_region_vaddr(REGION_ADDR_PAGE_BIT) =/= s3_region_vaddr(REGION_ADDR_PAGE_BIT)
711  val s3_cur_region_tag = region_hash_tag(s3_region_vaddr)
712  val s3_incr_region_tag = region_hash_tag(s3_incr_region_vaddr)
713  val s3_decr_region_tag = region_hash_tag(s3_decr_region_vaddr)
714
715  val pf_gen_req_arb = Module(new Arbiter(new PfGenReq, 3))
716  val s4_pf_gen_cur_region_valid = RegInit(false.B)
717  val s4_pf_gen_cur_region = Reg(new PfGenReq)
718  val s4_pf_gen_incr_region_valid = RegInit(false.B)
719  val s4_pf_gen_incr_region = Reg(new PfGenReq)
720  val s4_pf_gen_decr_region_valid = RegInit(false.B)
721  val s4_pf_gen_decr_region = Reg(new PfGenReq)
722
723  s4_pf_gen_cur_region_valid := s3_cur_region_valid
724  when(s3_cur_region_valid){
725    s4_pf_gen_cur_region.region_addr := s3_region_paddr
726    s4_pf_gen_cur_region.alias_bits := get_alias_bits(s3_region_vaddr)
727    s4_pf_gen_cur_region.region_tag := s3_cur_region_tag
728    s4_pf_gen_cur_region.region_bits := s3_cur_region_bits
729    s4_pf_gen_cur_region.paddr_valid := true.B
730    s4_pf_gen_cur_region.decr_mode := false.B
731  }
732  s4_pf_gen_incr_region_valid := s3_incr_region_valid ||
733    (!pf_gen_req_arb.io.in(1).ready && s4_pf_gen_incr_region_valid)
734  when(s3_incr_region_valid){
735    s4_pf_gen_incr_region.region_addr := Mux(s3_incr_crosspage, s3_incr_region_vaddr, s3_incr_region_paddr)
736    s4_pf_gen_incr_region.alias_bits := s3_incr_alias_bits
737    s4_pf_gen_incr_region.region_tag := s3_incr_region_tag
738    s4_pf_gen_incr_region.region_bits := s3_incr_region_bits
739    s4_pf_gen_incr_region.paddr_valid := !s3_incr_crosspage
740    s4_pf_gen_incr_region.decr_mode := false.B
741  }
742  s4_pf_gen_decr_region_valid := s3_decr_region_valid ||
743    (!pf_gen_req_arb.io.in(2).ready && s4_pf_gen_decr_region_valid)
744  when(s3_decr_region_valid){
745    s4_pf_gen_decr_region.region_addr := Mux(s3_decr_crosspage, s3_decr_region_vaddr, s3_decr_region_paddr)
746    s4_pf_gen_decr_region.alias_bits := s3_decr_alias_bits
747    s4_pf_gen_decr_region.region_tag := s3_decr_region_tag
748    s4_pf_gen_decr_region.region_bits := s3_decr_region_bits
749    s4_pf_gen_decr_region.paddr_valid := !s3_decr_crosspage
750    s4_pf_gen_decr_region.decr_mode := true.B
751  }
752
753  pf_gen_req_arb.io.in.head.valid := s4_pf_gen_cur_region_valid
754  pf_gen_req_arb.io.in.head.bits := s4_pf_gen_cur_region
755  pf_gen_req_arb.io.in(1).valid := s4_pf_gen_incr_region_valid
756  pf_gen_req_arb.io.in(1).bits := s4_pf_gen_incr_region
757  pf_gen_req_arb.io.in(2).valid := s4_pf_gen_decr_region_valid
758  pf_gen_req_arb.io.in(2).bits := s4_pf_gen_decr_region
759  pf_gen_req_arb.io.out.ready := true.B
760
761  io.pf_gen_req.valid := pf_gen_req_arb.io.out.valid
762  io.pf_gen_req.bits := pf_gen_req_arb.io.out.bits
763
764  XSPerfAccumulate("sms_pht_update", io.agt_update.valid)
765  XSPerfAccumulate("sms_pht_update_hit", s2_valid && s2_evict && s2_pht_hit)
766  XSPerfAccumulate("sms_pht_lookup", io.s2_agt_lookup.valid)
767  XSPerfAccumulate("sms_pht_lookup_hit", s2_valid && !s2_evict && s2_pht_hit)
768  for(i <- 0 until smsParams.pht_ways){
769    XSPerfAccumulate(s"sms_pht_write_way_$i", pht_ram.io.w.req.fire && pht_ram.io.w.req.bits.waymask.get(i))
770  }
771  for(i <- 0 until PHT_SETS){
772    XSPerfAccumulate(s"sms_pht_write_set_$i", pht_ram.io.w.req.fire && pht_ram.io.w.req.bits.setIdx === i.U)
773  }
774  XSPerfAccumulate(s"sms_pht_pf_gen", io.pf_gen_req.valid)
775}
776
777class PrefetchFilterEntry()(implicit p: Parameters) extends XSBundle with HasSMSModuleHelper {
778  val region_tag = UInt(REGION_TAG_WIDTH.W)
779  val region_addr = UInt(REGION_ADDR_BITS.W)
780  val region_bits = UInt(REGION_BLKS.W)
781  val filter_bits = UInt(REGION_BLKS.W)
782  val alias_bits = UInt(2.W)
783  val paddr_valid = Bool()
784  val decr_mode = Bool()
785}
786
787class PrefetchFilter()(implicit p: Parameters) extends XSModule with HasSMSModuleHelper {
788  val io = IO(new Bundle() {
789    val gen_req = Flipped(ValidIO(new PfGenReq()))
790    val tlb_req = new TlbRequestIO(2)
791    val l2_pf_addr = ValidIO(UInt(PAddrBits.W))
792    val pf_alias_bits = Output(UInt(2.W))
793  })
794  val entries = Seq.fill(smsParams.pf_filter_size){ Reg(new PrefetchFilterEntry()) }
795  val valids = Seq.fill(smsParams.pf_filter_size){ RegInit(false.B) }
796  val replacement = ReplacementPolicy.fromString("plru", smsParams.pf_filter_size)
797
798  val prev_valid = RegNext(io.gen_req.valid, false.B)
799  val prev_gen_req = RegEnable(io.gen_req.bits, io.gen_req.valid)
800
801  val tlb_req_arb = Module(new RRArbiterInit(new TlbReq, smsParams.pf_filter_size))
802  val pf_req_arb = Module(new RRArbiterInit(UInt(PAddrBits.W), smsParams.pf_filter_size))
803
804  io.tlb_req.req <> tlb_req_arb.io.out
805  io.tlb_req.resp.ready := true.B
806  io.tlb_req.req_kill := false.B
807  io.l2_pf_addr.valid := pf_req_arb.io.out.valid
808  io.l2_pf_addr.bits := pf_req_arb.io.out.bits
809  io.pf_alias_bits := Mux1H(entries.zipWithIndex.map({
810    case (entry, i) => (i.U === pf_req_arb.io.chosen) -> entry.alias_bits
811  }))
812  pf_req_arb.io.out.ready := true.B
813
814  val s1_valid = Wire(Bool())
815  val s1_hit = Wire(Bool())
816  val s1_replace_vec = Wire(UInt(smsParams.pf_filter_size.W))
817  val s1_tlb_fire_vec = Wire(UInt(smsParams.pf_filter_size.W))
818
819  // s0: entries lookup
820  val s0_gen_req = io.gen_req.bits
821  val s0_match_prev = prev_valid && (s0_gen_req.region_tag === prev_gen_req.region_tag)
822  val s0_gen_req_valid = io.gen_req.valid && !s0_match_prev
823  val s0_match_vec = valids.indices.map(i => {
824    valids(i) && entries(i).region_tag === s0_gen_req.region_tag && !(s1_valid && !s1_hit && s1_replace_vec(i))
825  })
826  val s0_any_matched = Cat(s0_match_vec).orR
827  val s0_replace_vec = UIntToOH(replacement.way)
828  val s0_hit = s0_gen_req_valid && s0_any_matched
829
830  for(((v, ent), i) <- valids.zip(entries).zipWithIndex){
831    val is_evicted = s1_valid && s1_replace_vec(i)
832    tlb_req_arb.io.in(i).valid := v && !s1_tlb_fire_vec(i) && !ent.paddr_valid && !is_evicted
833    tlb_req_arb.io.in(i).bits.vaddr := Cat(ent.region_addr, 0.U(log2Up(REGION_SIZE).W))
834    tlb_req_arb.io.in(i).bits.cmd := TlbCmd.read
835    tlb_req_arb.io.in(i).bits.size := 3.U
836    tlb_req_arb.io.in(i).bits.robIdx := DontCare
837    tlb_req_arb.io.in(i).bits.no_translate := false.B
838    tlb_req_arb.io.in(i).bits.debug := DontCare
839
840    val pending_req_vec = ent.region_bits & (~ent.filter_bits).asUInt
841    val first_one_offset = PriorityMux(
842      pending_req_vec.asBools,
843      (0 until smsParams.pf_filter_size).map(_.U(REGION_OFFSET.W))
844    )
845    val last_one_offset = PriorityMux(
846      pending_req_vec.asBools.reverse,
847      (0 until smsParams.pf_filter_size).reverse.map(_.U(REGION_OFFSET.W))
848    )
849    val pf_addr = Cat(
850      ent.region_addr,
851      Mux(ent.decr_mode, last_one_offset, first_one_offset),
852      0.U(log2Up(dcacheParameters.blockBytes).W)
853    )
854    pf_req_arb.io.in(i).valid := v && Cat(pending_req_vec).orR && ent.paddr_valid && !is_evicted
855    pf_req_arb.io.in(i).bits := pf_addr
856  }
857
858  val s0_tlb_fire_vec = VecInit(tlb_req_arb.io.in.map(_.fire))
859  val s0_pf_fire_vec = VecInit(pf_req_arb.io.in.map(_.fire))
860
861  val s0_update_way = OHToUInt(s0_match_vec)
862  val s0_replace_way = replacement.way
863  val s0_access_way = Mux(s0_any_matched, s0_update_way, s0_replace_way)
864  when(s0_gen_req_valid){
865    replacement.access(s0_access_way)
866  }
867
868  // s1: update or alloc
869  val s1_valid_r = RegNext(s0_gen_req_valid, false.B)
870  val s1_hit_r = RegEnable(s0_hit, false.B, s0_gen_req_valid)
871  val s1_gen_req = RegEnable(s0_gen_req, s0_gen_req_valid)
872  val s1_replace_vec_r = RegEnable(s0_replace_vec, s0_gen_req_valid && !s0_hit)
873  val s1_update_vec = RegEnable(VecInit(s0_match_vec).asUInt, s0_gen_req_valid && s0_hit)
874  val s1_tlb_fire_vec_r = RegNext(s0_tlb_fire_vec, 0.U.asTypeOf(s0_tlb_fire_vec))
875  val s1_alloc_entry = Wire(new PrefetchFilterEntry())
876  s1_valid := s1_valid_r
877  s1_hit := s1_hit_r
878  s1_replace_vec := s1_replace_vec_r
879  s1_tlb_fire_vec := s1_tlb_fire_vec_r.asUInt
880  s1_alloc_entry.region_tag := s1_gen_req.region_tag
881  s1_alloc_entry.region_addr := s1_gen_req.region_addr
882  s1_alloc_entry.region_bits := s1_gen_req.region_bits
883  s1_alloc_entry.paddr_valid := s1_gen_req.paddr_valid
884  s1_alloc_entry.decr_mode := s1_gen_req.decr_mode
885  s1_alloc_entry.filter_bits := 0.U
886  s1_alloc_entry.alias_bits := s1_gen_req.alias_bits
887  for(((v, ent), i) <- valids.zip(entries).zipWithIndex){
888    val alloc = s1_valid && !s1_hit && s1_replace_vec(i)
889    val update = s1_valid && s1_hit && s1_update_vec(i)
890    // for pf: use s0 data
891    val pf_fired = s0_pf_fire_vec(i)
892    val tlb_fired = s1_tlb_fire_vec(i) && !io.tlb_req.resp.bits.miss
893    when(tlb_fired){
894      ent.paddr_valid := !io.tlb_req.resp.bits.miss
895      ent.region_addr := region_addr(io.tlb_req.resp.bits.paddr.head)
896    }
897    when(update){
898      ent.region_bits := ent.region_bits | s1_gen_req.region_bits
899    }
900    when(pf_fired){
901      val curr_bit = UIntToOH(block_addr(pf_req_arb.io.in(i).bits)(REGION_OFFSET - 1, 0))
902      ent.filter_bits := ent.filter_bits | curr_bit
903    }
904    when(alloc){
905      ent := s1_alloc_entry
906      v := true.B
907    }
908  }
909  when(s1_valid && s1_hit){
910    assert(PopCount(s1_update_vec) === 1.U, "sms_pf_filter: multi-hit")
911  }
912
913  XSPerfAccumulate("sms_pf_filter_recv_req", io.gen_req.valid)
914  XSPerfAccumulate("sms_pf_filter_hit", s1_valid && s1_hit)
915  XSPerfAccumulate("sms_pf_filter_tlb_req", io.tlb_req.req.fire)
916  XSPerfAccumulate("sms_pf_filter_tlb_resp_miss", io.tlb_req.resp.fire && io.tlb_req.resp.bits.miss)
917  for(i <- 0 until smsParams.pf_filter_size){
918    XSPerfAccumulate(s"sms_pf_filter_access_way_$i", s0_gen_req_valid && s0_access_way === i.U)
919  }
920  XSPerfAccumulate("sms_pf_filter_l2_req", io.l2_pf_addr.valid)
921}
922
923class SMSPrefetcher()(implicit p: Parameters) extends BasePrefecher with HasSMSModuleHelper {
924
925  require(exuParameters.LduCnt == 2)
926
927  val io_agt_en = IO(Input(Bool()))
928  val io_stride_en = IO(Input(Bool()))
929  val io_pht_en = IO(Input(Bool()))
930  val io_act_threshold = IO(Input(UInt(REGION_OFFSET.W)))
931  val io_act_stride = IO(Input(UInt(6.W)))
932
933  val ld_curr = io.ld_in.map(_.bits)
934  val ld_curr_block_tag = ld_curr.map(x => block_hash_tag(x.vaddr))
935
936  // block filter
937  val ld_prev = io.ld_in.map(ld => RegEnable(ld.bits, ld.valid))
938  val ld_prev_block_tag = ld_curr_block_tag.zip(io.ld_in.map(_.valid)).map({
939    case (tag, v) => RegEnable(tag, v)
940  })
941  val ld_prev_vld = io.ld_in.map(ld => RegNext(ld.valid, false.B))
942
943  val ld_curr_match_prev = ld_curr_block_tag.map(cur_tag =>
944    Cat(ld_prev_block_tag.zip(ld_prev_vld).map({
945      case (prev_tag, prev_vld) => prev_vld && prev_tag === cur_tag
946    })).orR
947  )
948  val ld0_match_ld1 = io.ld_in.head.valid && io.ld_in.last.valid && ld_curr_block_tag.head === ld_curr_block_tag.last
949  val ld_curr_vld = Seq(
950    io.ld_in.head.valid && !ld_curr_match_prev.head,
951    io.ld_in.last.valid && !ld_curr_match_prev.last && !ld0_match_ld1
952  )
953  val ld0_older_than_ld1 = Cat(ld_curr_vld).andR && isBefore(ld_curr.head.uop.robIdx, ld_curr.last.uop.robIdx)
954  val pending_vld = RegNext(Cat(ld_curr_vld).andR, false.B)
955  val pending_sel_ld0 = RegNext(Mux(pending_vld, ld0_older_than_ld1, !ld0_older_than_ld1))
956  val pending_ld = Mux(pending_sel_ld0, ld_prev.head, ld_prev.last)
957  val pending_ld_block_tag = Mux(pending_sel_ld0, ld_prev_block_tag.head, ld_prev_block_tag.last)
958  val oldest_ld = Mux(pending_vld,
959    pending_ld,
960    Mux(ld0_older_than_ld1 || !ld_curr_vld.last, ld_curr.head, ld_curr.last)
961  )
962
963  val train_ld = RegEnable(oldest_ld, pending_vld || Cat(ld_curr_vld).orR)
964
965  val train_block_tag = block_hash_tag(train_ld.vaddr)
966  val train_region_tag = train_block_tag.head(REGION_TAG_WIDTH)
967
968  val train_region_addr_raw = region_addr(train_ld.vaddr)(REGION_TAG_WIDTH + 2 * VADDR_HASH_WIDTH - 1, 0)
969  val train_region_addr_p1 = Cat(0.U(1.W), train_region_addr_raw) + 1.U
970  val train_region_addr_m1 = Cat(0.U(1.W), train_region_addr_raw) - 1.U
971  // addr_p1 or addr_m1 is valid?
972  val train_allow_cross_region_p1 = !train_region_addr_p1.head(1).asBool
973  val train_allow_cross_region_m1 = !train_region_addr_m1.head(1).asBool
974
975  val train_region_p1_tag = region_hash_tag(train_region_addr_p1.tail(1))
976  val train_region_m1_tag = region_hash_tag(train_region_addr_m1.tail(1))
977
978  val train_region_p1_cross_page = page_bit(train_region_addr_p1) ^ page_bit(train_region_addr_raw)
979  val train_region_m1_cross_page = page_bit(train_region_addr_m1) ^ page_bit(train_region_addr_raw)
980
981  val train_region_paddr = region_addr(train_ld.paddr)
982  val train_region_vaddr = region_addr(train_ld.vaddr)
983  val train_region_offset = train_block_tag(REGION_OFFSET - 1, 0)
984  val train_vld = RegNext(pending_vld || Cat(ld_curr_vld).orR, false.B)
985
986
987  // prefetch stage0
988  val active_gen_table = Module(new ActiveGenerationTable())
989  val stride = Module(new StridePF())
990  val pht = Module(new PatternHistoryTable())
991  val pf_filter = Module(new PrefetchFilter())
992
993  val train_vld_s0 = RegNext(train_vld, false.B)
994  val train_s0 = RegEnable(train_ld, train_vld)
995  val train_region_tag_s0 = RegEnable(train_region_tag, train_vld)
996  val train_region_p1_tag_s0 = RegEnable(train_region_p1_tag, train_vld)
997  val train_region_m1_tag_s0 = RegEnable(train_region_m1_tag, train_vld)
998  val train_allow_cross_region_p1_s0 = RegEnable(train_allow_cross_region_p1, train_vld)
999  val train_allow_cross_region_m1_s0 = RegEnable(train_allow_cross_region_m1, train_vld)
1000  val train_pht_tag_s0 = RegEnable(pht_tag(train_ld.uop.cf.pc), train_vld)
1001  val train_pht_index_s0 = RegEnable(pht_index(train_ld.uop.cf.pc), train_vld)
1002  val train_region_offset_s0 = RegEnable(train_region_offset, train_vld)
1003  val train_region_p1_cross_page_s0 = RegEnable(train_region_p1_cross_page, train_vld)
1004  val train_region_m1_cross_page_s0 = RegEnable(train_region_m1_cross_page, train_vld)
1005  val train_region_paddr_s0 = RegEnable(train_region_paddr, train_vld)
1006  val train_region_vaddr_s0 = RegEnable(train_region_vaddr, train_vld)
1007
1008  active_gen_table.io.agt_en := io_agt_en
1009  active_gen_table.io.act_threshold := io_act_threshold
1010  active_gen_table.io.act_stride := io_act_stride
1011  active_gen_table.io.s0_lookup.valid := train_vld_s0
1012  active_gen_table.io.s0_lookup.bits.region_tag := train_region_tag_s0
1013  active_gen_table.io.s0_lookup.bits.region_p1_tag := train_region_p1_tag_s0
1014  active_gen_table.io.s0_lookup.bits.region_m1_tag := train_region_m1_tag_s0
1015  active_gen_table.io.s0_lookup.bits.region_offset := train_region_offset_s0
1016  active_gen_table.io.s0_lookup.bits.pht_index := train_pht_index_s0
1017  active_gen_table.io.s0_lookup.bits.pht_tag := train_pht_tag_s0
1018  active_gen_table.io.s0_lookup.bits.allow_cross_region_p1 := train_allow_cross_region_p1_s0
1019  active_gen_table.io.s0_lookup.bits.allow_cross_region_m1 := train_allow_cross_region_m1_s0
1020  active_gen_table.io.s0_lookup.bits.region_p1_cross_page := train_region_p1_cross_page_s0
1021  active_gen_table.io.s0_lookup.bits.region_m1_cross_page := train_region_m1_cross_page_s0
1022  active_gen_table.io.s0_lookup.bits.region_paddr := train_region_paddr_s0
1023  active_gen_table.io.s0_lookup.bits.region_vaddr := train_region_vaddr_s0
1024  active_gen_table.io.s2_stride_hit := stride.io.s2_gen_req.valid
1025
1026  stride.io.stride_en := io_stride_en
1027  stride.io.s0_lookup.valid := train_vld_s0
1028  stride.io.s0_lookup.bits.pc := train_s0.uop.cf.pc(STRIDE_PC_BITS - 1, 0)
1029  stride.io.s0_lookup.bits.vaddr := Cat(
1030    train_region_vaddr_s0, train_region_offset_s0, 0.U(log2Up(dcacheParameters.blockBytes).W)
1031  )
1032  stride.io.s0_lookup.bits.paddr := Cat(
1033    train_region_paddr_s0, train_region_offset_s0, 0.U(log2Up(dcacheParameters.blockBytes).W)
1034  )
1035  stride.io.s1_valid := active_gen_table.io.s1_sel_stride
1036
1037  pht.io.s2_agt_lookup := active_gen_table.io.s2_pht_lookup
1038  pht.io.agt_update := active_gen_table.io.s2_evict
1039
1040  val pht_gen_valid = pht.io.pf_gen_req.valid && io_pht_en
1041  val agt_gen_valid = active_gen_table.io.s2_pf_gen_req.valid
1042  val stride_gen_valid = stride.io.s2_gen_req.valid
1043  val pf_gen_req = Mux(agt_gen_valid || stride_gen_valid,
1044    Mux1H(Seq(
1045      agt_gen_valid -> active_gen_table.io.s2_pf_gen_req.bits,
1046      stride_gen_valid -> stride.io.s2_gen_req.bits
1047    )),
1048    pht.io.pf_gen_req.bits
1049  )
1050  assert(!(agt_gen_valid && stride_gen_valid))
1051  pf_filter.io.gen_req.valid := pht_gen_valid || agt_gen_valid || stride_gen_valid
1052  pf_filter.io.gen_req.bits := pf_gen_req
1053  io.tlb_req <> pf_filter.io.tlb_req
1054  val is_valid_address = pf_filter.io.l2_pf_addr.bits > 0x80000000L.U
1055  io.pf_addr.valid := false.B //pf_filter.io.l2_pf_addr.valid && io.enable && is_valid_address
1056  io.pf_addr.bits := pf_filter.io.l2_pf_addr.bits
1057  io.l1_req.bits.paddr := pf_filter.io.l2_pf_addr.bits
1058  io.l1_req.bits.alias := pf_filter.io.pf_alias_bits
1059  io.l1_req.bits.is_store := true.B
1060  io.l1_req.bits.confidence := 1.U
1061  io.l1_req.valid := pf_filter.io.l2_pf_addr.valid && io.enable && is_valid_address
1062
1063  for((train, i) <- io.ld_in.zipWithIndex){
1064    XSPerfAccumulate(s"pf_train_miss_${i}", train.valid && train.bits.miss)
1065    XSPerfAccumulate(s"pf_train_prefetched_${i}", train.valid && train.bits.meta_prefetch)
1066  }
1067  XSPerfAccumulate("sms_pf_gen_conflict",
1068    pht_gen_valid && agt_gen_valid
1069  )
1070  XSPerfAccumulate("sms_pht_disabled", pht.io.pf_gen_req.valid && !io_pht_en)
1071  XSPerfAccumulate("sms_agt_disabled", active_gen_table.io.s2_pf_gen_req.valid && !io_agt_en)
1072  XSPerfAccumulate("sms_pf_real_issued", io.pf_addr.valid)
1073  XSPerfAccumulate("sms_l1_req_valid", io.l1_req.valid)
1074  XSPerfAccumulate("sms_l1_req_fire", io.l1_req.fire)
1075}