1package xiangshan.mem 2 3import chipsalliance.rocketchip.config.Parameters 4import chisel3._ 5import chisel3.util._ 6import utils._ 7import xiangshan._ 8import xiangshan.backend.decode.ImmUnion 9import xiangshan.cache._ 10 11// Store Pipeline Stage 0 12// Generate addr, use addr to query DCache and DTLB 13class StoreUnit_S0(implicit p: Parameters) extends XSModule { 14 val io = IO(new Bundle() { 15 val in = Flipped(Decoupled(new ExuInput)) 16 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 17 val isFirstIssue = Input(Bool()) 18 val out = Decoupled(new LsPipelineBundle) 19 val dtlbReq = DecoupledIO(new TlbReq) 20 }) 21 22 // send req to dtlb 23 // val saddr = io.in.bits.src1 + SignExt(io.in.bits.uop.ctrl.imm(11,0), VAddrBits) 24 val imm12 = WireInit(io.in.bits.uop.ctrl.imm(11,0)) 25 val saddr_lo = io.in.bits.src1(11,0) + Cat(0.U(1.W), imm12) 26 val saddr_hi = Mux(saddr_lo(12), 27 Mux(imm12(11), io.in.bits.src1(VAddrBits-1, 12), io.in.bits.src1(VAddrBits-1, 12)+1.U), 28 Mux(imm12(11), io.in.bits.src1(VAddrBits-1, 12)+SignExt(1.U, VAddrBits-12), io.in.bits.src1(VAddrBits-1, 12)), 29 ) 30 val saddr = Cat(saddr_hi, saddr_lo(11,0)) 31 32 io.dtlbReq.bits.vaddr := saddr 33 io.dtlbReq.valid := io.in.valid 34 io.dtlbReq.bits.cmd := TlbCmd.write 35 io.dtlbReq.bits.roqIdx := io.in.bits.uop.roqIdx 36 io.dtlbReq.bits.debug.pc := io.in.bits.uop.cf.pc 37 io.dtlbReq.bits.debug.isFirstIssue := io.isFirstIssue 38 39 io.out.bits := DontCare 40 io.out.bits.vaddr := saddr 41 42 io.out.bits.data := genWdata(io.in.bits.src2, io.in.bits.uop.ctrl.fuOpType(1,0)) 43 io.out.bits.uop := io.in.bits.uop 44 io.out.bits.miss := DontCare 45 io.out.bits.rsIdx := io.rsIdx 46 io.out.bits.mask := genWmask(io.out.bits.vaddr, io.in.bits.uop.ctrl.fuOpType(1,0)) 47 io.out.valid := io.in.valid 48 io.in.ready := io.out.ready 49 50 // exception check 51 val addrAligned = LookupTree(io.in.bits.uop.ctrl.fuOpType(1,0), List( 52 "b00".U -> true.B, //b 53 "b01".U -> (io.out.bits.vaddr(0) === 0.U), //h 54 "b10".U -> (io.out.bits.vaddr(1,0) === 0.U), //w 55 "b11".U -> (io.out.bits.vaddr(2,0) === 0.U) //d 56 )) 57 io.out.bits.uop.cf.exceptionVec(storeAddrMisaligned) := !addrAligned 58 59} 60 61// Load Pipeline Stage 1 62// TLB resp (send paddr to dcache) 63class StoreUnit_S1(implicit p: Parameters) extends XSModule { 64 val io = IO(new Bundle() { 65 val in = Flipped(Decoupled(new LsPipelineBundle)) 66 val out = Decoupled(new LsPipelineBundle) 67 val lsq = ValidIO(new LsPipelineBundle) 68 val dtlbResp = Flipped(DecoupledIO(new TlbResp)) 69 val tlbFeedback = ValidIO(new TlbFeedback) 70 }) 71 72 val s1_paddr = io.dtlbResp.bits.paddr 73 val s1_tlb_miss = io.dtlbResp.bits.miss 74 val s1_mmio = io.dtlbResp.bits.mmio 75 val s1_exception = selectStore(io.out.bits.uop.cf.exceptionVec, false).asUInt.orR 76 77 io.in.ready := true.B 78 79 io.dtlbResp.ready := true.B // TODO: why dtlbResp needs a ready? 80 81 // Send TLB feedback to store issue queue 82 io.tlbFeedback.valid := io.in.valid 83 io.tlbFeedback.bits.hit := !s1_tlb_miss 84 io.tlbFeedback.bits.flushState := io.dtlbResp.bits.ptwBack 85 io.tlbFeedback.bits.rsIdx := io.in.bits.rsIdx 86 XSDebug(io.tlbFeedback.valid, 87 "S1 Store: tlbHit: %d roqIdx: %d\n", 88 io.tlbFeedback.bits.hit, 89 io.tlbFeedback.bits.rsIdx 90 ) 91 92 93 // get paddr from dtlb, check if rollback is needed 94 // writeback store inst to lsq 95 io.lsq.valid := io.in.valid && !s1_tlb_miss 96 io.lsq.bits := io.in.bits 97 io.lsq.bits.paddr := s1_paddr 98 io.lsq.bits.miss := false.B 99 io.lsq.bits.mmio := s1_mmio && !s1_exception 100 io.lsq.bits.uop.cf.exceptionVec(storePageFault) := io.dtlbResp.bits.excp.pf.st 101 io.lsq.bits.uop.cf.exceptionVec(storeAccessFault) := io.dtlbResp.bits.excp.af.st 102 103 // mmio inst with exception will be writebacked immediately 104 io.out.valid := io.in.valid && (!io.out.bits.mmio || s1_exception) && !s1_tlb_miss 105 io.out.bits := io.lsq.bits 106} 107 108class StoreUnit_S2(implicit p: Parameters) extends XSModule { 109 val io = IO(new Bundle() { 110 val in = Flipped(Decoupled(new LsPipelineBundle)) 111 val out = Decoupled(new LsPipelineBundle) 112 }) 113 114 io.in.ready := true.B 115 io.out.bits := io.in.bits 116 io.out.valid := io.in.valid 117 118} 119 120class StoreUnit_S3(implicit p: Parameters) extends XSModule { 121 val io = IO(new Bundle() { 122 val in = Flipped(Decoupled(new LsPipelineBundle)) 123 val stout = DecoupledIO(new ExuOutput) // writeback store 124 }) 125 126 io.in.ready := true.B 127 128 io.stout.valid := io.in.valid 129 io.stout.bits.uop := io.in.bits.uop 130 io.stout.bits.data := DontCare 131 io.stout.bits.redirectValid := false.B 132 io.stout.bits.redirect := DontCare 133 io.stout.bits.debug.isMMIO := io.in.bits.mmio 134 io.stout.bits.debug.paddr := DontCare 135 io.stout.bits.debug.isPerfCnt := false.B 136 io.stout.bits.fflags := DontCare 137 138} 139 140class StoreUnit(implicit p: Parameters) extends XSModule { 141 val io = IO(new Bundle() { 142 val stin = Flipped(Decoupled(new ExuInput)) 143 val redirect = Flipped(ValidIO(new Redirect)) 144 val flush = Input(Bool()) 145 val tlbFeedback = ValidIO(new TlbFeedback) 146 val dtlb = new TlbRequestIO() 147 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 148 val isFirstIssue = Input(Bool()) 149 val lsq = ValidIO(new LsPipelineBundle) 150 val stout = DecoupledIO(new ExuOutput) // writeback store 151 }) 152 153 val store_s0 = Module(new StoreUnit_S0) 154 val store_s1 = Module(new StoreUnit_S1) 155 val store_s2 = Module(new StoreUnit_S2) 156 val store_s3 = Module(new StoreUnit_S3) 157 158 store_s0.io.in <> io.stin 159 store_s0.io.dtlbReq <> io.dtlb.req 160 store_s0.io.rsIdx := io.rsIdx 161 store_s0.io.isFirstIssue := io.isFirstIssue 162 163 PipelineConnect(store_s0.io.out, store_s1.io.in, true.B, store_s0.io.out.bits.uop.roqIdx.needFlush(io.redirect, io.flush)) 164 165 store_s1.io.lsq <> io.lsq // send result to sq 166 store_s1.io.dtlbResp <> io.dtlb.resp 167 store_s1.io.tlbFeedback <> io.tlbFeedback 168 169 PipelineConnect(store_s1.io.out, store_s2.io.in, true.B, store_s1.io.out.bits.uop.roqIdx.needFlush(io.redirect, io.flush)) 170 171 PipelineConnect(store_s2.io.out, store_s3.io.in, true.B, store_s2.io.out.bits.uop.roqIdx.needFlush(io.redirect, io.flush)) 172 173 store_s3.io.stout <> io.stout 174 175 private def printPipeLine(pipeline: LsPipelineBundle, cond: Bool, name: String): Unit = { 176 XSDebug(cond, 177 p"$name" + p" pc ${Hexadecimal(pipeline.uop.cf.pc)} " + 178 p"addr ${Hexadecimal(pipeline.vaddr)} -> ${Hexadecimal(pipeline.paddr)} " + 179 p"op ${Binary(pipeline.uop.ctrl.fuOpType)} " + 180 p"data ${Hexadecimal(pipeline.data)} " + 181 p"mask ${Hexadecimal(pipeline.mask)}\n" 182 ) 183 } 184 185 printPipeLine(store_s0.io.out.bits, store_s0.io.out.valid, "S0") 186 printPipeLine(store_s1.io.out.bits, store_s1.io.out.valid, "S1") 187 188} 189