1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import utility._ 24import xiangshan.ExceptionNO._ 25import xiangshan._ 26import xiangshan.backend.Bundles.{MemExuInput, MemExuOutput} 27import xiangshan.backend.fu.PMPRespBundle 28import xiangshan.backend.fu.FuConfig._ 29import xiangshan.backend.fu.FuType._ 30import xiangshan.backend.ctrlblock.DebugLsInfoBundle 31import xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp} 32import xiangshan.cache.{DcacheStoreRequestIO, DCacheStoreIO, MemoryOpConstants, HasDCacheParameters, StorePrefetchReq} 33 34class StoreUnit(implicit p: Parameters) extends XSModule 35 with HasDCacheParameters 36 with HasVLSUParameters 37 { 38 val io = IO(new Bundle() { 39 val redirect = Flipped(ValidIO(new Redirect)) 40 val stin = Flipped(Decoupled(new MemExuInput)) 41 val issue = Valid(new MemExuInput) 42 val tlb = new TlbRequestIO() 43 val dcache = new DCacheStoreIO 44 val pmp = Flipped(new PMPRespBundle()) 45 val lsq = ValidIO(new LsPipelineBundle) 46 val lsq_replenish = Output(new LsPipelineBundle()) 47 val feedback_slow = ValidIO(new RSFeedback) 48 val prefetch_req = Flipped(DecoupledIO(new StorePrefetchReq)) 49 // provide prefetch info to sms 50 val prefetch_train = ValidIO(new StPrefetchTrainBundle()) 51 // speculative for gated control 52 val s1_prefetch_spec = Output(Bool()) 53 val s2_prefetch_spec = Output(Bool()) 54 val stld_nuke_query = Valid(new StoreNukeQueryIO) 55 val stout = DecoupledIO(new MemExuOutput) // writeback store 56 val vecstout = DecoupledIO(new VecPipelineFeedbackIO(isVStore = true)) 57 // store mask, send to sq in store_s0 58 val st_mask_out = Valid(new StoreMaskBundle) 59 val debug_ls = Output(new DebugLsInfoBundle) 60 // vector 61 val vecstin = Flipped(Decoupled(new VecPipeBundle(isVStore = true))) 62 val vec_isFirstIssue = Input(Bool()) 63 }) 64 65 val s1_ready, s2_ready, s3_ready = WireInit(false.B) 66 67 // Pipeline 68 // -------------------------------------------------------------------------------- 69 // stage 0 70 // -------------------------------------------------------------------------------- 71 // generate addr, use addr to query DCache and DTLB 72 val s0_iss_valid = io.stin.valid 73 val s0_prf_valid = io.prefetch_req.valid && io.dcache.req.ready 74 val s0_vec_valid = io.vecstin.valid 75 val s0_valid = s0_iss_valid || s0_prf_valid || s0_vec_valid 76 val s0_use_flow_vec = s0_vec_valid 77 val s0_use_flow_rs = s0_iss_valid && !s0_vec_valid 78 val s0_use_flow_prf = !s0_iss_valid && !s0_vec_valid && s0_prf_valid 79 val s0_stin = Mux(s0_use_flow_rs, io.stin.bits, 0.U.asTypeOf(io.stin.bits)) 80 val s0_vecstin = Mux(s0_use_flow_vec, io.vecstin.bits, 0.U.asTypeOf(io.vecstin.bits)) 81 val s0_uop = Mux(s0_use_flow_rs, s0_stin.uop, s0_vecstin.uop) 82 val s0_isFirstIssue = s0_use_flow_rs && io.stin.bits.isFirstIssue || s0_use_flow_vec && io.vec_isFirstIssue 83 val s0_rsIdx = Mux(s0_use_flow_rs, io.stin.bits.iqIdx, 0.U) 84 val s0_size = Mux(s0_use_flow_rs || s0_use_flow_vec, s0_uop.fuOpType(2,0), 0.U)// may broken if use it in feature 85 val s0_mem_idx = Mux(s0_use_flow_rs || s0_use_flow_vec, s0_uop.sqIdx.value, 0.U) 86 val s0_rob_idx = Mux(s0_use_flow_rs || s0_use_flow_vec, s0_uop.robIdx, 0.U.asTypeOf(s0_uop.robIdx)) 87 val s0_pc = Mux(s0_use_flow_rs || s0_use_flow_vec, s0_uop.pc, 0.U) 88 val s0_instr_type = Mux(s0_use_flow_rs || s0_use_flow_vec, STORE_SOURCE.U, DCACHE_PREFETCH_SOURCE.U) 89 val s0_wlineflag = Mux(s0_use_flow_rs, s0_uop.fuOpType === LSUOpType.cbo_zero, false.B) 90 val s0_out = Wire(new LsPipelineBundle) 91 val s0_kill = s0_uop.robIdx.needFlush(io.redirect) 92 val s0_can_go = s1_ready 93 val s0_fire = s0_valid && !s0_kill && s0_can_go 94 val s0_is128bit = is128Bit(s0_vecstin.alignedType) 95 // vector 96 val s0_vecActive = !s0_use_flow_vec || s0_vecstin.vecActive 97 // val s0_flowPtr = s0_vecstin.flowPtr 98 // val s0_isLastElem = s0_vecstin.isLastElem 99 val s0_secondInv = s0_vecstin.usSecondInv 100 val s0_elemIdx = s0_vecstin.elemIdx 101 val s0_alignedType = s0_vecstin.alignedType 102 val s0_mBIndex = s0_vecstin.mBIndex 103 104 // generate addr 105 // val saddr = s0_in.bits.src(0) + SignExt(s0_in.bits.uop.imm(11,0), VAddrBits) 106 val imm12 = WireInit(s0_uop.imm(11,0)) 107 val saddr_lo = s0_stin.src(0)(11,0) + Cat(0.U(1.W), imm12) 108 val saddr_hi = Mux(saddr_lo(12), 109 Mux(imm12(11), s0_stin.src(0)(VAddrBits-1, 12), s0_stin.src(0)(VAddrBits-1, 12)+1.U), 110 Mux(imm12(11), s0_stin.src(0)(VAddrBits-1, 12)+SignExt(1.U, VAddrBits-12), s0_stin.src(0)(VAddrBits-1, 12)), 111 ) 112 val s0_saddr = Cat(saddr_hi, saddr_lo(11,0)) 113 val s0_vaddr = Mux( 114 s0_use_flow_rs, 115 s0_saddr, 116 Mux( 117 s0_use_flow_vec, 118 s0_vecstin.vaddr, 119 io.prefetch_req.bits.vaddr 120 ) 121 ) 122 val s0_mask = Mux( 123 s0_use_flow_rs, 124 genVWmask128(s0_saddr, s0_uop.fuOpType(2,0)), 125 Mux( 126 s0_use_flow_vec, 127 s0_vecstin.mask, 128 // -1.asSInt.asUInt 129 Fill(VLEN/8, 1.U(1.W)) 130 ) 131 ) 132 133 io.tlb.req.valid := s0_valid 134 io.tlb.req.bits.vaddr := s0_vaddr 135 io.tlb.req.bits.cmd := TlbCmd.write 136 io.tlb.req.bits.size := s0_size 137 io.tlb.req.bits.kill := false.B 138 io.tlb.req.bits.memidx.is_ld := false.B 139 io.tlb.req.bits.memidx.is_st := true.B 140 io.tlb.req.bits.memidx.idx := s0_mem_idx 141 io.tlb.req.bits.debug.robIdx := s0_rob_idx 142 io.tlb.req.bits.no_translate := false.B 143 io.tlb.req.bits.debug.pc := s0_pc 144 io.tlb.req.bits.debug.isFirstIssue := s0_isFirstIssue 145 io.tlb.req_kill := false.B 146 io.tlb.req.bits.hyperinst := LSUOpType.isHsv(s0_uop.fuOpType) 147 io.tlb.req.bits.hlvx := false.B 148 149 // Dcache access here: not **real** dcache write 150 // just read meta and tag in dcache, to find out the store will hit or miss 151 152 // NOTE: The store request does not wait for the dcache to be ready. 153 // If the dcache is not ready at this time, the dcache is not queried. 154 // But, store prefetch request will always wait for dcache to be ready to make progress. 155 io.dcache.req.valid := s0_fire 156 io.dcache.req.bits.cmd := MemoryOpConstants.M_PFW 157 io.dcache.req.bits.vaddr := s0_vaddr 158 io.dcache.req.bits.instrtype := s0_instr_type 159 160 s0_out := DontCare 161 s0_out.vaddr := s0_vaddr 162 // Now data use its own io 163 // s1_out.data := genWdata(s1_in.src(1), s1_in.uop.fuOpType(1,0)) 164 s0_out.data := s0_stin.src(1) 165 s0_out.uop := s0_uop 166 s0_out.miss := false.B 167 s0_out.rsIdx := s0_rsIdx 168 s0_out.mask := s0_mask 169 s0_out.isFirstIssue := s0_isFirstIssue 170 s0_out.isHWPrefetch := s0_use_flow_prf 171 s0_out.wlineflag := s0_wlineflag 172 s0_out.isvec := s0_use_flow_vec 173 s0_out.is128bit := s0_is128bit 174 s0_out.vecActive := s0_vecActive 175 s0_out.usSecondInv := s0_secondInv 176 s0_out.elemIdx := s0_elemIdx 177 s0_out.alignedType := s0_alignedType 178 s0_out.mbIndex := s0_mBIndex 179 when(s0_valid && s0_isFirstIssue) { 180 s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 181 } 182 183 // exception check 184 val s0_addr_aligned = LookupTree(Mux(s0_use_flow_vec, s0_vecstin.alignedType(1,0), s0_uop.fuOpType(1, 0)), List( 185 "b00".U -> true.B, //b 186 "b01".U -> (s0_out.vaddr(0) === 0.U), //h 187 "b10".U -> (s0_out.vaddr(1,0) === 0.U), //w 188 "b11".U -> (s0_out.vaddr(2,0) === 0.U) //d 189 )) 190 // if vector store sends 128-bit requests, its address must be 128-aligned 191 XSError(s0_use_flow_vec && s0_out.vaddr(3, 0) =/= 0.U && s0_vecstin.alignedType(2), "unit stride 128 bit element is not aligned!") 192 s0_out.uop.exceptionVec(storeAddrMisaligned) := Mux(s0_use_flow_rs || s0_use_flow_vec, !s0_addr_aligned, false.B) 193 194 io.st_mask_out.valid := s0_use_flow_rs || s0_use_flow_vec 195 io.st_mask_out.bits.mask := s0_out.mask 196 io.st_mask_out.bits.sqIdx := s0_out.uop.sqIdx 197 198 io.stin.ready := s1_ready && s0_use_flow_rs 199 io.vecstin.ready := s1_ready && s0_use_flow_vec 200 io.prefetch_req.ready := s1_ready && io.dcache.req.ready && !s0_iss_valid && !s0_vec_valid 201 202 // Pipeline 203 // -------------------------------------------------------------------------------- 204 // stage 1 205 // -------------------------------------------------------------------------------- 206 // TLB resp (send paddr to dcache) 207 val s1_valid = RegInit(false.B) 208 val s1_in = RegEnable(s0_out, s0_fire) 209 val s1_out = Wire(new LsPipelineBundle) 210 val s1_kill = Wire(Bool()) 211 val s1_can_go = s2_ready 212 val s1_fire = s1_valid && !s1_kill && s1_can_go 213 val s1_vecActive = RegEnable(s0_out.vecActive, true.B, s0_fire) 214 215 // mmio cbo decoder 216 val s1_mmio_cbo = s1_in.uop.fuOpType === LSUOpType.cbo_clean || 217 s1_in.uop.fuOpType === LSUOpType.cbo_flush || 218 s1_in.uop.fuOpType === LSUOpType.cbo_inval 219 val s1_paddr = io.tlb.resp.bits.paddr(0) 220 val s1_gpaddr = io.tlb.resp.bits.gpaddr(0) 221 val s1_tlb_miss = io.tlb.resp.bits.miss 222 val s1_mmio = s1_mmio_cbo 223 val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, StaCfg).asUInt.orR 224 val s1_isvec = RegEnable(s0_out.isvec, false.B, s0_fire) 225 // val s1_isLastElem = RegEnable(s0_isLastElem, false.B, s0_fire) 226 s1_kill := s1_in.uop.robIdx.needFlush(io.redirect) || (s1_tlb_miss && !s1_isvec) 227 228 s1_ready := !s1_valid || s1_kill || s2_ready 229 io.tlb.resp.ready := true.B // TODO: why dtlbResp needs a ready? 230 when (s0_fire) { s1_valid := true.B } 231 .elsewhen (s1_fire) { s1_valid := false.B } 232 .elsewhen (s1_kill) { s1_valid := false.B } 233 234 // st-ld violation dectect request. 235 io.stld_nuke_query.valid := s1_valid && !s1_tlb_miss && !s1_in.isHWPrefetch 236 io.stld_nuke_query.bits.robIdx := s1_in.uop.robIdx 237 io.stld_nuke_query.bits.paddr := s1_paddr 238 io.stld_nuke_query.bits.mask := s1_in.mask 239 io.stld_nuke_query.bits.matchLine := s1_in.isvec && s1_in.is128bit 240 241 // issue 242 io.issue.valid := s1_valid && !s1_tlb_miss && !s1_in.isHWPrefetch && !s1_isvec 243 io.issue.bits := RegEnable(s0_stin, s0_valid) 244 245 246 // Send TLB feedback to store issue queue 247 // Store feedback is generated in store_s1, sent to RS in store_s2 248 val s1_feedback = Wire(Valid(new RSFeedback)) 249 s1_feedback.valid := s1_valid & !s1_in.isHWPrefetch 250 s1_feedback.bits.hit := !s1_tlb_miss 251 s1_feedback.bits.flushState := io.tlb.resp.bits.ptwBack 252 s1_feedback.bits.robIdx := s1_out.uop.robIdx 253 s1_feedback.bits.sourceType := RSFeedbackType.tlbMiss 254 s1_feedback.bits.dataInvalidSqIdx := DontCare 255 256 XSDebug(s1_feedback.valid, 257 "S1 Store: tlbHit: %d robIdx: %d\n", 258 s1_feedback.bits.hit, 259 s1_feedback.bits.robIdx.value 260 ) 261 262 // io.feedback_slow := s1_feedback 263 264 // get paddr from dtlb, check if rollback is needed 265 // writeback store inst to lsq 266 s1_out := s1_in 267 s1_out.paddr := s1_paddr 268 s1_out.gpaddr := s1_gpaddr 269 s1_out.miss := false.B 270 s1_out.mmio := s1_mmio 271 s1_out.tlbMiss := s1_tlb_miss 272 s1_out.atomic := s1_mmio 273 s1_out.uop.exceptionVec(storePageFault) := io.tlb.resp.bits.excp(0).pf.st && s1_vecActive 274 s1_out.uop.exceptionVec(storeAccessFault) := io.tlb.resp.bits.excp(0).af.st && s1_vecActive 275 s1_out.uop.exceptionVec(storeGuestPageFault) := io.tlb.resp.bits.excp(0).gpf.st && s1_vecActive 276 277 // scalar store and scalar load nuke check, and also other purposes 278 io.lsq.valid := s1_valid && !s1_in.isHWPrefetch 279 io.lsq.bits := s1_out 280 io.lsq.bits.miss := s1_tlb_miss 281 282 // kill dcache write intent request when tlb miss or exception 283 io.dcache.s1_kill := (s1_tlb_miss || s1_exception || s1_mmio || s1_in.uop.robIdx.needFlush(io.redirect)) 284 io.dcache.s1_paddr := s1_paddr 285 286 // write below io.out.bits assign sentence to prevent overwriting values 287 val s1_tlb_memidx = io.tlb.resp.bits.memidx 288 when(s1_tlb_memidx.is_st && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_out.uop.sqIdx.value) { 289 // printf("Store idx = %d\n", s1_tlb_memidx.idx) 290 s1_out.uop.debugInfo.tlbRespTime := GTimer() 291 } 292 293 // Pipeline 294 // -------------------------------------------------------------------------------- 295 // stage 2 296 // -------------------------------------------------------------------------------- 297 // mmio check 298 val s2_valid = RegInit(false.B) 299 val s2_in = RegEnable(s1_out, s1_fire) 300 val s2_out = Wire(new LsPipelineBundle) 301 val s2_kill = Wire(Bool()) 302 val s2_can_go = s3_ready 303 val s2_fire = s2_valid && !s2_kill && s2_can_go 304 val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire) 305 306 s2_ready := !s2_valid || s2_kill || s3_ready 307 when (s1_fire) { s2_valid := true.B } 308 .elsewhen (s2_fire) { s2_valid := false.B } 309 .elsewhen (s2_kill) { s2_valid := false.B } 310 311 val s2_pmp = WireInit(io.pmp) 312 313 val s2_exception = (ExceptionNO.selectByFu(s2_out.uop.exceptionVec, StaCfg).asUInt.orR) && RegNext(s1_feedback.bits.hit) 314 val s2_mmio = (s2_in.mmio || s2_pmp.mmio) && RegNext(s1_feedback.bits.hit) 315 s2_kill := ((s2_mmio && !s2_exception) && !s2_in.isvec) || s2_in.uop.robIdx.needFlush(io.redirect) 316 317 s2_out := s2_in 318 s2_out.af := s2_pmp.st && !s2_in.isvec 319 s2_out.mmio := s2_mmio && !s2_exception 320 s2_out.atomic := s2_in.atomic || s2_pmp.atomic 321 s2_out.uop.exceptionVec(storeAccessFault) := (s2_in.uop.exceptionVec(storeAccessFault) || s2_pmp.st) && s2_vecActive 322 323 // kill dcache write intent request when mmio or exception 324 io.dcache.s2_kill := (s2_mmio || s2_exception || s2_in.uop.robIdx.needFlush(io.redirect)) 325 io.dcache.s2_pc := s2_out.uop.pc 326 // TODO: dcache resp 327 io.dcache.resp.ready := true.B 328 329 // feedback tlb miss to RS in store_s2 330 val feedback_slow_valid = WireInit(false.B) 331 feedback_slow_valid := s1_feedback.valid && !s1_out.uop.robIdx.needFlush(io.redirect) && !s1_out.isvec 332 io.feedback_slow.valid := GatedValidRegNext(feedback_slow_valid) 333 io.feedback_slow.bits := RegEnable(s1_feedback.bits, feedback_slow_valid) 334 335 val s2_vecFeedback = RegNext(!s1_out.uop.robIdx.needFlush(io.redirect) && s1_feedback.bits.hit) && s2_in.isvec 336 337 // mmio and exception 338 io.lsq_replenish := s2_out 339 io.lsq_replenish.af := s2_out.af && !s2_kill 340 341 // prefetch related 342 io.lsq_replenish.miss := io.dcache.resp.fire && io.dcache.resp.bits.miss // miss info 343 344 // RegNext prefetch train for better timing 345 // ** Now, prefetch train is valid at store s3 ** 346 val s2_prefetch_train_valid = WireInit(false.B) 347 s2_prefetch_train_valid := s2_valid && io.dcache.resp.fire && !s2_out.mmio && !s2_in.tlbMiss && !s2_in.isHWPrefetch 348 if(EnableStorePrefetchSMS) { 349 io.s1_prefetch_spec := s1_fire 350 io.s2_prefetch_spec := s2_prefetch_train_valid 351 io.prefetch_train.valid := RegNext(s2_prefetch_train_valid) 352 io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid) 353 }else { 354 io.s1_prefetch_spec := false.B 355 io.s2_prefetch_spec := false.B 356 io.prefetch_train.valid := false.B 357 io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = false.B) 358 } 359 // override miss bit 360 io.prefetch_train.bits.miss := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) 361 // TODO: add prefetch and access bit 362 io.prefetch_train.bits.meta_prefetch := false.B 363 io.prefetch_train.bits.meta_access := false.B 364 365 // Pipeline 366 // -------------------------------------------------------------------------------- 367 // stage 3 368 // -------------------------------------------------------------------------------- 369 // store write back 370 val s3_valid = RegInit(false.B) 371 val s3_in = RegEnable(s2_out, s2_fire) 372 val s3_out = Wire(new MemExuOutput(isVector = true)) 373 val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 374 val s3_can_go = s3_ready 375 val s3_fire = s3_valid && !s3_kill && s3_can_go 376 val s3_vecFeedback = RegEnable(s2_vecFeedback, s2_fire) 377 378 when (s2_fire) { s3_valid := (!s2_mmio || s2_exception) && !s2_out.isHWPrefetch } 379 .elsewhen (s3_fire) { s3_valid := false.B } 380 .elsewhen (s3_kill) { s3_valid := false.B } 381 382 // wb: writeback 383 val SelectGroupSize = RollbackGroupSize 384 val lgSelectGroupSize = log2Ceil(SelectGroupSize) 385 val TotalSelectCycles = scala.math.ceil(log2Ceil(LoadQueueRAWSize).toFloat / lgSelectGroupSize).toInt + 1 386 387 s3_out := DontCare 388 s3_out.uop := s3_in.uop 389 s3_out.data := DontCare 390 s3_out.debug.isMMIO := s3_in.mmio 391 s3_out.debug.paddr := s3_in.paddr 392 s3_out.debug.vaddr := s3_in.vaddr 393 s3_out.debug.isPerfCnt := false.B 394 395 // Pipeline 396 // -------------------------------------------------------------------------------- 397 // stage x 398 // -------------------------------------------------------------------------------- 399 // delay TotalSelectCycles - 2 cycle(s) 400 val TotalDelayCycles = TotalSelectCycles - 2 401 val sx_valid = Wire(Vec(TotalDelayCycles + 1, Bool())) 402 val sx_ready = Wire(Vec(TotalDelayCycles + 1, Bool())) 403 val sx_in = Wire(Vec(TotalDelayCycles + 1, new VecMemExuOutput(isVector = true))) 404 405 // backward ready signal 406 s3_ready := sx_ready.head 407 for (i <- 0 until TotalDelayCycles + 1) { 408 if (i == 0) { 409 sx_valid(i) := s3_valid 410 sx_in(i).output := s3_out 411 sx_in(i).vecFeedback := s3_vecFeedback 412 sx_in(i).mmio := s3_in.mmio 413 sx_in(i).usSecondInv := s3_in.usSecondInv 414 sx_in(i).elemIdx := s3_in.elemIdx 415 sx_in(i).alignedType := s3_in.alignedType 416 sx_in(i).mbIndex := s3_in.mbIndex 417 sx_in(i).mask := s3_in.mask 418 sx_in(i).vaddr := s3_in.vaddr 419 sx_ready(i) := !s3_valid(i) || sx_in(i).output.uop.robIdx.needFlush(io.redirect) || (if (TotalDelayCycles == 0) io.stout.ready else sx_ready(i+1)) 420 } else { 421 val cur_kill = sx_in(i).output.uop.robIdx.needFlush(io.redirect) 422 val cur_can_go = (if (i == TotalDelayCycles) io.stout.ready else sx_ready(i+1)) 423 val cur_fire = sx_valid(i) && !cur_kill && cur_can_go 424 val prev_fire = sx_valid(i-1) && !sx_in(i-1).output.uop.robIdx.needFlush(io.redirect) && sx_ready(i) 425 426 sx_ready(i) := !sx_valid(i) || cur_kill || (if (i == TotalDelayCycles) io.stout.ready else sx_ready(i+1)) 427 val sx_valid_can_go = prev_fire || cur_fire || cur_kill 428 sx_valid(i) := RegEnable(Mux(prev_fire, true.B, false.B), false.B, sx_valid_can_go) 429 sx_in(i) := RegEnable(sx_in(i-1), prev_fire) 430 } 431 } 432 val sx_last_valid = sx_valid.takeRight(1).head 433 val sx_last_ready = sx_ready.takeRight(1).head 434 val sx_last_in = sx_in.takeRight(1).head 435 sx_last_ready := !sx_last_valid || sx_last_in.output.uop.robIdx.needFlush(io.redirect) || io.stout.ready 436 437 io.stout.valid := sx_last_valid && !sx_last_in.output.uop.robIdx.needFlush(io.redirect) && isStore(sx_last_in.output.uop.fuType) 438 io.stout.bits := sx_last_in.output 439 440 io.vecstout.valid := sx_last_valid && !sx_last_in.output.uop.robIdx.needFlush(io.redirect) && isVStore(sx_last_in.output.uop.fuType) 441 // TODO: implement it! 442 io.vecstout.bits.mBIndex := sx_last_in.mbIndex 443 io.vecstout.bits.hit := sx_last_in.vecFeedback 444 io.vecstout.bits.isvec := true.B 445 io.vecstout.bits.sourceType := RSFeedbackType.tlbMiss 446 io.vecstout.bits.flushState := DontCare 447 io.vecstout.bits.mmio := sx_last_in.mmio 448 io.vecstout.bits.exceptionVec := sx_last_in.output.uop.exceptionVec 449 io.vecstout.bits.usSecondInv := sx_last_in.usSecondInv 450 io.vecstout.bits.vecFeedback := sx_last_in.vecFeedback 451 io.vecstout.bits.elemIdx := sx_last_in.elemIdx 452 io.vecstout.bits.alignedType := sx_last_in.alignedType 453 io.vecstout.bits.mask := sx_last_in.mask 454 io.vecstout.bits.vaddr := sx_last_in.vaddr 455 // io.vecstout.bits.reg_offset.map(_ := DontCare) 456 // io.vecstout.bits.elemIdx.map(_ := sx_last_in.elemIdx) 457 // io.vecstout.bits.elemIdxInsideVd.map(_ := DontCare) 458 // io.vecstout.bits.vecdata.map(_ := DontCare) 459 // io.vecstout.bits.mask.map(_ := DontCare) 460 // io.vecstout.bits.alignedType.map(_ := sx_last_in.alignedType) 461 462 io.debug_ls := DontCare 463 io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value 464 io.debug_ls.s1_isTlbFirstMiss := io.tlb.resp.valid && io.tlb.resp.bits.miss && io.tlb.resp.bits.debug.isFirstIssue && !s1_in.isHWPrefetch 465 466 private def printPipeLine(pipeline: LsPipelineBundle, cond: Bool, name: String): Unit = { 467 XSDebug(cond, 468 p"$name" + p" pc ${Hexadecimal(pipeline.uop.pc)} " + 469 p"addr ${Hexadecimal(pipeline.vaddr)} -> ${Hexadecimal(pipeline.paddr)} " + 470 p"op ${Binary(pipeline.uop.fuOpType)} " + 471 p"data ${Hexadecimal(pipeline.data)} " + 472 p"mask ${Hexadecimal(pipeline.mask)}\n" 473 ) 474 } 475 476 printPipeLine(s0_out, s0_valid, "S0") 477 printPipeLine(s1_out, s1_valid, "S1") 478 479 // perf cnt 480 XSPerfAccumulate("s0_in_valid", s0_valid) 481 XSPerfAccumulate("s0_in_fire", s0_fire) 482 XSPerfAccumulate("s0_vecin_fire", s0_fire && s0_use_flow_vec) 483 XSPerfAccumulate("s0_in_fire_first_issue", s0_fire && s0_isFirstIssue) 484 XSPerfAccumulate("s0_addr_spec_success", s0_fire && !s0_use_flow_vec && s0_saddr(VAddrBits-1, 12) === s0_stin.src(0)(VAddrBits-1, 12)) 485 XSPerfAccumulate("s0_addr_spec_failed", s0_fire && !s0_use_flow_vec && s0_saddr(VAddrBits-1, 12) =/= s0_stin.src(0)(VAddrBits-1, 12)) 486 XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && !s0_use_flow_vec && s0_saddr(VAddrBits-1, 12) === s0_stin.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 487 XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && !s0_use_flow_vec && s0_saddr(VAddrBits-1, 12) =/= s0_stin.src(0)(VAddrBits-1, 12) && s0_isFirstIssue) 488 489 XSPerfAccumulate("s1_in_valid", s1_valid) 490 XSPerfAccumulate("s1_in_fire", s1_fire) 491 XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 492 XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 493 XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 494 // end 495}