1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import utility._ 24import xiangshan.ExceptionNO._ 25import xiangshan._ 26import xiangshan.backend.fu.PMPRespBundle 27import xiangshan.cache._ 28import xiangshan.cache.dcache.ReplayCarry 29import xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp} 30 31class LoadToLsqFastIO(implicit p: Parameters) extends XSBundle { 32 val valid = Output(Bool()) 33 val ld_ld_check_ok = Output(Bool()) 34 val st_ld_check_ok = Output(Bool()) 35 val cache_bank_no_conflict = Output(Bool()) 36 val ld_idx = Output(UInt(log2Ceil(LoadQueueSize).W)) 37} 38 39class LoadToLsqSlowIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 40 val valid = Output(Bool()) 41 val tlb_hited = Output(Bool()) 42 val st_ld_check_ok = Output(Bool()) 43 val cache_no_replay = Output(Bool()) 44 val forward_data_valid = Output(Bool()) 45 val cache_hited = Output(Bool()) 46 val can_forward_full_data = Output(Bool()) 47 val ld_idx = Output(UInt(log2Ceil(LoadQueueSize).W)) 48 val data_invalid_sq_idx = Output(UInt(log2Ceil(StoreQueueSize).W)) 49 val replayCarry = Output(new ReplayCarry) 50 val miss_mshr_id = Output(UInt(log2Up(cfg.nMissEntries).W)) 51 val data_in_last_beat = Output(Bool()) 52} 53 54class LoadToLsqIO(implicit p: Parameters) extends XSBundle { 55 val loadIn = ValidIO(new LqWriteBundle) 56 val loadPaddrIn = ValidIO(new LqPaddrWriteBundle) 57 val loadVaddrIn = ValidIO(new LqVaddrWriteBundle) 58 val ldout = Flipped(DecoupledIO(new ExuOutput)) 59 val ldRawData = Input(new LoadDataFromLQBundle) 60 val s2_load_data_forwarded = Output(Bool()) 61 val s3_delayed_load_error = Output(Bool()) 62 val s2_dcache_require_replay = Output(Bool()) 63 val s3_replay_from_fetch = Output(Bool()) // update uop.ctrl.replayInst in load queue in s3 64 val forward = new PipeLoadForwardQueryIO 65 val loadViolationQuery = new LoadViolationQueryIO 66 val trigger = Flipped(new LqTriggerIO) 67 68 // for load replay 69 val replayFast = new LoadToLsqFastIO 70 val replaySlow = new LoadToLsqSlowIO 71} 72 73class LoadToLoadIO(implicit p: Parameters) extends XSBundle { 74 // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 75 val data = UInt(XLEN.W) 76 val valid = Bool() 77} 78 79class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 80 val tdata2 = Input(UInt(64.W)) 81 val matchType = Input(UInt(2.W)) 82 val tEnable = Input(Bool()) // timing is calculated before this 83 val addrHit = Output(Bool()) 84 val lastDataHit = Output(Bool()) 85} 86 87// Load Pipeline Stage 0 88// Generate addr, use addr to query DCache and DTLB 89class LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters{ 90 val io = IO(new Bundle() { 91 val in = Flipped(Decoupled(new ExuInput)) 92 val out = Decoupled(new LsPipelineBundle) 93 val prefetch_in = Flipped(ValidIO(new L1PrefetchReq)) 94 val dtlbReq = DecoupledIO(new TlbReq) 95 val dcacheReq = DecoupledIO(new DCacheWordReq) 96 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 97 val isFirstIssue = Input(Bool()) 98 val fastpath = Input(new LoadToLoadIO) 99 val s0_kill = Input(Bool()) 100 // wire from lq to load pipeline 101 val lsqOut = Flipped(Decoupled(new LsPipelineBundle)) 102 103 val s0_sqIdx = Output(new SqPtr) 104 }) 105 require(LoadPipelineWidth == exuParameters.LduCnt) 106 107 // there are three sources of load pipeline's input 108 // * 1. load issued by RS (io.in) 109 // * 2. load replayed by LSQ (io.lsqOut) 110 // * 3. load try pointchaising when no issued or replayed load (io.fastpath) 111 112 // the priority is 113 // 2 > 1 > 3 114 // now in S0, choise a load according to priority 115 116 val s0_vaddr = Wire(UInt(VAddrBits.W)) 117 val s0_mask = Wire(UInt(8.W)) 118 val s0_uop = Wire(new MicroOp) 119 val s0_isFirstIssue = Wire(Bool()) 120 val s0_rsIdx = Wire(UInt(log2Up(IssQueSize).W)) 121 val s0_sqIdx = Wire(new SqPtr) 122 val s0_replayCarry = Wire(new ReplayCarry) 123 // default value 124 s0_replayCarry.valid := false.B 125 s0_replayCarry.real_way_en := 0.U 126 127 io.s0_sqIdx := s0_sqIdx 128 129 val tryFastpath = WireInit(false.B) 130 131 val s0_valid = Wire(Bool()) 132 133 s0_valid := io.in.valid || io.lsqOut.valid || tryFastpath 134 135 // assign default value 136 s0_uop := DontCare 137 138 when(io.lsqOut.valid) { 139 s0_vaddr := io.lsqOut.bits.vaddr 140 s0_mask := io.lsqOut.bits.mask 141 s0_uop := io.lsqOut.bits.uop 142 s0_isFirstIssue := io.lsqOut.bits.isFirstIssue 143 s0_rsIdx := io.lsqOut.bits.rsIdx 144 s0_sqIdx := io.lsqOut.bits.uop.sqIdx 145 s0_replayCarry := io.lsqOut.bits.replayCarry 146 }.elsewhen(io.in.valid) { 147 val imm12 = io.in.bits.uop.ctrl.imm(11, 0) 148 s0_vaddr := io.in.bits.src(0) + SignExt(imm12, VAddrBits) 149 s0_mask := genWmask(s0_vaddr, io.in.bits.uop.ctrl.fuOpType(1,0)) 150 s0_uop := io.in.bits.uop 151 s0_isFirstIssue := io.isFirstIssue 152 s0_rsIdx := io.rsIdx 153 s0_sqIdx := io.in.bits.uop.sqIdx 154 155 }.otherwise { 156 if (EnableLoadToLoadForward) { 157 tryFastpath := io.fastpath.valid 158 // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 159 s0_vaddr := io.fastpath.data 160 // Assume the pointer chasing is always ld. 161 s0_uop.ctrl.fuOpType := LSUOpType.ld 162 s0_mask := genWmask(0.U, LSUOpType.ld) 163 // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing 164 // because these signals will be updated in S1 165 s0_isFirstIssue := DontCare 166 s0_rsIdx := DontCare 167 s0_sqIdx := DontCare 168 } 169 } 170 171 // io.lsqOut has highest priority 172 io.lsqOut.ready := (io.out.ready && io.dcacheReq.ready) 173 174 val isPrefetch = WireInit(LSUOpType.isPrefetch(s0_uop.ctrl.fuOpType)) 175 val isPrefetchRead = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_r) 176 val isPrefetchWrite = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_w) 177 val isHWPrefetch = WireInit(false.B) 178 179 // query DTLB 180 io.dtlbReq.valid := s0_valid || io.prefetch_in.valid 181 io.dtlbReq.bits.vaddr := s0_vaddr 182 io.dtlbReq.bits.cmd := TlbCmd.read 183 io.dtlbReq.bits.size := LSUOpType.size(s0_uop.ctrl.fuOpType) 184 io.dtlbReq.bits.kill := DontCare 185 io.dtlbReq.bits.debug.robIdx := s0_uop.robIdx 186 io.dtlbReq.bits.no_translate := false.B 187 io.dtlbReq.bits.debug.pc := s0_uop.cf.pc 188 io.dtlbReq.bits.debug.isFirstIssue := s0_isFirstIssue 189 190 // query DCache 191 io.dcacheReq.valid := s0_valid || io.prefetch_in.valid 192 when (isPrefetchRead) { 193 io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFR 194 }.elsewhen (isPrefetchWrite) { 195 io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFW 196 }.otherwise { 197 io.dcacheReq.bits.cmd := MemoryOpConstants.M_XRD 198 } 199 io.dcacheReq.bits.addr := s0_vaddr 200 io.dcacheReq.bits.mask := s0_mask 201 io.dcacheReq.bits.data := DontCare 202 when(isPrefetch) { 203 io.dcacheReq.bits.instrtype := DCACHE_PREFETCH_SOURCE.U 204 }.otherwise { 205 io.dcacheReq.bits.instrtype := LOAD_SOURCE.U 206 } 207 io.dcacheReq.bits.replayCarry := s0_replayCarry 208 209 // TODO: update cache meta 210 io.dcacheReq.bits.id := DontCare 211 212 // prefetch ctrl signal gen 213 val have_confident_hw_prefetch = io.prefetch_in.valid && (io.prefetch_in.bits.confidence > 0.U) 214 val hw_prefetch_override = io.prefetch_in.valid && 215 ((io.prefetch_in.bits.confidence > 0.U) || !io.in.valid) 216 217 // load req may come from: 218 // 1) normal read / software prefetch from RS (io.in.valid) 219 // 2) load to load fast path (tryFastpath) 220 // 3) hardware prefetch from prefetchor (hw_prefetch_override) 221 io.out.valid := (s0_valid || hw_prefetch_override) && io.dcacheReq.ready && !io.s0_kill 222 223 io.out.bits := DontCare 224 io.out.bits.vaddr := s0_vaddr 225 io.out.bits.mask := s0_mask 226 io.out.bits.uop := s0_uop 227 io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) := !addrAligned 228 io.out.bits.rsIdx := s0_rsIdx 229 io.out.bits.isFirstIssue := s0_isFirstIssue 230 io.out.bits.isPrefetch := isPrefetch 231 io.out.bits.isHWPrefetch := isHWPrefetch 232 io.out.bits.isLoadReplay := io.lsqOut.valid 233 io.out.bits.mshrid := io.lsqOut.bits.mshrid 234 io.out.bits.forward_tlDchannel := io.lsqOut.valid && io.lsqOut.bits.forward_tlDchannel 235 236 when (hw_prefetch_override) { 237 // vaddr based index for dcache 238 io.out.bits.vaddr := io.prefetch_in.bits.getVaddr() 239 io.dcacheReq.bits.addr := io.prefetch_in.bits.getVaddr() 240 // dtlb 241 // send paddr to dcache, send a no_translate signal 242 io.dtlbReq.bits.vaddr := io.prefetch_in.bits.paddr 243 io.dtlbReq.bits.cmd := Mux(io.prefetch_in.bits.is_store, TlbCmd.write, TlbCmd.read) 244 io.dtlbReq.bits.no_translate := true.B 245 // ctrl signal 246 isPrefetch := true.B 247 isHWPrefetch := true.B 248 isPrefetchRead := !io.prefetch_in.bits.is_store 249 isPrefetchWrite := io.prefetch_in.bits.is_store 250 } 251 252 // io.in can fire only when: 253 // 1) there is no lsq-replayed load 254 // 2) there is no high confidence prefetch request 255 io.in.ready := (io.out.ready && io.dcacheReq.ready && !io.lsqOut.valid && !have_confident_hw_prefetch) 256 257 XSDebug(io.dcacheReq.fire, 258 p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 259 ) 260 XSPerfAccumulate("in_valid", io.in.valid) 261 XSPerfAccumulate("in_fire", io.in.fire) 262 XSPerfAccumulate("in_fire_first_issue", io.in.valid && io.isFirstIssue) 263 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready) 264 XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready) 265 XSPerfAccumulate("addr_spec_success", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12)) 266 XSPerfAccumulate("addr_spec_failed", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12)) 267 XSPerfAccumulate("addr_spec_success_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 268 XSPerfAccumulate("addr_spec_failed_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 269 XSPerfAccumulate("forward_tlDchannel", io.out.bits.forward_tlDchannel) 270 XSPerfAccumulate("hardware_prefetch_fire", io.out.fire && isPrefetch && hw_prefetch_override) 271 XSPerfAccumulate("software_prefetch_fire", io.out.fire && isPrefetch && !hw_prefetch_override) 272 XSPerfAccumulate("hardware_prefetch_blocked", io.prefetch_in.valid && !hw_prefetch_override) 273 XSPerfAccumulate("hardware_prefetch_total", io.prefetch_in.valid) 274} 275 276 277// Load Pipeline Stage 1 278// TLB resp (send paddr to dcache) 279class LoadUnit_S1(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 280 val io = IO(new Bundle() { 281 val in = Flipped(Decoupled(new LsPipelineBundle)) 282 val s1_kill = Input(Bool()) 283 val out = Decoupled(new LsPipelineBundle) 284 val dtlbResp = Flipped(DecoupledIO(new TlbResp(2))) 285 val lsuPAddr = Output(UInt(PAddrBits.W)) 286 val dcachePAddr = Output(UInt(PAddrBits.W)) 287 val dcacheKill = Output(Bool()) 288 val dcacheBankConflict = Input(Bool()) 289 val fullForwardFast = Output(Bool()) 290 val sbuffer = new LoadForwardQueryIO 291 val lsq = new PipeLoadForwardQueryIO 292 val loadViolationQueryReq = Decoupled(new LoadViolationQueryReq) 293 val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO))) 294 val rsFeedback = ValidIO(new RSFeedback) 295 val replayFast = new LoadToLsqFastIO 296 val csrCtrl = Flipped(new CustomCSRCtrlIO) 297 val needLdVioCheckRedo = Output(Bool()) 298 val needReExecute = Output(Bool()) 299 }) 300 301 val s1_uop = io.in.bits.uop 302 val s1_paddr_dup_lsu = io.dtlbResp.bits.paddr(0) 303 val s1_paddr_dup_dcache = io.dtlbResp.bits.paddr(1) 304 // af & pf exception were modified below. 305 val s1_exception = ExceptionNO.selectByFu(io.out.bits.uop.cf.exceptionVec, lduCfg).asUInt.orR 306 val s1_tlb_miss = io.dtlbResp.bits.miss 307 val s1_mask = io.in.bits.mask 308 val s1_is_prefetch = io.in.bits.isPrefetch 309 val s1_is_hw_prefetch = io.in.bits.isHWPrefetch 310 val s1_bank_conflict = io.dcacheBankConflict 311 312 io.out.bits := io.in.bits // forwardXX field will be updated in s1 313 314 io.dtlbResp.ready := true.B 315 316 io.lsuPAddr := s1_paddr_dup_lsu 317 io.dcachePAddr := s1_paddr_dup_dcache 318 //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio 319 io.dcacheKill := s1_tlb_miss || s1_exception || io.s1_kill 320 // load forward query datapath 321 io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_hw_prefetch) 322 io.sbuffer.vaddr := io.in.bits.vaddr 323 io.sbuffer.paddr := s1_paddr_dup_lsu 324 io.sbuffer.uop := s1_uop 325 io.sbuffer.sqIdx := s1_uop.sqIdx 326 io.sbuffer.mask := s1_mask 327 io.sbuffer.pc := s1_uop.cf.pc // FIXME: remove it 328 329 io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_hw_prefetch) 330 io.lsq.vaddr := io.in.bits.vaddr 331 io.lsq.paddr := s1_paddr_dup_lsu 332 io.lsq.uop := s1_uop 333 io.lsq.sqIdx := s1_uop.sqIdx 334 io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0 335 io.lsq.mask := s1_mask 336 io.lsq.pc := s1_uop.cf.pc // FIXME: remove it 337 338 // ld-ld violation query 339 io.loadViolationQueryReq.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_hw_prefetch) 340 io.loadViolationQueryReq.bits.paddr := s1_paddr_dup_lsu 341 io.loadViolationQueryReq.bits.uop := s1_uop 342 343 // st-ld violation query 344 val needReExecuteVec = Wire(Vec(StorePipelineWidth, Bool())) 345 val needReExecute = Wire(Bool()) 346 347 for (w <- 0 until StorePipelineWidth) { 348 // needReExecute valid when 349 // 1. ReExecute query request valid. 350 // 2. Load instruction is younger than requestors(store instructions). 351 // 3. Physical address match. 352 // 4. Data contains. 353 354 needReExecuteVec(w) := io.reExecuteQuery(w).valid && 355 isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) && 356 !s1_tlb_miss && 357 (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) && 358 (s1_mask & io.reExecuteQuery(w).bits.mask).orR 359 } 360 needReExecute := needReExecuteVec.asUInt.orR 361 io.needReExecute := needReExecute 362 363 // Generate forwardMaskFast to wake up insts earlier 364 val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt 365 io.fullForwardFast := ((~forwardMaskFast).asUInt & s1_mask) === 0.U 366 367 // Generate feedback signal caused by: 368 // * dcache bank conflict 369 // * need redo ld-ld violation check 370 val needLdVioCheckRedo = io.loadViolationQueryReq.valid && 371 !io.loadViolationQueryReq.ready && 372 RegNext(io.csrCtrl.ldld_vio_check_enable) 373 io.needLdVioCheckRedo := needLdVioCheckRedo 374 375 // make nanhu rs feedback port happy 376 // if a load flow comes from rs, always feedback hit (no need to replay from rs) 377 io.rsFeedback.valid := Mux(io.in.bits.isLoadReplay, false.B, io.in.valid && !io.s1_kill && !s1_is_prefetch) 378 io.rsFeedback.bits.hit := true.B // we have found s1_bank_conflict / re do ld-ld violation check 379 io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx 380 io.rsFeedback.bits.flushState := io.in.bits.ptwBack 381 io.rsFeedback.bits.sourceType := Mux(s1_bank_conflict, RSFeedbackType.bankConflict, RSFeedbackType.ldVioCheckRedo) 382 io.rsFeedback.bits.dataInvalidSqIdx := DontCare 383 384 // request rep-lay from load replay queue, fast port 385 io.replayFast.valid := io.in.valid && !io.s1_kill 386 io.replayFast.ld_ld_check_ok := !needLdVioCheckRedo 387 io.replayFast.st_ld_check_ok := !needReExecute 388 io.replayFast.cache_bank_no_conflict := !s1_bank_conflict 389 io.replayFast.ld_idx := io.in.bits.uop.lqIdx.value 390 391 // if replay is detected in load_s1, 392 // load inst will be canceled immediately 393 io.out.valid := io.in.valid && (!needLdVioCheckRedo && !s1_bank_conflict && !needReExecute) && !io.s1_kill 394 io.out.bits.paddr := s1_paddr_dup_lsu 395 io.out.bits.tlbMiss := s1_tlb_miss 396 397 // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 398 // af & pf exception were modified 399 io.out.bits.uop.cf.exceptionVec(loadPageFault) := io.dtlbResp.bits.excp(0).pf.ld 400 io.out.bits.uop.cf.exceptionVec(loadAccessFault) := io.dtlbResp.bits.excp(0).af.ld 401 402 io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack 403 io.out.bits.rsIdx := io.in.bits.rsIdx 404 405 io.in.ready := !io.in.valid || io.out.ready 406 407 XSPerfAccumulate("in_valid", io.in.valid) 408 XSPerfAccumulate("in_fire", io.in.fire) 409 XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 410 XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss) 411 XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue) 412 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 413} 414 415// Load Pipeline Stage 2 416// DCache resp 417class LoadUnit_S2(implicit p: Parameters) extends XSModule with HasLoadHelper with HasCircularQueuePtrHelper with HasDCacheParameters { 418 val io = IO(new Bundle() { 419 val in = Flipped(Decoupled(new LsPipelineBundle)) 420 val out = Decoupled(new LsPipelineBundle) 421 val rsFeedback = ValidIO(new RSFeedback) 422 val replaySlow = new LoadToLsqSlowIO 423 val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp)) 424 val pmpResp = Flipped(new PMPRespBundle()) 425 val lsq = new LoadForwardQueryIO 426 val dataInvalidSqIdx = Input(UInt()) 427 val sbuffer = new LoadForwardQueryIO 428 val dataForwarded = Output(Bool()) 429 val s2_dcache_require_replay = Output(Bool()) 430 val fullForward = Output(Bool()) 431 val dcache_kill = Output(Bool()) 432 val s3_delayed_load_error = Output(Bool()) 433 val loadViolationQueryResp = Flipped(Valid(new LoadViolationQueryResp)) 434 val csrCtrl = Flipped(new CustomCSRCtrlIO) 435 val sentFastUop = Input(Bool()) 436 val static_pm = Input(Valid(Bool())) // valid for static, bits for mmio 437 val s2_can_replay_from_fetch = Output(Bool()) // dirty code 438 val loadDataFromDcache = Output(new LoadDataFromDcacheBundle) 439 val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO))) 440 val needReExecute = Output(Bool()) 441 // forward tilelink D channel 442 val forward_D = Input(Bool()) 443 val forwardData_D = Input(Vec(8, UInt(8.W))) 444 445 // forward mshr data 446 val forward_mshr = Input(Bool()) 447 val forwardData_mshr = Input(Vec(8, UInt(8.W))) 448 449 // indicate whether forward tilelink D channel or mshr data is valid 450 val forward_result_valid = Input(Bool()) 451 }) 452 453 val pmp = WireInit(io.pmpResp) 454 when (io.static_pm.valid) { 455 pmp.ld := false.B 456 pmp.st := false.B 457 pmp.instr := false.B 458 pmp.mmio := io.static_pm.bits 459 } 460 461 val s2_is_prefetch = io.in.bits.isPrefetch 462 val s2_is_hw_prefetch = io.in.bits.isHWPrefetch 463 464 val forward_D_or_mshr_valid = io.forward_result_valid && (io.forward_D || io.forward_mshr) 465 466 // assert(!reset && io.forward_D && io.forward_mshr && io.in.valid && io.in.bits.forward_tlDchannel, "forward D and mshr at the same time") 467 468 // exception that may cause load addr to be invalid / illegal 469 // 470 // if such exception happen, that inst and its exception info 471 // will be force writebacked to rob 472 val s2_exception_vec = WireInit(io.in.bits.uop.cf.exceptionVec) 473 s2_exception_vec(loadAccessFault) := io.in.bits.uop.cf.exceptionVec(loadAccessFault) || pmp.ld 474 // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered) 475 when (s2_is_prefetch) { 476 s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 477 } 478 val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, lduCfg).asUInt.orR && !io.in.bits.tlbMiss 479 480 // writeback access fault caused by ecc error / bus error 481 // 482 // * ecc data error is slow to generate, so we will not use it until load stage 3 483 // * in load stage 3, an extra signal io.load_error will be used to 484 485 // now cache ecc error will raise an access fault 486 // at the same time, error info (including error paddr) will be write to 487 // an customized CSR "CACHE_ERROR" 488 if (EnableAccurateLoadError) { 489 io.s3_delayed_load_error := io.dcacheResp.bits.error_delayed && 490 io.csrCtrl.cache_error_enable && 491 RegNext(io.out.valid) 492 } else { 493 io.s3_delayed_load_error := false.B 494 } 495 496 val actually_mmio = pmp.mmio 497 val s2_uop = io.in.bits.uop 498 val s2_mask = io.in.bits.mask 499 val s2_paddr = io.in.bits.paddr 500 val s2_tlb_miss = io.in.bits.tlbMiss 501 val s2_mmio = !s2_is_prefetch && actually_mmio && !s2_exception 502 val s2_cache_miss = io.dcacheResp.bits.miss && !forward_D_or_mshr_valid 503 val s2_cache_replay = io.dcacheResp.bits.replay && !forward_D_or_mshr_valid 504 val s2_cache_tag_error = io.dcacheResp.bits.tag_error 505 val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid 506 val s2_ldld_violation = io.loadViolationQueryResp.valid && 507 io.loadViolationQueryResp.bits.have_violation && 508 RegNext(io.csrCtrl.ldld_vio_check_enable) 509 val s2_data_invalid = io.lsq.dataInvalid && !s2_ldld_violation && !s2_exception 510 511 io.dcache_kill := pmp.ld || pmp.mmio // move pmp resp kill to outside 512 io.dcacheResp.ready := true.B 513 val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio || s2_is_prefetch) 514 assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid)), "DCache response got lost") 515 516 // merge forward result 517 // lsq has higher priority than sbuffer 518 val forwardMask = Wire(Vec(8, Bool())) 519 val forwardData = Wire(Vec(8, UInt(8.W))) 520 521 val fullForward = ((~forwardMask.asUInt).asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid 522 io.lsq := DontCare 523 io.sbuffer := DontCare 524 io.fullForward := fullForward 525 526 // generate XLEN/8 Muxs 527 for (i <- 0 until XLEN / 8) { 528 forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i) 529 forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i)) 530 } 531 532 XSDebug(io.out.fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 533 s2_uop.cf.pc, 534 io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt, 535 io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt 536 ) 537 538 // data merge 539 // val rdataVec = VecInit((0 until XLEN / 8).map(j => 540 // Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j)) 541 // )) // s2_rdataVec will be write to load queue 542 // val rdata = rdataVec.asUInt 543 // val rdataSel = LookupTree(s2_paddr(2, 0), List( 544 // "b000".U -> rdata(63, 0), 545 // "b001".U -> rdata(63, 8), 546 // "b010".U -> rdata(63, 16), 547 // "b011".U -> rdata(63, 24), 548 // "b100".U -> rdata(63, 32), 549 // "b101".U -> rdata(63, 40), 550 // "b110".U -> rdata(63, 48), 551 // "b111".U -> rdata(63, 56) 552 // )) 553 // val rdataPartialLoad = rdataHelper(s2_uop, rdataSel) // s2_rdataPartialLoad is not used 554 555 io.out.valid := io.in.valid && !s2_tlb_miss && !s2_data_invalid && !io.needReExecute !s2_is_hw_prefetch 556 // write_lq_safe is needed by dup logic 557 // io.write_lq_safe := !s2_tlb_miss && !s2_data_invalid 558 // Inst will be canceled in store queue / lsq, 559 // so we do not need to care about flush in load / store unit's out.valid 560 io.out.bits := io.in.bits 561 // io.out.bits.data := rdataPartialLoad 562 io.out.bits.data := 0.U // data will be generated in load_s3 563 // when exception occurs, set it to not miss and let it write back to rob (via int port) 564 if (EnableFastForward) { 565 io.out.bits.miss := s2_cache_miss && 566 !s2_exception && 567 !fullForward && 568 !s2_is_prefetch 569 } else { 570 io.out.bits.miss := s2_cache_miss && 571 !s2_exception && 572 !s2_is_prefetch 573 } 574 io.out.bits.uop.ctrl.fpWen := io.in.bits.uop.ctrl.fpWen && !s2_exception 575 576 // val s2_loadDataFromDcache = new LoadDataFromDcacheBundle 577 // s2_loadDataFromDcache.forwardMask := forwardMask 578 // s2_loadDataFromDcache.forwardData := forwardData 579 // s2_loadDataFromDcache.uop := io.out.bits.uop 580 // s2_loadDataFromDcache.addrOffset := s2_paddr(2, 0) 581 // // forward D or mshr 582 // s2_loadDataFromDcache.forward_D := io.forward_D 583 // s2_loadDataFromDcache.forwardData_D := io.forwardData_D 584 // s2_loadDataFromDcache.forward_mshr := io.forward_mshr 585 // s2_loadDataFromDcache.forwardData_mshr := io.forwardData_mshr 586 // s2_loadDataFromDcache.forward_result_valid := io.forward_result_valid 587 // io.loadDataFromDcache := RegEnable(s2_loadDataFromDcache, io.in.valid) 588 io.loadDataFromDcache.respDcacheData := io.dcacheResp.bits.data_delayed 589 io.loadDataFromDcache.forwardMask := RegEnable(forwardMask, io.in.valid) 590 io.loadDataFromDcache.forwardData := RegEnable(forwardData, io.in.valid) 591 io.loadDataFromDcache.uop := RegEnable(io.out.bits.uop, io.in.valid) 592 io.loadDataFromDcache.addrOffset := RegEnable(s2_paddr(2, 0), io.in.valid) 593 // forward D or mshr 594 io.loadDataFromDcache.forward_D := RegEnable(io.forward_D, io.in.valid) 595 io.loadDataFromDcache.forwardData_D := RegEnable(io.forwardData_D, io.in.valid) 596 io.loadDataFromDcache.forward_mshr := RegEnable(io.forward_mshr, io.in.valid) 597 io.loadDataFromDcache.forwardData_mshr := RegEnable(io.forwardData_mshr, io.in.valid) 598 io.loadDataFromDcache.forward_result_valid := RegEnable(io.forward_result_valid, io.in.valid) 599 600 io.s2_can_replay_from_fetch := !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 601 // if forward fail, replay this inst from fetch 602 val debug_forwardFailReplay = s2_forward_fail && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 603 // if ld-ld violation is detected, replay from this inst from fetch 604 val debug_ldldVioReplay = s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 605 // io.out.bits.uop.ctrl.replayInst := false.B 606 607 io.out.bits.mmio := s2_mmio 608 io.out.bits.uop.ctrl.flushPipe := s2_mmio && io.sentFastUop 609 io.out.bits.uop.cf.exceptionVec := s2_exception_vec // cache error not included 610 611 // For timing reasons, sometimes we can not let 612 // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward 613 // We use io.dataForwarded instead. It means: 614 // 1. Forward logic have prepared all data needed, 615 // and dcache query is no longer needed. 616 // 2. ... or data cache tag error is detected, this kind of inst 617 // will not update miss queue. That is to say, if miss, that inst 618 // may not be refilled 619 // Such inst will be writebacked from load queue. 620 io.dataForwarded := s2_cache_miss && !s2_exception && 621 (fullForward || io.csrCtrl.cache_error_enable && s2_cache_tag_error) 622 // io.out.bits.forwardX will be send to lq 623 io.out.bits.forwardMask := forwardMask 624 // data from dcache is not included in io.out.bits.forwardData 625 io.out.bits.forwardData := forwardData 626 627 io.in.ready := io.out.ready || !io.in.valid 628 629 630 // st-ld violation query 631 val needReExecuteVec = Wire(Vec(StorePipelineWidth, Bool())) 632 val needReExecute = Wire(Bool()) 633 634 for (i <- 0 until StorePipelineWidth) { 635 // NeedFastRecovery Valid when 636 // 1. Fast recovery query request Valid. 637 // 2. Load instruction is younger than requestors(store instructions). 638 // 3. Physical address match. 639 // 4. Data contains. 640 needReExecuteVec(i) := io.reExecuteQuery(i).valid && 641 isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(i).bits.robIdx) && 642 !s2_tlb_miss && 643 (s2_paddr(PAddrBits-1,3) === io.reExecuteQuery(i).bits.paddr(PAddrBits-1, 3)) && 644 (s2_mask & io.reExecuteQuery(i).bits.mask).orR 645 } 646 needReExecute := needReExecuteVec.asUInt.orR 647 io.needReExecute := needReExecute 648 649 // rs slow feedback port in nanhu is not used for now 650 io.rsFeedback.valid := false.B 651 io.rsFeedback.bits := DontCare 652 653 // request rep-lay from load replay queue, fast port 654 io.replaySlow.valid := io.in.valid 655 io.replaySlow.tlb_hited := !s2_tlb_miss 656 io.replaySlow.st_ld_check_ok := !needReExecute 657 if (EnableFastForward) { 658 io.replaySlow.cache_no_replay := !s2_cache_replay || s2_is_prefetch || s2_mmio || s2_exception || fullForward 659 }else { 660 io.replaySlow.cache_no_replay := !s2_cache_replay || s2_is_prefetch || s2_mmio || s2_exception || io.dataForwarded 661 } 662 io.replaySlow.forward_data_valid := !s2_data_invalid || s2_is_prefetch 663 io.replaySlow.cache_hited := !io.out.bits.miss || io.out.bits.mmio 664 io.replaySlow.can_forward_full_data := io.dataForwarded 665 io.replaySlow.ld_idx := io.in.bits.uop.lqIdx.value 666 io.replaySlow.data_invalid_sq_idx := io.dataInvalidSqIdx 667 io.replaySlow.replayCarry := io.dcacheResp.bits.replayCarry 668 io.replaySlow.miss_mshr_id := io.dcacheResp.bits.mshr_id 669 io.replaySlow.data_in_last_beat := io.in.bits.paddr(log2Up(refillBytes)) 670 671 // s2_cache_replay is quite slow to generate, send it separately to LQ 672 if (EnableFastForward) { 673 io.s2_dcache_require_replay := s2_cache_replay && !fullForward 674 } else { 675 io.s2_dcache_require_replay := s2_cache_replay && 676 s2_need_replay_from_rs && 677 !io.dataForwarded && 678 !s2_is_prefetch && 679 io.out.bits.miss 680 } 681 682 XSPerfAccumulate("in_valid", io.in.valid) 683 XSPerfAccumulate("in_fire", io.in.fire) 684 XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 685 XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss) 686 XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue) 687 XSPerfAccumulate("full_forward", io.in.valid && fullForward) 688 XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward) 689 XSPerfAccumulate("replay", io.rsFeedback.valid && !io.rsFeedback.bits.hit) 690 XSPerfAccumulate("replay_tlb_miss", io.rsFeedback.valid && !io.rsFeedback.bits.hit && s2_tlb_miss) 691 XSPerfAccumulate("replay_cache", io.rsFeedback.valid && !io.rsFeedback.bits.hit && !s2_tlb_miss && s2_cache_replay) 692 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 693 XSPerfAccumulate("replay_from_fetch_forward", io.out.valid && debug_forwardFailReplay) 694 XSPerfAccumulate("replay_from_fetch_load_vio", io.out.valid && debug_ldldVioReplay) 695 XSPerfAccumulate("replay_lq", io.replaySlow.valid && (!io.replaySlow.tlb_hited || !io.replaySlow.cache_no_replay || !io.replaySlow.forward_data_valid)) 696 XSPerfAccumulate("replay_tlb_miss_lq", io.replaySlow.valid && !io.replaySlow.tlb_hited) 697 XSPerfAccumulate("replay_sl_vio", io.replaySlow.valid && io.replaySlow.tlb_hited && !io.replaySlow.st_ld_check_ok) 698 XSPerfAccumulate("replay_cache_lq", io.replaySlow.valid && io.replaySlow.tlb_hited && io.replaySlow.st_ld_check_ok && !io.replaySlow.cache_no_replay) 699 XSPerfAccumulate("replay_cache_miss_lq", io.replaySlow.valid && !io.replaySlow.cache_hited) 700 XSPerfAccumulate("prefetch", io.in.fire && s2_is_prefetch) 701 XSPerfAccumulate("prefetch_ignored", io.in.fire && s2_is_prefetch && s2_cache_replay) // ignore prefetch for mshr full / miss req port conflict 702 XSPerfAccumulate("prefetch_miss", io.in.fire && s2_is_prefetch && s2_cache_miss) // prefetch req miss in l1 703 XSPerfAccumulate("prefetch_hit", io.in.fire && s2_is_prefetch && !s2_cache_miss) // prefetch req hit in l1 704 // prefetch a missed line in l1, and l1 accepted it 705 XSPerfAccumulate("prefetch_accept", io.in.fire && s2_is_prefetch && s2_cache_miss && !s2_cache_replay) 706} 707 708class LoadUnit(implicit p: Parameters) extends XSModule 709 with HasLoadHelper 710 with HasPerfEvents 711 with HasDCacheParameters 712{ 713 val io = IO(new Bundle() { 714 val ldin = Flipped(Decoupled(new ExuInput)) 715 val ldout = Decoupled(new ExuOutput) 716 val redirect = Flipped(ValidIO(new Redirect)) 717 val feedbackSlow = ValidIO(new RSFeedback) 718 val feedbackFast = ValidIO(new RSFeedback) 719 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 720 val isFirstIssue = Input(Bool()) 721 val dcache = new DCacheLoadIO 722 val sbuffer = new LoadForwardQueryIO 723 val lsq = new LoadToLsqIO 724 val tlDchannel = Input(new DcacheToLduForwardIO) 725 val forward_mshr = Flipped(new LduToMissqueueForwardIO) 726 val refill = Flipped(ValidIO(new Refill)) 727 val fastUop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1, send to RS in load_s2 728 val trigger = Vec(3, new LoadUnitTriggerIO) 729 730 val tlb = new TlbRequestIO(2) 731 val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 732 733 // provide prefetch info 734 val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) 735 736 // hardware prefetch to l1 cache req 737 val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) 738 739 // load to load fast path 740 val fastpathOut = Output(new LoadToLoadIO) 741 val fastpathIn = Input(new LoadToLoadIO) 742 val loadFastMatch = Input(Bool()) 743 val loadFastImm = Input(UInt(12.W)) 744 745 // load ecc 746 val s3_delayed_load_error = Output(Bool()) // load ecc error 747 // Note that io.s3_delayed_load_error and io.lsq.s3_delayed_load_error is different 748 749 // load unit ctrl 750 val csrCtrl = Flipped(new CustomCSRCtrlIO) 751 val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO))) // load replay 752 val lsqOut = Flipped(Decoupled(new LsPipelineBundle)) 753 }) 754 755 val load_s0 = Module(new LoadUnit_S0) 756 val load_s1 = Module(new LoadUnit_S1) 757 val load_s2 = Module(new LoadUnit_S2) 758 759 load_s0.io.lsqOut <> io.lsqOut 760 761 // load s0 762 load_s0.io.in <> io.ldin 763 load_s0.io.dtlbReq <> io.tlb.req 764 load_s0.io.dcacheReq <> io.dcache.req 765 load_s0.io.rsIdx := io.rsIdx 766 load_s0.io.isFirstIssue := io.isFirstIssue 767 load_s0.io.s0_kill := false.B 768 769 // we try pointerchasing when: 770 // 1) no rs-issued load 771 // 2) no LSQ replayed load 772 // 3) no prefetch request 773 val s0_tryPointerChasing = !io.ldin.valid && !io.lsqOut.valid && io.fastpathIn.valid && !io.prefetch_req.valid 774 val s0_pointerChasingVAddr = io.fastpathIn.data(5, 0) +& io.loadFastImm(5, 0) 775 load_s0.io.fastpath.valid := io.fastpathIn.valid 776 load_s0.io.fastpath.data := Cat(io.fastpathIn.data(XLEN-1, 6), s0_pointerChasingVAddr(5,0)) 777 778 val s1_data = PipelineConnect(load_s0.io.out, load_s1.io.in, true.B, 779 load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect) && !s0_tryPointerChasing).get 780 781 // load s1 782 // update s1_kill when any source has valid request 783 load_s1.io.s1_kill := RegEnable(load_s0.io.s0_kill, false.B, io.ldin.valid || io.lsqOut.valid || io.fastpathIn.valid) 784 io.tlb.req_kill := load_s1.io.s1_kill 785 load_s1.io.dtlbResp <> io.tlb.resp 786 io.dcache.s1_paddr_dup_lsu <> load_s1.io.lsuPAddr 787 io.dcache.s1_paddr_dup_dcache <> load_s1.io.dcachePAddr 788 io.dcache.s1_kill := load_s1.io.dcacheKill 789 load_s1.io.sbuffer <> io.sbuffer 790 load_s1.io.lsq <> io.lsq.forward 791 load_s1.io.loadViolationQueryReq <> io.lsq.loadViolationQuery.req 792 load_s1.io.dcacheBankConflict <> io.dcache.s1_bank_conflict 793 load_s1.io.csrCtrl <> io.csrCtrl 794 load_s1.io.reExecuteQuery := io.reExecuteQuery 795 // provide paddr and vaddr for lq 796 io.lsq.loadPaddrIn.valid := load_s1.io.out.valid && !load_s1.io.out.bits.isHWPrefetch 797 io.lsq.loadPaddrIn.bits.lqIdx := load_s1.io.out.bits.uop.lqIdx 798 io.lsq.loadPaddrIn.bits.paddr := load_s1.io.lsuPAddr 799 800 io.lsq.loadVaddrIn.valid := load_s1.io.in.valid && !load_s1.io.s1_kill 801 io.lsq.loadVaddrIn.bits.lqIdx := load_s1.io.out.bits.uop.lqIdx 802 io.lsq.loadVaddrIn.bits.vaddr := load_s1.io.out.bits.vaddr 803 804 // when S0 has opportunity to try pointerchasing, make sure it truely goes to S1 805 // which is S0's out is ready and dcache is ready 806 val s0_doTryPointerChasing = s0_tryPointerChasing && load_s0.io.out.ready && load_s0.io.dcacheReq.ready 807 val s1_tryPointerChasing = RegNext(s0_doTryPointerChasing, false.B) 808 val s1_pointerChasingVAddr = RegEnable(s0_pointerChasingVAddr, s0_doTryPointerChasing) 809 val cancelPointerChasing = WireInit(false.B) 810 if (EnableLoadToLoadForward) { 811 // Sometimes, we need to cancel the load-load forwarding. 812 // These can be put at S0 if timing is bad at S1. 813 // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 814 val addressMisMatch = s1_pointerChasingVAddr(6) || RegEnable(io.loadFastImm(11, 6).orR, s0_doTryPointerChasing) 815 // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 816 val addressNotAligned = s1_pointerChasingVAddr(2, 0).orR 817 val fuOpTypeIsNotLd = io.ldin.bits.uop.ctrl.fuOpType =/= LSUOpType.ld 818 // Case 2: this is not a valid load-load pair 819 val notFastMatch = RegEnable(!io.loadFastMatch, s0_tryPointerChasing) 820 // Case 3: this load-load uop is cancelled 821 val isCancelled = !io.ldin.valid 822 when (s1_tryPointerChasing) { 823 cancelPointerChasing := addressMisMatch || addressNotAligned || fuOpTypeIsNotLd || notFastMatch || isCancelled 824 load_s1.io.in.bits.uop := io.ldin.bits.uop 825 val spec_vaddr = s1_data.vaddr 826 val vaddr = Cat(spec_vaddr(VAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W)) 827 load_s1.io.in.bits.vaddr := vaddr 828 load_s1.io.in.bits.rsIdx := io.rsIdx 829 load_s1.io.in.bits.isFirstIssue := io.isFirstIssue 830 // We need to replace vaddr(5, 3). 831 val spec_paddr = io.tlb.resp.bits.paddr(0) 832 load_s1.io.dtlbResp.bits.paddr.foreach(_ := Cat(spec_paddr(PAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W))) 833 } 834 when (cancelPointerChasing) { 835 load_s1.io.s1_kill := true.B 836 }.otherwise { 837 load_s0.io.s0_kill := s1_tryPointerChasing && !io.lsqOut.valid 838 when (s1_tryPointerChasing) { 839 io.ldin.ready := true.B 840 } 841 } 842 843 XSPerfAccumulate("load_to_load_forward", s1_tryPointerChasing && !cancelPointerChasing) 844 XSPerfAccumulate("load_to_load_forward_try", s1_tryPointerChasing) 845 XSPerfAccumulate("load_to_load_forward_fail", cancelPointerChasing) 846 XSPerfAccumulate("load_to_load_forward_fail_cancelled", cancelPointerChasing && isCancelled) 847 XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", cancelPointerChasing && !isCancelled && notFastMatch) 848 XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", 849 cancelPointerChasing && !isCancelled && !notFastMatch && fuOpTypeIsNotLd) 850 XSPerfAccumulate("load_to_load_forward_fail_addr_align", 851 cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && addressNotAligned) 852 XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", 853 cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && !addressNotAligned && addressMisMatch) 854 } 855 PipelineConnect(load_s1.io.out, load_s2.io.in, true.B, 856 load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect) || cancelPointerChasing) 857 858 val (forward_D, forwardData_D) = io.tlDchannel.forward(load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel, load_s1.io.out.bits.mshrid, load_s1.io.out.bits.paddr) 859 860 io.forward_mshr.valid := load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel 861 io.forward_mshr.mshrid := load_s1.io.out.bits.mshrid 862 io.forward_mshr.paddr := load_s1.io.out.bits.paddr 863 val (forward_result_valid, forward_mshr, forwardData_mshr) = io.forward_mshr.forward() 864 865 XSPerfAccumulate("successfully_forward_channel_D", forward_D && forward_result_valid) 866 XSPerfAccumulate("successfully_forward_mshr", forward_mshr && forward_result_valid) 867 // load s2 868 load_s2.io.forward_D := forward_D 869 load_s2.io.forwardData_D := forwardData_D 870 load_s2.io.forward_result_valid := forward_result_valid 871 load_s2.io.forward_mshr := forward_mshr 872 load_s2.io.forwardData_mshr := forwardData_mshr 873 io.s2IsPointerChasing := RegEnable(s1_tryPointerChasing && !cancelPointerChasing, load_s1.io.out.fire) 874 io.prefetch_train.bits.fromLsPipelineBundle(load_s2.io.in.bits) 875 // override miss bit 876 io.prefetch_train.bits.miss := io.dcache.resp.bits.miss 877 io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch 878 io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access 879 io.prefetch_train.valid := load_s2.io.in.fire && !load_s2.io.out.bits.mmio && !load_s2.io.in.bits.tlbMiss 880 io.dcache.s2_kill := load_s2.io.dcache_kill // to kill mmio resp which are redirected 881 io.dcache.s2_pc := load_s2.io.out.bits.uop.cf.pc 882 load_s2.io.dcacheResp <> io.dcache.resp 883 load_s2.io.pmpResp <> io.pmp 884 load_s2.io.static_pm := RegNext(io.tlb.resp.bits.static_pm) 885 load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData 886 load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask 887 load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2 888 load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid 889 load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid 890 load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData 891 load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask 892 load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2 893 load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false 894 load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid 895 load_s2.io.dataForwarded <> io.lsq.s2_load_data_forwarded 896 load_s2.io.dataInvalidSqIdx := io.lsq.forward.dataInvalidSqIdx // provide dataInvalidSqIdx to make wakeup faster 897 load_s2.io.loadViolationQueryResp <> io.lsq.loadViolationQuery.resp 898 load_s2.io.csrCtrl <> io.csrCtrl 899 load_s2.io.sentFastUop := io.fastUop.valid 900 load_s2.io.reExecuteQuery := io.reExecuteQuery 901 // feedback bank conflict / ld-vio check struct hazard to rs 902 io.feedbackFast.bits := RegNext(load_s1.io.rsFeedback.bits) 903 io.feedbackFast.valid := RegNext(load_s1.io.rsFeedback.valid && !load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) 904 905 // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 906 val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.s0_sqIdx.value, StoreQueueSize)) 907 // to enable load-load, sqIdxMask must be calculated based on ldin.uop 908 // If the timing here is not OK, load-load forwarding has to be disabled. 909 // Or we calculate sqIdxMask at RS?? 910 io.lsq.forward.sqIdxMask := sqIdxMaskReg 911 if (EnableLoadToLoadForward) { 912 when (s1_tryPointerChasing) { 913 io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 914 } 915 } 916 917 // // use s2_hit_way to select data received in s1 918 // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data)) 919 // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data) 920 921 // now io.fastUop.valid is sent to RS in load_s2 922 val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr) 923 val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side 924 925 io.fastUop.valid := RegNext( 926 !io.dcache.s1_disable_fast_wakeup && // load fast wakeup should be disabled when dcache data read is not ready 927 load_s1.io.in.valid && // valid load request 928 !load_s1.io.in.bits.isHWPrefetch && // is not hardware prefetch req 929 !load_s1.io.s1_kill && // killed by load-load forwarding 930 !load_s1.io.dtlbResp.bits.fast_miss && // not mmio or tlb miss, pf / af not included here 931 !io.lsq.forward.dataInvalidFast // forward failed 932 ) && 933 !RegNext(load_s1.io.needLdVioCheckRedo) && // load-load violation check: load paddr cam struct hazard 934 !RegNext(load_s1.io.needReExecute) && 935 !RegNext(load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) && 936 (load_s2.io.in.valid && !load_s2.io.needReExecute && s2_dcache_hit) // dcache hit in lsu side 937 938 io.fastUop.bits := RegNext(load_s1.io.out.bits.uop) 939 940 XSDebug(load_s0.io.out.valid, 941 p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " + 942 p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n") 943 XSDebug(load_s1.io.out.valid, 944 p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 945 p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n") 946 947 // writeback to LSQ 948 // Current dcache use MSHR 949 // Load queue will be updated at s2 for both hit/miss int/fp load 950 io.lsq.loadIn.valid := load_s2.io.out.valid && !load_s2.io.out.bits.isHWPrefetch 951 // generate LqWriteBundle from LsPipelineBundle 952 io.lsq.loadIn.bits.fromLsPipelineBundle(load_s2.io.out.bits) 953 954 io.lsq.replayFast := load_s1.io.replayFast 955 io.lsq.replaySlow := load_s2.io.replaySlow 956 io.lsq.replaySlow.valid := load_s2.io.replaySlow.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect) 957 958 // generate duplicated load queue data wen 959 val load_s2_valid_vec = RegInit(0.U(6.W)) 960 val load_s2_leftFire = load_s1.io.out.valid && load_s2.io.in.ready 961 // val write_lq_safe = load_s2.io.write_lq_safe 962 load_s2_valid_vec := 0x0.U(6.W) 963 when (load_s2_leftFire && !load_s1.io.out.bits.isHWPrefetch) { load_s2_valid_vec := 0x3f.U(6.W)} // TODO: refactor me 964 when (load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) { load_s2_valid_vec := 0x0.U(6.W) } 965 assert(RegNext((load_s2.io.in.valid === load_s2_valid_vec(0)) || RegNext(load_s1.io.out.bits.isHWPrefetch))) 966 io.lsq.loadIn.bits.lq_data_wen_dup := load_s2_valid_vec.asBools() 967 968 // s2_dcache_require_replay signal will be RegNexted, then used in s3 969 io.lsq.s2_dcache_require_replay := load_s2.io.s2_dcache_require_replay 970 971 // write to rob and writeback bus 972 val s2_wb_valid = load_s2.io.out.valid && !load_s2.io.out.bits.miss && !load_s2.io.out.bits.mmio 973 974 // Int load, if hit, will be writebacked at s2 975 val hitLoadOut = Wire(Valid(new ExuOutput)) 976 hitLoadOut.valid := s2_wb_valid 977 hitLoadOut.bits.uop := load_s2.io.out.bits.uop 978 hitLoadOut.bits.data := load_s2.io.out.bits.data 979 hitLoadOut.bits.redirectValid := false.B 980 hitLoadOut.bits.redirect := DontCare 981 hitLoadOut.bits.debug.isMMIO := load_s2.io.out.bits.mmio 982 hitLoadOut.bits.debug.isPerfCnt := false.B 983 hitLoadOut.bits.debug.paddr := load_s2.io.out.bits.paddr 984 hitLoadOut.bits.debug.vaddr := load_s2.io.out.bits.vaddr 985 hitLoadOut.bits.fflags := DontCare 986 987 load_s2.io.out.ready := true.B 988 989 // load s3 990 val s3_load_wb_meta_reg = RegNext(Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.ldout.bits)) 991 992 // data from load queue refill 993 val s3_loadDataFromLQ = RegEnable(io.lsq.ldRawData, io.lsq.ldout.valid) 994 val s3_rdataLQ = s3_loadDataFromLQ.mergedData() 995 val s3_rdataSelLQ = LookupTree(s3_loadDataFromLQ.addrOffset, List( 996 "b000".U -> s3_rdataLQ(63, 0), 997 "b001".U -> s3_rdataLQ(63, 8), 998 "b010".U -> s3_rdataLQ(63, 16), 999 "b011".U -> s3_rdataLQ(63, 24), 1000 "b100".U -> s3_rdataLQ(63, 32), 1001 "b101".U -> s3_rdataLQ(63, 40), 1002 "b110".U -> s3_rdataLQ(63, 48), 1003 "b111".U -> s3_rdataLQ(63, 56) 1004 )) 1005 val s3_rdataPartialLoadLQ = rdataHelper(s3_loadDataFromLQ.uop, s3_rdataSelLQ) 1006 1007 // data from dcache hit 1008 val s3_loadDataFromDcache = load_s2.io.loadDataFromDcache 1009 val s3_rdataDcache = s3_loadDataFromDcache.mergedData() 1010 val s3_rdataSelDcache = LookupTree(s3_loadDataFromDcache.addrOffset, List( 1011 "b000".U -> s3_rdataDcache(63, 0), 1012 "b001".U -> s3_rdataDcache(63, 8), 1013 "b010".U -> s3_rdataDcache(63, 16), 1014 "b011".U -> s3_rdataDcache(63, 24), 1015 "b100".U -> s3_rdataDcache(63, 32), 1016 "b101".U -> s3_rdataDcache(63, 40), 1017 "b110".U -> s3_rdataDcache(63, 48), 1018 "b111".U -> s3_rdataDcache(63, 56) 1019 )) 1020 val s3_rdataPartialLoadDcache = rdataHelper(s3_loadDataFromDcache.uop, s3_rdataSelDcache) 1021 1022 io.ldout.bits := s3_load_wb_meta_reg 1023 io.ldout.bits.data := Mux(RegNext(hitLoadOut.valid), s3_rdataPartialLoadDcache, s3_rdataPartialLoadLQ) 1024 io.ldout.valid := RegNext(hitLoadOut.valid) && !RegNext(load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect)) || 1025 RegNext(io.lsq.ldout.valid) && !RegNext(io.lsq.ldout.bits.uop.robIdx.needFlush(io.redirect)) && !RegNext(hitLoadOut.valid) 1026 1027 io.ldout.bits.uop.cf.exceptionVec(loadAccessFault) := s3_load_wb_meta_reg.uop.cf.exceptionVec(loadAccessFault) || 1028 RegNext(hitLoadOut.valid) && load_s2.io.s3_delayed_load_error 1029 1030 // fast load to load forward 1031 io.fastpathOut.valid := RegNext(load_s2.io.out.valid) // for debug only 1032 io.fastpathOut.data := s3_loadDataFromDcache.mergedData() // fastpath is for ld only 1033 1034 // feedback tlb miss / dcache miss queue full 1035 io.feedbackSlow.bits := RegNext(load_s2.io.rsFeedback.bits) 1036 io.feedbackSlow.valid := RegNext(load_s2.io.rsFeedback.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect)) 1037 // If replay is reported at load_s1, inst will be canceled (will not enter load_s2), 1038 // in that case: 1039 // * replay should not be reported twice 1040 assert(!(RegNext(io.feedbackFast.valid) && io.feedbackSlow.valid)) 1041 // * io.fastUop.valid should not be reported 1042 assert(!RegNext(io.feedbackFast.valid && !io.feedbackFast.bits.hit && io.fastUop.valid)) 1043 1044 // load forward_fail/ldld_violation check 1045 // check for inst in load pipeline 1046 val s3_forward_fail = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) 1047 val s3_ldld_violation = RegNext( 1048 io.lsq.loadViolationQuery.resp.valid && 1049 io.lsq.loadViolationQuery.resp.bits.have_violation && 1050 RegNext(io.csrCtrl.ldld_vio_check_enable) 1051 ) 1052 val s3_need_replay_from_fetch = s3_forward_fail || s3_ldld_violation 1053 val s3_can_replay_from_fetch = RegEnable(load_s2.io.s2_can_replay_from_fetch, load_s2.io.out.valid) 1054 // 1) use load pipe check result generated in load_s3 iff load_hit 1055 when (RegNext(hitLoadOut.valid)) { 1056 io.ldout.bits.uop.ctrl.replayInst := s3_need_replay_from_fetch 1057 } 1058 // 2) otherwise, write check result to load queue 1059 io.lsq.s3_replay_from_fetch := s3_need_replay_from_fetch && s3_can_replay_from_fetch 1060 1061 // s3_delayed_load_error path is not used for now, as we writeback load result in load_s3 1062 // but we keep this path for future use 1063 io.s3_delayed_load_error := false.B 1064 io.lsq.s3_delayed_load_error := false.B //load_s2.io.s3_delayed_load_error 1065 1066 io.lsq.ldout.ready := !hitLoadOut.valid 1067 1068 when(io.feedbackSlow.valid && !io.feedbackSlow.bits.hit){ 1069 // when need replay from rs, inst should not be writebacked to rob 1070 assert(RegNext(!hitLoadOut.valid)) 1071 assert(RegNext(!io.lsq.loadIn.valid) || RegNext(load_s2.io.s2_dcache_require_replay)) 1072 } 1073 1074 // hareware prefetch to l1 1075 io.prefetch_req <> load_s0.io.prefetch_in 1076 1077 // trigger 1078 val lastValidData = RegEnable(io.ldout.bits.data, io.ldout.fire) 1079 val hitLoadAddrTriggerHitVec = Wire(Vec(3, Bool())) 1080 val lqLoadAddrTriggerHitVec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1081 (0 until 3).map{i => { 1082 val tdata2 = io.trigger(i).tdata2 1083 val matchType = io.trigger(i).matchType 1084 val tEnable = io.trigger(i).tEnable 1085 1086 hitLoadAddrTriggerHitVec(i) := TriggerCmp(load_s2.io.out.bits.vaddr, tdata2, matchType, tEnable) 1087 io.trigger(i).addrHit := Mux(hitLoadOut.valid, hitLoadAddrTriggerHitVec(i), lqLoadAddrTriggerHitVec(i)) 1088 io.trigger(i).lastDataHit := TriggerCmp(lastValidData, tdata2, matchType, tEnable) 1089 }} 1090 io.lsq.trigger.hitLoadAddrTriggerHitVec := hitLoadAddrTriggerHitVec 1091 1092 // hardware performance counter 1093 val perfEvents = Seq( 1094 ("load_s0_in_fire ", load_s0.io.in.fire ), 1095 ("load_to_load_forward ", load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing ), 1096 ("stall_dcache ", load_s0.io.out.valid && load_s0.io.out.ready && !load_s0.io.dcacheReq.ready ), 1097 ("load_s1_in_fire ", load_s1.io.in.fire ), 1098 ("load_s1_tlb_miss ", load_s1.io.in.fire && load_s1.io.dtlbResp.bits.miss ), 1099 ("load_s2_in_fire ", load_s2.io.in.fire ), 1100 ("load_s2_dcache_miss ", load_s2.io.in.fire && load_s2.io.dcacheResp.bits.miss ), 1101 ("load_s2_replay ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit ), 1102 ("load_s2_replay_tlb_miss ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit && load_s2.io.in.bits.tlbMiss ), 1103 ("load_s2_replay_cache ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit && !load_s2.io.in.bits.tlbMiss && load_s2.io.dcacheResp.bits.miss), 1104 ) 1105 generatePerfEvent() 1106 1107 when(io.ldout.fire){ 1108 XSDebug("ldout %x\n", io.ldout.bits.uop.cf.pc) 1109 } 1110} 1111