xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision e4f69d78f24895ac36a5a6c704cec53e4af72485)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import utility._
24import xiangshan.ExceptionNO._
25import xiangshan._
26import xiangshan.backend.fu.PMPRespBundle
27import xiangshan.backend.rob.{DebugLsInfoBundle, RobPtr}
28import xiangshan.cache._
29import xiangshan.cache.dcache.ReplayCarry
30import xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp}
31import xiangshan.mem.mdp._
32
33class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters {
34  // mshr refill index
35  val missMSHRId = UInt(log2Up(cfg.nMissEntries).W)
36  // get full data from store queue and sbuffer
37  val canForwardFullData = Bool()
38  // wait for data from store inst's store queue index
39  val dataInvalidSqIdx = new SqPtr
40  // wait for address from store queue index
41  val addrInvalidSqIdx = new SqPtr
42  // replay carry
43  val replayCarry = new ReplayCarry
44  // data in last beat
45  val dataInLastBeat = Bool()
46  // replay cause
47  val cause = Vec(LoadReplayCauses.allCauses, Bool())
48  //
49  // performance debug information
50  val debug = new PerfDebugInfo
51
52  //
53  def tlbMiss       = cause(LoadReplayCauses.tlbMiss)
54  def waitStore     = cause(LoadReplayCauses.waitStore)
55  def schedError    = cause(LoadReplayCauses.schedError)
56  def rejectEnq     = cause(LoadReplayCauses.rejectEnq)
57  def dcacheMiss    = cause(LoadReplayCauses.dcacheMiss)
58  def bankConflict  = cause(LoadReplayCauses.bankConflict)
59  def dcacheReplay  = cause(LoadReplayCauses.dcacheReplay)
60  def forwardFail   = cause(LoadReplayCauses.forwardFail)
61
62  def forceReplay() = rejectEnq || schedError || waitStore || tlbMiss
63  def needReplay()  = cause.asUInt.orR
64}
65
66class LoadToReplayIO(implicit p: Parameters) extends XSBundle {
67  val req = ValidIO(new LqWriteBundle)
68  val resp = Input(UInt(log2Up(LoadQueueReplaySize).W))
69}
70
71class LoadToLsqIO(implicit p: Parameters) extends XSBundle {
72  val loadIn = DecoupledIO(new LqWriteBundle)
73  val loadOut = Flipped(DecoupledIO(new ExuOutput))
74  val ldRawData = Input(new LoadDataFromLQBundle)
75  val forward = new PipeLoadForwardQueryIO
76  val storeLoadViolationQuery = new LoadViolationQueryIO
77  val loadLoadViolationQuery = new LoadViolationQueryIO
78  val trigger = Flipped(new LqTriggerIO)
79}
80
81class LoadToLoadIO(implicit p: Parameters) extends XSBundle {
82  // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
83  val data = UInt(XLEN.W)
84  val valid = Bool()
85}
86
87class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
88  val tdata2 = Input(UInt(64.W))
89  val matchType = Input(UInt(2.W))
90  val tEnable = Input(Bool()) // timing is calculated before this
91  val addrHit = Output(Bool())
92  val lastDataHit = Output(Bool())
93}
94
95// Load Pipeline Stage 0
96// Generate addr, use addr to query DCache and DTLB
97class LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasCircularQueuePtrHelper {
98  val io = IO(new Bundle() {
99    val in = Flipped(Decoupled(new ExuInput))
100    val out = Decoupled(new LqWriteBundle)
101    val prefetch_in = Flipped(ValidIO(new L1PrefetchReq))
102    val dtlbReq = DecoupledIO(new TlbReq)
103    val dcacheReq = DecoupledIO(new DCacheWordReq)
104    val rsIdx = Input(UInt(log2Up(IssQueSize).W))
105    val isFirstIssue = Input(Bool())
106    val fastpath = Input(new LoadToLoadIO)
107    val s0_kill = Input(Bool())
108    // wire from lq to load pipeline
109    val replay = Flipped(Decoupled(new LsPipelineBundle))
110    val s0_sqIdx = Output(new SqPtr)
111    // l2l
112    val l2lForward_select = Output(Bool())
113  })
114  require(LoadPipelineWidth == exuParameters.LduCnt)
115
116  val s0_vaddr = Wire(UInt(VAddrBits.W))
117  val s0_mask = Wire(UInt(8.W))
118  val s0_uop = Wire(new MicroOp)
119  val s0_isFirstIssue = Wire(Bool())
120  val s0_sqIdx = Wire(new SqPtr)
121  val s0_tryFastpath = WireInit(false.B)
122  val s0_replayCarry = Wire(new ReplayCarry) // way info for way predict related logic
123
124  // default value
125  s0_replayCarry.valid := false.B
126  s0_replayCarry.real_way_en := 0.U
127  io.s0_sqIdx := s0_sqIdx
128
129  val s0_replayShouldWait = io.in.valid && isAfter(io.replay.bits.uop.robIdx, io.in.bits.uop.robIdx)
130  // load flow select/gen
131  //
132  // src0: load replayed by LSQ (io.replay)
133  // src1: hardware prefetch from prefetchor (high confidence) (io.prefetch)
134  // src2: int read / software prefetch first issue from RS (io.in)
135  // src3: vec read first issue from RS (TODO)
136  // src4: load try pointchaising when no issued or replayed load (io.fastpath)
137  // src5: hardware prefetch from prefetchor (high confidence) (io.prefetch)
138
139  // load flow source valid
140  val lfsrc0_loadReplay_valid = io.replay.valid && !s0_replayShouldWait
141  val lfsrc1_highconfhwPrefetch_valid = io.prefetch_in.valid && io.prefetch_in.bits.confidence > 0.U
142  val lfsrc2_intloadFirstIssue_valid = io.in.valid // int flow first issue or software prefetch
143  val lfsrc3_vecloadFirstIssue_valid = WireInit(false.B) // TODO
144  val lfsrc4_l2lForward_valid = io.fastpath.valid
145  val lfsrc5_lowconfhwPrefetch_valid = io.prefetch_in.valid && io.prefetch_in.bits.confidence === 0.U
146  dontTouch(lfsrc0_loadReplay_valid)
147  dontTouch(lfsrc1_highconfhwPrefetch_valid)
148  dontTouch(lfsrc2_intloadFirstIssue_valid)
149  dontTouch(lfsrc3_vecloadFirstIssue_valid)
150  dontTouch(lfsrc4_l2lForward_valid)
151  dontTouch(lfsrc5_lowconfhwPrefetch_valid)
152
153  // load flow source ready
154  val lfsrc_loadReplay_ready = WireInit(true.B)
155  val lfsrc_highconfhwPrefetch_ready = !lfsrc0_loadReplay_valid
156  val lfsrc_intloadFirstIssue_ready = !lfsrc0_loadReplay_valid &&
157    !lfsrc1_highconfhwPrefetch_valid
158  val lfsrc_vecloadFirstIssue_ready = !lfsrc0_loadReplay_valid &&
159    !lfsrc1_highconfhwPrefetch_valid &&
160    !lfsrc2_intloadFirstIssue_valid
161  val lfsrc_l2lForward_ready = !lfsrc0_loadReplay_valid &&
162    !lfsrc1_highconfhwPrefetch_valid &&
163    !lfsrc2_intloadFirstIssue_valid &&
164    !lfsrc3_vecloadFirstIssue_valid
165  val lfsrc_lowconfhwPrefetch_ready = !lfsrc0_loadReplay_valid &&
166    !lfsrc1_highconfhwPrefetch_valid &&
167    !lfsrc2_intloadFirstIssue_valid &&
168    !lfsrc3_vecloadFirstIssue_valid &&
169    !lfsrc4_l2lForward_valid
170  dontTouch(lfsrc_loadReplay_ready)
171  dontTouch(lfsrc_highconfhwPrefetch_ready)
172  dontTouch(lfsrc_intloadFirstIssue_ready)
173  dontTouch(lfsrc_vecloadFirstIssue_ready)
174  dontTouch(lfsrc_l2lForward_ready)
175  dontTouch(lfsrc_lowconfhwPrefetch_ready)
176
177  // load flow source select (OH)
178  val lfsrc_loadReplay_select = lfsrc0_loadReplay_valid && lfsrc_loadReplay_ready
179  val lfsrc_hwprefetch_select = lfsrc_highconfhwPrefetch_ready && lfsrc1_highconfhwPrefetch_valid ||
180    lfsrc_lowconfhwPrefetch_ready && lfsrc5_lowconfhwPrefetch_valid
181  val lfsrc_intloadFirstIssue_select = lfsrc_intloadFirstIssue_ready && lfsrc2_intloadFirstIssue_valid
182  val lfsrc_vecloadFirstIssue_select = lfsrc_vecloadFirstIssue_ready && lfsrc3_vecloadFirstIssue_valid
183  val lfsrc_l2lForward_select = lfsrc_l2lForward_ready && lfsrc4_l2lForward_valid
184  assert(!lfsrc_vecloadFirstIssue_select) // to be added
185  dontTouch(lfsrc_loadReplay_select)
186  dontTouch(lfsrc_hwprefetch_select)
187  dontTouch(lfsrc_intloadFirstIssue_select)
188  dontTouch(lfsrc_vecloadFirstIssue_select)
189  dontTouch(lfsrc_l2lForward_select)
190
191  io.l2lForward_select := lfsrc_l2lForward_select
192
193  // s0_valid == ture iff there is a valid load flow in load_s0
194  val s0_valid = lfsrc0_loadReplay_valid ||
195    lfsrc1_highconfhwPrefetch_valid ||
196    lfsrc2_intloadFirstIssue_valid ||
197    lfsrc3_vecloadFirstIssue_valid ||
198    lfsrc4_l2lForward_valid ||
199    lfsrc5_lowconfhwPrefetch_valid
200
201  // prefetch related ctrl signal
202  val isPrefetch = WireInit(false.B)
203  val isPrefetchRead = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_r)
204  val isPrefetchWrite = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_w)
205  val isHWPrefetch = lfsrc_hwprefetch_select
206
207  // query DTLB
208  io.dtlbReq.valid := s0_valid
209  // hw prefetch addr does not need to be translated, give tlb paddr
210  io.dtlbReq.bits.vaddr := Mux(lfsrc_hwprefetch_select, io.prefetch_in.bits.paddr, s0_vaddr)
211  io.dtlbReq.bits.cmd := Mux(isPrefetch,
212    Mux(isPrefetchWrite, TlbCmd.write, TlbCmd.read),
213    TlbCmd.read
214  )
215  io.dtlbReq.bits.size := LSUOpType.size(s0_uop.ctrl.fuOpType)
216  io.dtlbReq.bits.kill := DontCare
217  io.dtlbReq.bits.memidx.is_ld := true.B
218  io.dtlbReq.bits.memidx.is_st := false.B
219  io.dtlbReq.bits.memidx.idx := s0_uop.lqIdx.value
220  io.dtlbReq.bits.debug.robIdx := s0_uop.robIdx
221  // hw prefetch addr does not need to be translated
222  io.dtlbReq.bits.no_translate := lfsrc_hwprefetch_select
223  io.dtlbReq.bits.debug.pc := s0_uop.cf.pc
224  io.dtlbReq.bits.debug.isFirstIssue := s0_isFirstIssue
225
226  // query DCache
227  io.dcacheReq.valid := s0_valid
228  when (isPrefetchRead) {
229    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFR
230  }.elsewhen (isPrefetchWrite) {
231    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFW
232  }.otherwise {
233    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_XRD
234  }
235  io.dcacheReq.bits.addr := s0_vaddr
236  io.dcacheReq.bits.mask := s0_mask
237  io.dcacheReq.bits.data := DontCare
238  io.dcacheReq.bits.isFirstIssue := s0_isFirstIssue
239  when(isPrefetch) {
240    io.dcacheReq.bits.instrtype := DCACHE_PREFETCH_SOURCE.U
241  }.otherwise {
242    io.dcacheReq.bits.instrtype := LOAD_SOURCE.U
243  }
244  io.dcacheReq.bits.debug_robIdx := s0_uop.robIdx.value
245  io.dcacheReq.bits.replayCarry := s0_replayCarry
246
247  // TODO: update cache meta
248  io.dcacheReq.bits.id := DontCare
249
250  // assign default value
251  s0_uop := DontCare
252  // load flow priority mux
253  when(lfsrc_loadReplay_select) {
254    s0_vaddr := io.replay.bits.vaddr
255    s0_mask := genWmask(io.replay.bits.vaddr, io.replay.bits.uop.ctrl.fuOpType(1, 0))
256    s0_uop := io.replay.bits.uop
257    s0_isFirstIssue := io.replay.bits.isFirstIssue
258    s0_sqIdx := io.replay.bits.uop.sqIdx
259    s0_replayCarry := io.replay.bits.replayCarry
260    val replayUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.replay.bits.uop.ctrl.fuOpType))
261    when (replayUopIsPrefetch) {
262      isPrefetch := true.B
263    }
264  }.elsewhen(lfsrc_hwprefetch_select) {
265    // vaddr based index for dcache
266    s0_vaddr := io.prefetch_in.bits.getVaddr()
267    s0_mask := 0.U
268    s0_uop := DontCare
269    s0_isFirstIssue := false.B
270    s0_sqIdx := DontCare
271    s0_replayCarry := DontCare
272    // ctrl signal
273    isPrefetch := true.B
274    isPrefetchRead := !io.prefetch_in.bits.is_store
275    isPrefetchWrite := io.prefetch_in.bits.is_store
276  }.elsewhen(lfsrc_intloadFirstIssue_select) {
277    val imm12 = io.in.bits.uop.ctrl.imm(11, 0)
278    s0_vaddr := io.in.bits.src(0) + SignExt(imm12, VAddrBits)
279    s0_mask := genWmask(s0_vaddr, io.in.bits.uop.ctrl.fuOpType(1,0))
280    s0_uop := io.in.bits.uop
281    s0_isFirstIssue := true.B
282    s0_sqIdx := io.in.bits.uop.sqIdx
283    val issueUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.in.bits.uop.ctrl.fuOpType))
284    when (issueUopIsPrefetch) {
285      isPrefetch := true.B
286    }
287  }.otherwise {
288    if (EnableLoadToLoadForward) {
289      s0_tryFastpath := lfsrc_l2lForward_select
290      // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
291      s0_vaddr := io.fastpath.data
292      // Assume the pointer chasing is always ld.
293      s0_uop.ctrl.fuOpType := LSUOpType.ld
294      s0_mask := genWmask(0.U, LSUOpType.ld)
295      // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing
296      // because these signals will be updated in S1
297      s0_isFirstIssue := true.B
298      s0_sqIdx := DontCare
299    }
300  }
301
302  // address align check
303  val addrAligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List(
304    "b00".U   -> true.B,                   //b
305    "b01".U   -> (s0_vaddr(0)    === 0.U), //h
306    "b10".U   -> (s0_vaddr(1, 0) === 0.U), //w
307    "b11".U   -> (s0_vaddr(2, 0) === 0.U)  //d
308  ))
309
310
311  // accept load flow if dcache ready (dtlb is always ready)
312  // TODO: prefetch need writeback to loadQueueFlag
313  io.out.valid := s0_valid && io.dcacheReq.ready && !io.s0_kill
314  io.out.bits := DontCare
315  io.out.bits.rsIdx := io.rsIdx
316  io.out.bits.vaddr := s0_vaddr
317  io.out.bits.mask := s0_mask
318  io.out.bits.uop := s0_uop
319  io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) := !addrAligned
320  io.out.bits.isFirstIssue := s0_isFirstIssue
321  io.out.bits.isPrefetch := isPrefetch
322  io.out.bits.isHWPrefetch := isHWPrefetch
323  io.out.bits.isLoadReplay := lfsrc_loadReplay_select
324  io.out.bits.mshrid := io.replay.bits.mshrid
325  io.out.bits.forward_tlDchannel := io.replay.valid && io.replay.bits.forward_tlDchannel
326  when(io.dtlbReq.valid && s0_isFirstIssue) {
327    io.out.bits.uop.debugInfo.tlbFirstReqTime := GTimer()
328  }.otherwise{
329    io.out.bits.uop.debugInfo.tlbFirstReqTime := s0_uop.debugInfo.tlbFirstReqTime
330  }
331  io.out.bits.sleepIndex := io.replay.bits.sleepIndex
332
333  // load flow source ready
334  // always accept load flow from load replay queue
335  // io.replay has highest priority
336  io.replay.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_loadReplay_select && !s0_replayShouldWait)
337
338  // accept load flow from rs when:
339  // 1) there is no lsq-replayed load
340  // 2) there is no high confidence prefetch request
341  io.in.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_intloadFirstIssue_select)
342
343  // for hw prefetch load flow feedback, to be added later
344  // io.prefetch_in.ready := lfsrc_hwprefetch_select
345
346  XSDebug(io.dcacheReq.fire,
347    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n"
348  )
349  XSPerfAccumulate("in_valid", io.in.valid)
350  XSPerfAccumulate("in_fire", io.in.fire)
351  XSPerfAccumulate("in_fire_first_issue", s0_valid && s0_isFirstIssue)
352  XSPerfAccumulate("lsq_fire_first_issue", io.replay.fire)
353  XSPerfAccumulate("ldu_fire_first_issue", io.in.fire && io.isFirstIssue)
354  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready)
355  XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready)
356  XSPerfAccumulate("addr_spec_success", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12))
357  XSPerfAccumulate("addr_spec_failed", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12))
358  XSPerfAccumulate("addr_spec_success_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue)
359  XSPerfAccumulate("addr_spec_failed_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue)
360  XSPerfAccumulate("forward_tlDchannel", io.out.bits.forward_tlDchannel)
361  XSPerfAccumulate("hardware_prefetch_fire", io.out.fire && lfsrc_hwprefetch_select)
362  XSPerfAccumulate("software_prefetch_fire", io.out.fire && isPrefetch && lfsrc_intloadFirstIssue_select)
363  XSPerfAccumulate("hardware_prefetch_blocked", io.prefetch_in.valid && !lfsrc_hwprefetch_select)
364  XSPerfAccumulate("hardware_prefetch_total", io.prefetch_in.valid)
365}
366
367// Load Pipeline Stage 1
368// TLB resp (send paddr to dcache)
369class LoadUnit_S1(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
370  val io = IO(new Bundle() {
371    val in = Flipped(Decoupled(new LqWriteBundle))
372    val s1_kill = Input(Bool())
373    val out = Decoupled(new LqWriteBundle)
374    val dtlbResp = Flipped(DecoupledIO(new TlbResp(2)))
375    val lsuPAddr = Output(UInt(PAddrBits.W))
376    val dcachePAddr = Output(UInt(PAddrBits.W))
377    val dcacheKill = Output(Bool())
378    val dcacheBankConflict = Input(Bool())
379    val fullForwardFast = Output(Bool())
380    val sbuffer = new LoadForwardQueryIO
381    val lsq = new PipeLoadForwardQueryIO
382    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))
383    val csrCtrl = Flipped(new CustomCSRCtrlIO)
384  })
385
386  val s1_uop = io.in.bits.uop
387  val s1_paddr_dup_lsu = io.dtlbResp.bits.paddr(0)
388  val s1_paddr_dup_dcache = io.dtlbResp.bits.paddr(1)
389  // af & pf exception were modified below.
390  val s1_exception = ExceptionNO.selectByFu(io.out.bits.uop.cf.exceptionVec, lduCfg).asUInt.orR
391  val s1_tlb_miss = io.dtlbResp.bits.miss
392  val s1_mask = io.in.bits.mask
393  val s1_is_prefetch = io.in.bits.isPrefetch
394  val s1_is_hw_prefetch = io.in.bits.isHWPrefetch
395  val s1_is_sw_prefetch = s1_is_prefetch && !s1_is_hw_prefetch
396  val s1_bank_conflict = io.dcacheBankConflict
397
398  io.out.bits := io.in.bits // forwardXX field will be updated in s1
399
400  val s1_tlb_memidx = io.dtlbResp.bits.memidx
401  when(s1_tlb_memidx.is_ld && io.dtlbResp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === io.out.bits.uop.lqIdx.value) {
402    // printf("load idx = %d\n", s1_tlb_memidx.idx)
403    io.out.bits.uop.debugInfo.tlbRespTime := GTimer()
404  }
405
406  io.dtlbResp.ready := true.B
407
408  io.lsuPAddr := s1_paddr_dup_lsu
409  io.dcachePAddr := s1_paddr_dup_dcache
410  //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio
411  io.dcacheKill := s1_tlb_miss || s1_exception || io.s1_kill
412  // load forward query datapath
413  io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_prefetch)
414  io.sbuffer.vaddr := io.in.bits.vaddr
415  io.sbuffer.paddr := s1_paddr_dup_lsu
416  io.sbuffer.uop := s1_uop
417  io.sbuffer.sqIdx := s1_uop.sqIdx
418  io.sbuffer.mask := s1_mask
419  io.sbuffer.pc := s1_uop.cf.pc // FIXME: remove it
420
421  io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_prefetch)
422  io.lsq.vaddr := io.in.bits.vaddr
423  io.lsq.paddr := s1_paddr_dup_lsu
424  io.lsq.uop := s1_uop
425  io.lsq.sqIdx := s1_uop.sqIdx
426  io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0
427  io.lsq.mask := s1_mask
428  io.lsq.pc := s1_uop.cf.pc // FIXME: remove it
429
430  // st-ld violation query
431  val s1_schedError =  VecInit((0 until StorePipelineWidth).map(w => io.reExecuteQuery(w).valid &&
432                          isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) &&
433                          (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) &&
434                          (s1_mask & io.reExecuteQuery(w).bits.mask).orR)).asUInt.orR && !s1_tlb_miss
435
436  // Generate forwardMaskFast to wake up insts earlier
437  val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt
438  io.fullForwardFast := ((~forwardMaskFast).asUInt & s1_mask) === 0.U
439
440  io.out.valid := io.in.valid && !io.s1_kill
441  io.out.bits.paddr := s1_paddr_dup_lsu
442  io.out.bits.tlbMiss := s1_tlb_miss
443
444  // Generate replay signal caused by:
445  // * st-ld violation check
446  // * dcache bank conflict
447  io.out.bits.replayInfo.cause(LoadReplayCauses.schedError) := s1_schedError && !s1_is_sw_prefetch
448  io.out.bits.replayInfo.cause(LoadReplayCauses.bankConflict) := s1_bank_conflict && !s1_is_sw_prefetch
449  io.out.bits.replayInfo.debug := io.in.bits.uop.debugInfo
450
451  // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
452  // af & pf exception were modified
453  io.out.bits.uop.cf.exceptionVec(loadPageFault) := io.dtlbResp.bits.excp(0).pf.ld
454  io.out.bits.uop.cf.exceptionVec(loadAccessFault) := io.dtlbResp.bits.excp(0).af.ld
455  io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack
456  io.out.bits.rsIdx := io.in.bits.rsIdx
457
458  io.in.ready := !io.in.valid || io.out.ready
459
460  XSPerfAccumulate("in_valid", io.in.valid)
461  XSPerfAccumulate("in_fire", io.in.fire)
462  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
463  XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss)
464  XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue)
465  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
466}
467
468// Load Pipeline Stage 2
469// DCache resp
470class LoadUnit_S2(implicit p: Parameters) extends XSModule
471  with HasLoadHelper
472  with HasCircularQueuePtrHelper
473  with HasDCacheParameters
474{
475  val io = IO(new Bundle() {
476    val redirect = Flipped(Valid(new Redirect))
477    val in = Flipped(Decoupled(new LqWriteBundle))
478    val out = Decoupled(new LqWriteBundle)
479    val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp))
480    val pmpResp = Flipped(new PMPRespBundle())
481    val lsq = new LoadForwardQueryIO
482    val dataInvalidSqIdx = Input(new SqPtr)
483    val addrInvalidSqIdx = Input(new SqPtr)
484    val sbuffer = new LoadForwardQueryIO
485    val dataForwarded = Output(Bool())
486    val fullForward = Output(Bool())
487    val dcache_kill = Output(Bool())
488    val loadLoadViolationQueryReq = DecoupledIO(new LoadViolationQueryReq)
489    val storeLoadViolationQueryReq = DecoupledIO(new LoadViolationQueryReq)
490    val csrCtrl = Flipped(new CustomCSRCtrlIO)
491    val static_pm = Input(Valid(Bool())) // valid for static, bits for mmio
492    val loadDataFromDcache = Output(new LoadDataFromDcacheBundle)
493    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))
494    // forward tilelink D channel
495    val forward_D = Input(Bool())
496    val forwardData_D = Input(Vec(8, UInt(8.W)))
497    val sentFastUop = Input(Bool())
498    // forward mshr data
499    val forward_mshr = Input(Bool())
500    val forwardData_mshr = Input(Vec(8, UInt(8.W)))
501
502    // indicate whether forward tilelink D channel or mshr data is valid
503    val forward_result_valid = Input(Bool())
504
505    val feedbackFast = ValidIO(new RSFeedback)
506    val lqReplayFull = Input(Bool())
507
508    val s2_forward_fail = Output(Bool())
509    val s2_can_replay_from_fetch = Output(Bool()) // dirty code
510    val s2_dcache_require_replay = Output(Bool()) // dirty code
511  })
512
513  val pmp = WireInit(io.pmpResp)
514  when (io.static_pm.valid) {
515    pmp.ld := false.B
516    pmp.st := false.B
517    pmp.instr := false.B
518    pmp.mmio := io.static_pm.bits
519  }
520
521  val s2_is_prefetch = io.in.bits.isPrefetch
522  val s2_is_hw_prefetch = io.in.bits.isHWPrefetch
523
524  val forward_D_or_mshr_valid = io.forward_result_valid && (io.forward_D || io.forward_mshr)
525
526  // assert(!reset && io.forward_D && io.forward_mshr && io.in.valid && io.in.bits.forward_tlDchannel, "forward D and mshr at the same time")
527
528  // exception that may cause load addr to be invalid / illegal
529  //
530  // if such exception happen, that inst and its exception info
531  // will be force writebacked to rob
532  val s2_exception_vec = WireInit(io.in.bits.uop.cf.exceptionVec)
533  s2_exception_vec(loadAccessFault) := io.in.bits.uop.cf.exceptionVec(loadAccessFault) || pmp.ld
534  // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered)
535  when (s2_is_prefetch || io.in.bits.tlbMiss) {
536    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
537  }
538  val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, lduCfg).asUInt.orR
539
540  // writeback access fault caused by ecc error / bus error
541  //
542  // * ecc data error is slow to generate, so we will not use it until load stage 3
543  // * in load stage 3, an extra signal io.load_error will be used to
544
545  // now cache ecc error will raise an access fault
546  // at the same time, error info (including error paddr) will be write to
547  // an customized CSR "CACHE_ERROR"
548  // if (EnableAccurateLoadError) {
549  //   io.s3_delayed_load_error := io.dcacheResp.bits.error_delayed &&
550  //     io.csrCtrl.cache_error_enable &&
551  //     RegNext(io.out.valid)
552  // } else {
553  //   io.s3_delayed_load_error := false.B
554  // }
555
556  val actually_mmio = pmp.mmio
557  val s2_uop = io.in.bits.uop
558  val s2_mask = io.in.bits.mask
559  val s2_paddr = io.in.bits.paddr
560  val s2_tlb_miss = io.in.bits.tlbMiss
561  val s2_mmio = !s2_is_prefetch && actually_mmio && !s2_exception && !s2_tlb_miss
562  val s2_cache_miss = io.dcacheResp.bits.miss && !forward_D_or_mshr_valid
563  val s2_cache_replay = io.dcacheResp.bits.replay && !forward_D_or_mshr_valid
564  val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) && io.dcacheResp.bits.tag_error
565  val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid
566  val s2_wait_store = WireInit(false.B)
567  val s2_data_invalid = io.lsq.dataInvalid && !s2_exception
568  val s2_fullForward = WireInit(false.B)
569
570
571  io.s2_forward_fail := s2_forward_fail
572  io.dcache_kill := pmp.ld || pmp.mmio // move pmp resp kill to outside
573  io.dcacheResp.ready := true.B
574  val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio || s2_is_prefetch)
575  assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid)), "DCache response got lost")
576
577  // st-ld violation query
578  //  NeedFastRecovery Valid when
579  //  1. Fast recovery query request Valid.
580  //  2. Load instruction is younger than requestors(store instructions).
581  //  3. Physical address match.
582  //  4. Data contains.
583  val s2_schedError = VecInit((0 until StorePipelineWidth).map(w => io.reExecuteQuery(w).valid &&
584                              isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) &&
585                              (s2_paddr(PAddrBits-1,3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) &&
586                              (s2_mask & io.reExecuteQuery(w).bits.mask).orR)).asUInt.orR &&
587                              !s2_tlb_miss
588
589  // need allocate new entry
590  val s2_allocValid = !s2_tlb_miss &&
591                      !s2_is_prefetch &&
592                      !s2_exception &&
593                      !s2_mmio  &&
594                      !s2_wait_store &&
595                      !io.in.bits.replayInfo.cause(LoadReplayCauses.schedError)
596
597  // ld-ld violation require
598  io.loadLoadViolationQueryReq.valid := io.in.valid && s2_allocValid
599  io.loadLoadViolationQueryReq.bits.uop := io.in.bits.uop
600  io.loadLoadViolationQueryReq.bits.mask := s2_mask
601  io.loadLoadViolationQueryReq.bits.paddr := s2_paddr
602  if (EnableFastForward) {
603    io.loadLoadViolationQueryReq.bits.datavalid := Mux(s2_fullForward, true.B, !s2_cache_miss) && !io.s2_dcache_require_replay
604  } else {
605    io.loadLoadViolationQueryReq.bits.datavalid := Mux(s2_fullForward, true.B, !s2_cache_miss)
606  }
607
608  // st-ld violation require
609  io.storeLoadViolationQueryReq.valid := io.in.valid && s2_allocValid
610  io.storeLoadViolationQueryReq.bits.uop := io.in.bits.uop
611  io.storeLoadViolationQueryReq.bits.mask := s2_mask
612  io.storeLoadViolationQueryReq.bits.paddr := s2_paddr
613  io.storeLoadViolationQueryReq.bits.datavalid := io.loadLoadViolationQueryReq.bits.datavalid
614
615  val s2_rarCanAccept = !io.loadLoadViolationQueryReq.valid || io.loadLoadViolationQueryReq.ready
616  val s2_rawCanAccept = !io.storeLoadViolationQueryReq.valid || io.storeLoadViolationQueryReq.ready
617  val s2_rejectEnq = !s2_rarCanAccept || !s2_rawCanAccept
618
619  // merge forward result
620  // lsq has higher priority than sbuffer
621  val forwardMask = Wire(Vec(8, Bool()))
622  val forwardData = Wire(Vec(8, UInt(8.W)))
623
624  val fullForward = ((~forwardMask.asUInt).asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid
625  io.lsq := DontCare
626  io.sbuffer := DontCare
627  io.fullForward := fullForward
628  s2_fullForward := fullForward
629
630  // generate XLEN/8 Muxs
631  for (i <- 0 until XLEN / 8) {
632    forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i)
633    forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i))
634  }
635
636  XSDebug(io.out.fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
637    s2_uop.cf.pc,
638    io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt,
639    io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt
640  )
641
642  // data merge
643  // val rdataVec = VecInit((0 until XLEN / 8).map(j =>
644  //   Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j))
645  // )) // s2_rdataVec will be write to load queue
646  // val rdata = rdataVec.asUInt
647  // val rdataSel = LookupTree(s2_paddr(2, 0), List(
648  //   "b000".U -> rdata(63, 0),
649  //   "b001".U -> rdata(63, 8),
650  //   "b010".U -> rdata(63, 16),
651  //   "b011".U -> rdata(63, 24),
652  //   "b100".U -> rdata(63, 32),
653  //   "b101".U -> rdata(63, 40),
654  //   "b110".U -> rdata(63, 48),
655  //   "b111".U -> rdata(63, 56)
656  // ))
657  // val rdataPartialLoad = rdataHelper(s2_uop, rdataSel) // s2_rdataPartialLoad is not used
658  io.feedbackFast.valid := io.in.valid && !io.in.bits.isLoadReplay && !s2_exception && io.lqReplayFull && io.out.bits.replayInfo.needReplay() && !io.out.bits.uop.robIdx.needFlush(io.redirect)
659  io.feedbackFast.bits.hit := false.B
660  io.feedbackFast.bits.flushState := io.in.bits.ptwBack
661  io.feedbackFast.bits.rsIdx := io.in.bits.rsIdx
662  io.feedbackFast.bits.sourceType := RSFeedbackType.lrqFull
663  io.feedbackFast.bits.dataInvalidSqIdx := DontCare
664
665  io.out.valid := io.in.valid && !io.feedbackFast.valid && !s2_is_hw_prefetch // hardware prefetch flow should not be writebacked
666  // write_lq_safe is needed by dup logic
667  // io.write_lq_safe := !s2_tlb_miss && !s2_data_invalid
668  // Inst will be canceled in store queue / lsq,
669  // so we do not need to care about flush in load / store unit's out.valid
670  io.out.bits := io.in.bits
671  // io.out.bits.data := rdataPartialLoad
672  io.out.bits.data := 0.U // data will be generated in load_s3
673  // when exception occurs, set it to not miss and let it write back to rob (via int port)
674  if (EnableFastForward) {
675    io.out.bits.miss := s2_cache_miss &&
676      !fullForward &&
677      !s2_exception &&
678      !s2_is_prefetch &&
679      !s2_mmio
680  } else {
681    io.out.bits.miss := s2_cache_miss &&
682      !s2_exception &&
683      !s2_is_prefetch &&
684      !s2_mmio
685  }
686  io.out.bits.uop.ctrl.fpWen := io.in.bits.uop.ctrl.fpWen && !s2_exception
687
688  // val s2_loadDataFromDcache = new LoadDataFromDcacheBundle
689  // s2_loadDataFromDcache.forwardMask := forwardMask
690  // s2_loadDataFromDcache.forwardData := forwardData
691  // s2_loadDataFromDcache.uop := io.out.bits.uop
692  // s2_loadDataFromDcache.addrOffset := s2_paddr(2, 0)
693  // // forward D or mshr
694  // s2_loadDataFromDcache.forward_D := io.forward_D
695  // s2_loadDataFromDcache.forwardData_D := io.forwardData_D
696  // s2_loadDataFromDcache.forward_mshr := io.forward_mshr
697  // s2_loadDataFromDcache.forwardData_mshr := io.forwardData_mshr
698  // s2_loadDataFromDcache.forward_result_valid := io.forward_result_valid
699  // io.loadDataFromDcache := RegEnable(s2_loadDataFromDcache, io.in.valid)
700  io.loadDataFromDcache.respDcacheData := io.dcacheResp.bits.data_delayed
701  io.loadDataFromDcache.forwardMask := RegEnable(forwardMask, io.in.valid)
702  io.loadDataFromDcache.forwardData := RegEnable(forwardData, io.in.valid)
703  io.loadDataFromDcache.uop := RegEnable(io.out.bits.uop, io.in.valid)
704  io.loadDataFromDcache.addrOffset := RegEnable(s2_paddr(2, 0), io.in.valid)
705  // forward D or mshr
706  io.loadDataFromDcache.forward_D := RegEnable(io.forward_D, io.in.valid)
707  io.loadDataFromDcache.forwardData_D := RegEnable(io.forwardData_D, io.in.valid)
708  io.loadDataFromDcache.forward_mshr := RegEnable(io.forward_mshr, io.in.valid)
709  io.loadDataFromDcache.forwardData_mshr := RegEnable(io.forwardData_mshr, io.in.valid)
710  io.loadDataFromDcache.forward_result_valid := RegEnable(io.forward_result_valid, io.in.valid)
711
712  io.s2_can_replay_from_fetch := !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
713  // if forward fail, replay this inst from fetch
714  val debug_forwardFailReplay = s2_forward_fail && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
715  // if ld-ld violation is detected, replay from this inst from fetch
716  val debug_ldldVioReplay = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
717  // io.out.bits.uop.ctrl.replayInst := false.B
718
719  io.out.bits.mmio := s2_mmio
720  io.out.bits.uop.ctrl.flushPipe := io.sentFastUop && s2_mmio // remove io.sentFastUop
721  io.out.bits.uop.cf.exceptionVec := s2_exception_vec // cache error not included
722
723  // For timing reasons, sometimes we can not let
724  // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward
725  // We use io.dataForwarded instead. It means:
726  // 1. Forward logic have prepared all data needed,
727  //    and dcache query is no longer needed.
728  // 2. ... or data cache tag error is detected, this kind of inst
729  //    will not update miss queue. That is to say, if miss, that inst
730  //    may not be refilled
731  // Such inst will be writebacked from load queue.
732  io.dataForwarded := s2_cache_miss && !s2_exception &&
733    (fullForward || s2_cache_tag_error)
734  // io.out.bits.forwardX will be send to lq
735  io.out.bits.forwardMask := forwardMask
736  // data from dcache is not included in io.out.bits.forwardData
737  io.out.bits.forwardData := forwardData
738
739  io.in.ready := io.out.ready || !io.in.valid
740
741  // Generate replay signal caused by:
742  // * st-ld violation check
743  // * tlb miss
744  // * dcache replay
745  // * forward data invalid
746  // * dcache miss
747  io.out.bits.replayInfo.cause(LoadReplayCauses.waitStore) := s2_wait_store && !s2_mmio && !s2_is_prefetch
748  io.out.bits.replayInfo.cause(LoadReplayCauses.tlbMiss) := s2_tlb_miss
749  io.out.bits.replayInfo.cause(LoadReplayCauses.schedError) := (io.in.bits.replayInfo.cause(LoadReplayCauses.schedError) || s2_schedError) && !s2_mmio && !s2_is_prefetch
750  io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheMiss) := io.out.bits.miss
751  if (EnableFastForward) {
752    io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheReplay) := !(!s2_cache_replay || s2_is_prefetch || s2_mmio || s2_exception || fullForward)
753  }else {
754    io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheReplay) := !(!s2_cache_replay || s2_is_prefetch || s2_mmio || s2_exception || io.dataForwarded)
755  }
756  io.out.bits.replayInfo.cause(LoadReplayCauses.forwardFail) := s2_data_invalid && !s2_mmio && !s2_is_prefetch
757  io.out.bits.replayInfo.cause(LoadReplayCauses.rejectEnq) := s2_rejectEnq && !s2_mmio && !s2_is_prefetch && !s2_exception
758  io.out.bits.replayInfo.canForwardFullData := io.dataForwarded
759  io.out.bits.replayInfo.dataInvalidSqIdx := io.dataInvalidSqIdx
760  io.out.bits.replayInfo.addrInvalidSqIdx := io.addrInvalidSqIdx // io.in.bits.uop.sqIdx - io.oracleMDPQuery.resp.distance // io.addrInvalidSqIdx
761  io.out.bits.replayInfo.replayCarry := io.dcacheResp.bits.replayCarry
762  io.out.bits.replayInfo.missMSHRId := io.dcacheResp.bits.mshr_id
763  io.out.bits.replayInfo.dataInLastBeat := io.in.bits.paddr(log2Up(refillBytes))
764  io.out.bits.replayInfo.debug := io.in.bits.uop.debugInfo
765
766  // To be removed
767  val s2_need_replay_from_rs = WireInit(false.B)
768  // s2_cache_replay is quite slow to generate, send it separately to LQ
769  if (EnableFastForward) {
770    io.s2_dcache_require_replay := s2_cache_replay && !fullForward
771  } else {
772    io.s2_dcache_require_replay := s2_cache_replay &&
773      s2_need_replay_from_rs &&
774      !io.dataForwarded &&
775      !s2_is_prefetch &&
776      io.out.bits.miss
777  }
778
779  XSPerfAccumulate("in_valid", io.in.valid)
780  XSPerfAccumulate("in_fire", io.in.fire)
781  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
782  XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss)
783  XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue)
784  XSPerfAccumulate("full_forward", io.in.valid && fullForward)
785  XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward)
786  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
787  XSPerfAccumulate("prefetch", io.in.fire && s2_is_prefetch)
788  XSPerfAccumulate("prefetch_ignored", io.in.fire && s2_is_prefetch && s2_cache_replay) // ignore prefetch for mshr full / miss req port conflict
789  XSPerfAccumulate("prefetch_miss", io.in.fire && s2_is_prefetch && s2_cache_miss) // prefetch req miss in l1
790  XSPerfAccumulate("prefetch_hit", io.in.fire && s2_is_prefetch && !s2_cache_miss) // prefetch req hit in l1
791  // prefetch a missed line in l1, and l1 accepted it
792  XSPerfAccumulate("prefetch_accept", io.in.fire && s2_is_prefetch && s2_cache_miss && !s2_cache_replay)
793}
794
795class LoadUnit(implicit p: Parameters) extends XSModule
796  with HasLoadHelper
797  with HasPerfEvents
798  with HasDCacheParameters
799  with HasCircularQueuePtrHelper
800{
801  val io = IO(new Bundle() {
802    val loadIn = Flipped(Decoupled(new ExuInput))
803    val loadOut = Decoupled(new ExuOutput)
804    val rsIdx = Input(UInt())
805    val redirect = Flipped(ValidIO(new Redirect))
806    val isFirstIssue = Input(Bool())
807    val dcache = new DCacheLoadIO
808    val sbuffer = new LoadForwardQueryIO
809    val lsq = new LoadToLsqIO
810    val tlDchannel = Input(new DcacheToLduForwardIO)
811    val forward_mshr = Flipped(new LduToMissqueueForwardIO)
812    val refill = Flipped(ValidIO(new Refill))
813    val fastUop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1, send to RS in load_s2
814    val trigger = Vec(3, new LoadUnitTriggerIO)
815
816    val tlb = new TlbRequestIO(2)
817    val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now
818
819    // provide prefetch info
820    val prefetch_train = ValidIO(new LdPrefetchTrainBundle())
821
822    // hardware prefetch to l1 cache req
823    val prefetch_req = Flipped(ValidIO(new L1PrefetchReq))
824
825    // load to load fast path
826    val fastpathOut = Output(new LoadToLoadIO)
827    val fastpathIn = Input(new LoadToLoadIO)
828    val loadFastMatch = Input(Bool())
829    val loadFastImm = Input(UInt(12.W))
830
831    // rs feedback
832    val feedbackFast = ValidIO(new RSFeedback) // stage 2
833    val feedbackSlow = ValidIO(new RSFeedback) // stage 3
834
835    // load ecc
836    val s3_delayedLoadError = Output(Bool()) // load ecc error
837    // Note that io.s3_delayed_load_error and io.lsq.s3_delayed_load_error is different
838
839    // load unit ctrl
840    val csrCtrl = Flipped(new CustomCSRCtrlIO)
841
842    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))    // load replay
843    val replay = Flipped(Decoupled(new LsPipelineBundle))
844    val debug_ls = Output(new DebugLsInfoBundle)
845    val s2IsPointerChasing = Output(Bool()) // provide right pc for hw prefetch
846    val lqReplayFull = Input(Bool())
847  })
848
849  val load_s0 = Module(new LoadUnit_S0)
850  val load_s1 = Module(new LoadUnit_S1)
851  val load_s2 = Module(new LoadUnit_S2)
852
853  // load s0
854  load_s0.io.in <> io.loadIn
855  load_s0.io.dtlbReq <> io.tlb.req
856  load_s0.io.dcacheReq <> io.dcache.req
857  load_s0.io.rsIdx := io.rsIdx
858  load_s0.io.isFirstIssue <> io.isFirstIssue
859  load_s0.io.s0_kill := false.B
860  load_s0.io.replay <> io.replay
861  // hareware prefetch to l1
862  load_s0.io.prefetch_in <> io.prefetch_req
863
864  // we try pointerchasing if lfsrc_l2lForward_select condition is satisfied
865  val s0_tryPointerChasing = load_s0.io.l2lForward_select
866  val s0_pointerChasingVAddr = io.fastpathIn.data(5, 0) +& io.loadFastImm(5, 0)
867  load_s0.io.fastpath.valid := io.fastpathIn.valid
868  load_s0.io.fastpath.data := Cat(io.fastpathIn.data(XLEN-1, 6), s0_pointerChasingVAddr(5,0))
869
870  val s1_data = PipelineConnect(load_s0.io.out, load_s1.io.in, true.B,
871    load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect) && !s0_tryPointerChasing).get
872
873  // load s1
874  // update s1_kill when any source has valid request
875  load_s1.io.s1_kill := RegEnable(load_s0.io.s0_kill, false.B, io.loadIn.valid || io.replay.valid || io.fastpathIn.valid)
876  io.tlb.req_kill := load_s1.io.s1_kill
877  load_s1.io.dtlbResp <> io.tlb.resp
878  load_s1.io.lsuPAddr <> io.dcache.s1_paddr_dup_lsu
879  load_s1.io.dcachePAddr <> io.dcache.s1_paddr_dup_dcache
880  load_s1.io.dcacheKill <> io.dcache.s1_kill
881  load_s1.io.sbuffer <> io.sbuffer
882  load_s1.io.lsq <> io.lsq.forward
883  load_s1.io.dcacheBankConflict <> io.dcache.s1_bank_conflict
884  load_s1.io.csrCtrl <> io.csrCtrl
885  load_s1.io.reExecuteQuery := io.reExecuteQuery
886
887  // when S0 has opportunity to try pointerchasing, make sure it truely goes to S1
888  // which is S0's out is ready and dcache is ready
889  val s0_doTryPointerChasing = s0_tryPointerChasing && load_s0.io.out.ready && load_s0.io.dcacheReq.ready
890  val s1_tryPointerChasing = RegNext(s0_doTryPointerChasing, false.B)
891  val s1_pointerChasingVAddr = RegEnable(s0_pointerChasingVAddr, s0_doTryPointerChasing)
892  val cancelPointerChasing = WireInit(false.B)
893  if (EnableLoadToLoadForward) {
894    // Sometimes, we need to cancel the load-load forwarding.
895    // These can be put at S0 if timing is bad at S1.
896    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
897    val addressMisMatch = s1_pointerChasingVAddr(6) || RegEnable(io.loadFastImm(11, 6).orR, s0_doTryPointerChasing)
898    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
899    val addressNotAligned = s1_pointerChasingVAddr(2, 0).orR
900    val fuOpTypeIsNotLd = io.loadIn.bits.uop.ctrl.fuOpType =/= LSUOpType.ld
901    // Case 2: this is not a valid load-load pair
902    val notFastMatch = RegEnable(!io.loadFastMatch, s0_tryPointerChasing)
903    // Case 3: this load-load uop is cancelled
904    val isCancelled = !io.loadIn.valid
905    when (s1_tryPointerChasing) {
906      cancelPointerChasing := addressMisMatch || addressNotAligned || fuOpTypeIsNotLd || notFastMatch || isCancelled
907      load_s1.io.in.bits.uop := io.loadIn.bits.uop
908      load_s1.io.in.bits.rsIdx := io.rsIdx
909      val spec_vaddr = s1_data.vaddr
910      val vaddr = Cat(spec_vaddr(VAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W))
911      load_s1.io.in.bits.vaddr := vaddr
912      load_s1.io.in.bits.isFirstIssue := io.isFirstIssue
913      // We need to replace vaddr(5, 3).
914      val spec_paddr = io.tlb.resp.bits.paddr(0)
915      load_s1.io.dtlbResp.bits.paddr.foreach(_ := Cat(spec_paddr(PAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W)))
916      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
917      load_s1.io.in.bits.uop.debugInfo.tlbFirstReqTime := GTimer()
918      load_s1.io.in.bits.uop.debugInfo.tlbRespTime := GTimer()
919    }
920    when (cancelPointerChasing) {
921      load_s1.io.s1_kill := true.B
922    }.otherwise {
923      load_s0.io.s0_kill := s1_tryPointerChasing && !io.replay.fire
924      when (s1_tryPointerChasing) {
925        io.loadIn.ready := true.B
926      }
927    }
928
929    XSPerfAccumulate("load_to_load_forward", s1_tryPointerChasing && !cancelPointerChasing)
930    XSPerfAccumulate("load_to_load_forward_try", s1_tryPointerChasing)
931    XSPerfAccumulate("load_to_load_forward_fail", cancelPointerChasing)
932    XSPerfAccumulate("load_to_load_forward_fail_cancelled", cancelPointerChasing && isCancelled)
933    XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", cancelPointerChasing && !isCancelled && notFastMatch)
934    XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",
935      cancelPointerChasing && !isCancelled && !notFastMatch && fuOpTypeIsNotLd)
936    XSPerfAccumulate("load_to_load_forward_fail_addr_align",
937      cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && addressNotAligned)
938    XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",
939      cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && !addressNotAligned && addressMisMatch)
940  }
941  PipelineConnect(load_s1.io.out, load_s2.io.in, true.B,
942    load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect) || cancelPointerChasing)
943
944  val (forward_D, forwardData_D) = io.tlDchannel.forward(load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel, load_s1.io.out.bits.mshrid, load_s1.io.out.bits.paddr)
945
946  io.forward_mshr.valid := load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel
947  io.forward_mshr.mshrid := load_s1.io.out.bits.mshrid
948  io.forward_mshr.paddr := load_s1.io.out.bits.paddr
949  val (forward_result_valid, forward_mshr, forwardData_mshr) = io.forward_mshr.forward()
950
951  XSPerfAccumulate("successfully_forward_channel_D", forward_D && forward_result_valid)
952  XSPerfAccumulate("successfully_forward_mshr", forward_mshr && forward_result_valid)
953
954  // load s2
955  load_s2.io.redirect <> io.redirect
956  load_s2.io.forward_D := forward_D
957  load_s2.io.forwardData_D := forwardData_D
958  load_s2.io.forward_result_valid := forward_result_valid
959  load_s2.io.forward_mshr := forward_mshr
960  load_s2.io.forwardData_mshr := forwardData_mshr
961  io.s2IsPointerChasing := RegEnable(s1_tryPointerChasing && !cancelPointerChasing, load_s1.io.out.fire)
962  io.prefetch_train.bits.fromLsPipelineBundle(load_s2.io.in.bits)
963  // override miss bit
964  io.prefetch_train.bits.miss := io.dcache.resp.bits.miss
965  io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch
966  io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access
967  io.prefetch_train.valid := load_s2.io.in.fire && !load_s2.io.out.bits.mmio && !load_s2.io.in.bits.tlbMiss
968  io.dcache.s2_kill := load_s2.io.dcache_kill // to kill mmio resp which are redirected
969  if (env.FPGAPlatform)
970    io.dcache.s2_pc := DontCare
971  else
972    io.dcache.s2_pc := load_s2.io.out.bits.uop.cf.pc
973  load_s2.io.dcacheResp <> io.dcache.resp
974  load_s2.io.pmpResp <> io.pmp
975  load_s2.io.static_pm := RegNext(io.tlb.resp.bits.static_pm)
976  load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData
977  load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask
978  load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2
979  load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid
980  load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid
981  load_s2.io.lsq.addrInvalid <> io.lsq.forward.addrInvalid
982  load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData
983  load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask
984  load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2
985  load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false
986  load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid
987  load_s2.io.sbuffer.addrInvalid := DontCare // useless
988  load_s2.io.dataInvalidSqIdx <> io.lsq.forward.dataInvalidSqIdx // provide dataInvalidSqIdx to make wakeup faster
989  load_s2.io.addrInvalidSqIdx <> io.lsq.forward.addrInvalidSqIdx // provide addrInvalidSqIdx to make wakeup faster
990  load_s2.io.csrCtrl <> io.csrCtrl
991  load_s2.io.sentFastUop := io.fastUop.valid
992  load_s2.io.reExecuteQuery := io.reExecuteQuery
993  load_s2.io.loadLoadViolationQueryReq <> io.lsq.loadLoadViolationQuery.req
994  load_s2.io.storeLoadViolationQueryReq <> io.lsq.storeLoadViolationQuery.req
995  load_s2.io.feedbackFast <> io.feedbackFast
996  load_s2.io.lqReplayFull <> io.lqReplayFull
997
998
999
1000
1001  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
1002  val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.s0_sqIdx.value, StoreQueueSize))
1003  // to enable load-load, sqIdxMask must be calculated based on loadIn.uop
1004  // If the timing here is not OK, load-load forwarding has to be disabled.
1005  // Or we calculate sqIdxMask at RS??
1006  io.lsq.forward.sqIdxMask := sqIdxMaskReg
1007  if (EnableLoadToLoadForward) {
1008    when (s1_tryPointerChasing) {
1009      io.lsq.forward.sqIdxMask := UIntToMask(io.loadIn.bits.uop.sqIdx.value, StoreQueueSize)
1010    }
1011  }
1012
1013  // // use s2_hit_way to select data received in s1
1014  // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data))
1015  // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data)
1016
1017  // now io.fastUop.valid is sent to RS in load_s2
1018  // val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr)
1019  // val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side
1020
1021  // never fast wakeup
1022  val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr)
1023  val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side
1024
1025  io.fastUop.valid := RegNext(
1026      !io.dcache.s1_disable_fast_wakeup &&  // load fast wakeup should be disabled when dcache data read is not ready
1027      load_s1.io.in.valid && // valid load request
1028      !load_s1.io.s1_kill && // killed by load-load forwarding
1029      !load_s1.io.dtlbResp.bits.fast_miss && // not mmio or tlb miss, pf / af not included here
1030      !io.lsq.forward.dataInvalidFast // forward failed
1031    ) &&
1032    !RegNext(load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) &&
1033    (load_s2.io.in.valid && s2_dcache_hit && !load_s2.io.out.bits.replayInfo.needReplay())
1034  io.fastUop.bits := RegNext(load_s1.io.out.bits.uop)
1035
1036  XSDebug(load_s0.io.out.valid,
1037    p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " +
1038    p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n")
1039  XSDebug(load_s1.io.out.valid,
1040    p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
1041    p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n")
1042
1043  // load s2
1044  load_s2.io.out.ready := true.B
1045  val s2_loadOutValid = load_s2.io.out.valid
1046  // generate duplicated load queue data wen
1047  val s2_loadValidVec = RegInit(0.U(6.W))
1048  val s2_loadLeftFire = load_s1.io.out.valid && load_s2.io.in.ready
1049  // val write_lq_safe = load_s2.io.write_lq_safe
1050  s2_loadValidVec := 0x0.U(6.W)
1051  when (s2_loadLeftFire && !load_s1.io.out.bits.isHWPrefetch) { s2_loadValidVec := 0x3f.U(6.W) } // TODO: refactor me
1052  when (load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) { s2_loadValidVec := 0x0.U(6.W) }
1053  assert(RegNext((load_s2.io.in.valid === s2_loadValidVec(0)) || RegNext(load_s1.io.out.bits.isHWPrefetch)))
1054
1055  // load s3
1056  // writeback to LSQ
1057  // Current dcache use MSHR
1058  // Load queue will be updated at s2 for both hit/miss int/fp load
1059  val s3_loadOutBits = RegEnable(load_s2.io.out.bits, s2_loadOutValid)
1060  val s3_loadOutValid = RegNext(s2_loadOutValid) && !RegNext(load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect))
1061  io.lsq.loadIn.valid := s3_loadOutValid
1062  io.lsq.loadIn.bits := s3_loadOutBits
1063
1064  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1065
1066  // make chisel happy
1067  val s3_loadValidVec = Reg(UInt(6.W))
1068  s3_loadValidVec := s2_loadValidVec
1069  io.lsq.loadIn.bits.lqDataWenDup := s3_loadValidVec.asBools
1070
1071  // s2_dcache_require_replay signal will be RegNexted, then used in s3
1072  val s3_dcacheRequireReplay = RegNext(load_s2.io.s2_dcache_require_replay)
1073  val s3_delayedLoadError =
1074    if (EnableAccurateLoadError) {
1075      io.dcache.resp.bits.error_delayed && RegNext(io.csrCtrl.cache_error_enable)
1076    } else {
1077      WireInit(false.B)
1078    }
1079  val s3_canReplayFromFetch = RegNext(load_s2.io.s2_can_replay_from_fetch)
1080  io.s3_delayedLoadError := false.B // s3_delayedLoadError
1081  io.lsq.loadIn.bits.dcacheRequireReplay := s3_dcacheRequireReplay
1082
1083
1084  val s3_vpMatchInvalid = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid)
1085  val s3_ldld_replayFromFetch =
1086    io.lsq.loadLoadViolationQuery.resp.valid &&
1087    io.lsq.loadLoadViolationQuery.resp.bits.replayFromFetch &&
1088    RegNext(io.csrCtrl.ldld_vio_check_enable)
1089
1090  // write to rob and writeback bus
1091  val s3_replayInfo = s3_loadOutBits.replayInfo
1092  val s3_replayInst = s3_vpMatchInvalid || s3_ldld_replayFromFetch
1093  val s3_selReplayCause = PriorityEncoderOH(s3_replayInfo.cause.asUInt)
1094  dontTouch(s3_selReplayCause) // for debug
1095  val s3_forceReplay = s3_selReplayCause(LoadReplayCauses.schedError) ||
1096                       s3_selReplayCause(LoadReplayCauses.tlbMiss) ||
1097                       s3_selReplayCause(LoadReplayCauses.waitStore)
1098
1099  val s3_exception = ExceptionNO.selectByFu(s3_loadOutBits.uop.cf.exceptionVec, lduCfg).asUInt.orR
1100  when ((s3_exception || s3_delayedLoadError || s3_replayInst) && !s3_forceReplay) {
1101    io.lsq.loadIn.bits.replayInfo.cause := 0.U.asTypeOf(s3_replayInfo.cause.cloneType)
1102  } .otherwise {
1103    io.lsq.loadIn.bits.replayInfo.cause := VecInit(s3_selReplayCause.asBools)
1104  }
1105  dontTouch(io.lsq.loadIn.bits.replayInfo.cause)
1106
1107
1108
1109  // Int load, if hit, will be writebacked at s2
1110  val hitLoadOut = Wire(Valid(new ExuOutput))
1111  hitLoadOut.valid := s3_loadOutValid && !io.lsq.loadIn.bits.replayInfo.needReplay() && !s3_loadOutBits.mmio
1112  hitLoadOut.bits.uop := s3_loadOutBits.uop
1113  hitLoadOut.bits.uop.cf.exceptionVec(loadAccessFault) := s3_delayedLoadError && !s3_loadOutBits.tlbMiss  ||
1114                                                          s3_loadOutBits.uop.cf.exceptionVec(loadAccessFault)
1115  hitLoadOut.bits.uop.ctrl.replayInst := s3_replayInst
1116  hitLoadOut.bits.data := s3_loadOutBits.data
1117  hitLoadOut.bits.redirectValid := false.B
1118  hitLoadOut.bits.redirect := DontCare
1119  hitLoadOut.bits.debug.isMMIO := s3_loadOutBits.mmio
1120  hitLoadOut.bits.debug.isPerfCnt := false.B
1121  hitLoadOut.bits.debug.paddr := s3_loadOutBits.paddr
1122  hitLoadOut.bits.debug.vaddr := s3_loadOutBits.vaddr
1123  hitLoadOut.bits.fflags := DontCare
1124
1125  when (s3_forceReplay) {
1126    hitLoadOut.bits.uop.cf.exceptionVec := 0.U.asTypeOf(s3_loadOutBits.uop.cf.exceptionVec.cloneType)
1127  }
1128
1129  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1130
1131  io.lsq.loadIn.bits.uop := hitLoadOut.bits.uop
1132
1133  val s3_needRelease = s3_exception || io.lsq.loadIn.bits.replayInfo.needReplay()
1134  io.lsq.loadLoadViolationQuery.preReq := load_s1.io.out.valid
1135  io.lsq.loadLoadViolationQuery.release := s3_needRelease
1136  io.lsq.storeLoadViolationQuery.preReq := load_s1.io.out.valid
1137  io.lsq.storeLoadViolationQuery.release := s3_needRelease
1138
1139  // feedback slow
1140  io.feedbackSlow.valid := s3_loadOutValid && !s3_loadOutBits.uop.robIdx.needFlush(io.redirect) && !s3_loadOutBits.isLoadReplay
1141  io.feedbackSlow.bits.hit := !io.lsq.loadIn.bits.replayInfo.needReplay() || io.lsq.loadIn.ready
1142  io.feedbackSlow.bits.flushState := s3_loadOutBits.ptwBack
1143  io.feedbackSlow.bits.rsIdx := s3_loadOutBits.rsIdx
1144  io.feedbackSlow.bits.sourceType := RSFeedbackType.lrqFull
1145  io.feedbackSlow.bits.dataInvalidSqIdx := DontCare
1146
1147  val s3_loadWbMeta = Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.loadOut.bits)
1148  // data from load queue refill
1149  val s3_loadDataFromLQ = io.lsq.ldRawData
1150  val s3_rdataLQ = s3_loadDataFromLQ.mergedData()
1151  val s3_rdataSelLQ = LookupTree(s3_loadDataFromLQ.addrOffset, List(
1152    "b000".U -> s3_rdataLQ(63,  0),
1153    "b001".U -> s3_rdataLQ(63,  8),
1154    "b010".U -> s3_rdataLQ(63, 16),
1155    "b011".U -> s3_rdataLQ(63, 24),
1156    "b100".U -> s3_rdataLQ(63, 32),
1157    "b101".U -> s3_rdataLQ(63, 40),
1158    "b110".U -> s3_rdataLQ(63, 48),
1159    "b111".U -> s3_rdataLQ(63, 56)
1160  ))
1161  val s3_rdataPartialLoadLQ = rdataHelper(s3_loadDataFromLQ.uop, s3_rdataSelLQ)
1162
1163  // data from dcache hit
1164  val s3_loadDataFromDcache = load_s2.io.loadDataFromDcache
1165  val s3_rdataDcache = s3_loadDataFromDcache.mergedData()
1166  val s3_rdataSelDcache = LookupTree(s3_loadDataFromDcache.addrOffset, List(
1167    "b000".U -> s3_rdataDcache(63,  0),
1168    "b001".U -> s3_rdataDcache(63,  8),
1169    "b010".U -> s3_rdataDcache(63, 16),
1170    "b011".U -> s3_rdataDcache(63, 24),
1171    "b100".U -> s3_rdataDcache(63, 32),
1172    "b101".U -> s3_rdataDcache(63, 40),
1173    "b110".U -> s3_rdataDcache(63, 48),
1174    "b111".U -> s3_rdataDcache(63, 56)
1175  ))
1176  val s3_rdataPartialLoadDcache = rdataHelper(s3_loadDataFromDcache.uop, s3_rdataSelDcache)
1177
1178  // FIXME: add 1 cycle delay ?
1179  io.loadOut.bits := s3_loadWbMeta
1180  io.loadOut.bits.data := Mux(hitLoadOut.valid, s3_rdataPartialLoadDcache, s3_rdataPartialLoadLQ)
1181  io.loadOut.valid := hitLoadOut.valid && !hitLoadOut.bits.uop.robIdx.needFlush(io.redirect) ||
1182                    io.lsq.loadOut.valid && !io.lsq.loadOut.bits.uop.robIdx.needFlush(io.redirect) && !hitLoadOut.valid
1183
1184  io.lsq.loadOut.ready := !hitLoadOut.valid
1185
1186  // fast load to load forward
1187  io.fastpathOut.valid := hitLoadOut.valid // for debug only
1188  io.fastpathOut.data := s3_loadDataFromDcache.mergedData() // fastpath is for ld only
1189
1190   // trigger
1191  val lastValidData = RegNext(RegEnable(io.loadOut.bits.data, io.loadOut.fire))
1192  val hitLoadAddrTriggerHitVec = Wire(Vec(3, Bool()))
1193  val lqLoadAddrTriggerHitVec = io.lsq.trigger.lqLoadAddrTriggerHitVec
1194  (0 until 3).map{i => {
1195    val tdata2 = RegNext(io.trigger(i).tdata2)
1196    val matchType = RegNext(io.trigger(i).matchType)
1197    val tEnable = RegNext(io.trigger(i).tEnable)
1198
1199    hitLoadAddrTriggerHitVec(i) := TriggerCmp(RegNext(load_s2.io.out.bits.vaddr), tdata2, matchType, tEnable)
1200    io.trigger(i).addrHit := Mux(hitLoadOut.valid, hitLoadAddrTriggerHitVec(i), lqLoadAddrTriggerHitVec(i))
1201    io.trigger(i).lastDataHit := TriggerCmp(lastValidData, tdata2, matchType, tEnable)
1202  }}
1203  io.lsq.trigger.hitLoadAddrTriggerHitVec := hitLoadAddrTriggerHitVec
1204
1205  // FIXME: please move this part to LoadQueueReplay
1206  io.debug_ls := DontCare
1207  // io.debug_ls.s1.isBankConflict := load_s1.io.in.fire && (!load_s1.io.dcacheKill && load_s1.io.dcacheBankConflict)
1208  // io.debug_ls.s1.isLoadToLoadForward := load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing
1209  // io.debug_ls.s1.isTlbFirstMiss := io.tlb.resp.valid && io.tlb.resp.bits.miss && io.tlb.resp.bits.debug.isFirstIssue
1210  // io.debug_ls.s1.isReplayFast := io.lsq.replayFast.valid && io.lsq.replayFast.needreplay
1211  // io.debug_ls.s1_robIdx := load_s1.io.in.bits.uop.robIdx.value
1212  // // s2
1213  // io.debug_ls.s2.isDcacheFirstMiss := load_s2.io.in.fire && load_s2.io.in.bits.isFirstIssue && load_s2.io.dcacheResp.bits.miss
1214  // io.debug_ls.s2.isForwardFail := load_s2.io.in.fire && load_s2.io.s2_forward_fail
1215  // io.debug_ls.s2.isReplaySlow := io.lsq.replaySlow.valid && io.lsq.replaySlow.needreplay
1216  // io.debug_ls.s2.isLoadReplayTLBMiss := io.lsq.replaySlow.valid && !io.lsq.replaySlow.tlb_hited
1217  // io.debug_ls.s2.isLoadReplayCacheMiss := io.lsq.replaySlow.valid && !io.lsq.replaySlow.cache_hited
1218  // io.debug_ls.replayCnt := DontCare
1219  // io.debug_ls.s2_robIdx := load_s2.io.in.bits.uop.robIdx.value
1220
1221  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1222  // hardware performance counter
1223  val perfEvents = Seq(
1224    ("load_s0_in_fire         ", load_s0.io.in.fire                                                                                                              ),
1225    ("load_to_load_forward    ", load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing                                                           ),
1226    ("stall_dcache            ", load_s0.io.out.valid && load_s0.io.out.ready && !load_s0.io.dcacheReq.ready                                                     ),
1227    ("load_s1_in_fire         ", load_s1.io.in.fire                                                                                                              ),
1228    ("load_s1_tlb_miss        ", load_s1.io.in.fire && load_s1.io.dtlbResp.bits.miss                                                                             ),
1229    ("load_s2_in_fire         ", load_s2.io.in.fire                                                                                                              ),
1230    ("load_s2_dcache_miss     ", load_s2.io.in.fire && load_s2.io.dcacheResp.bits.miss                                                                           ),
1231  )
1232  generatePerfEvent()
1233
1234  when(io.loadOut.fire){
1235    XSDebug("loadOut %x\n", io.loadOut.bits.uop.cf.pc)
1236  }
1237}
1238