1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import org.chipsalliance.cde.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import utility._ 24import xiangshan._ 25import xiangshan.ExceptionNO._ 26import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput} 27import xiangshan.backend.fu.PMPRespBundle 28import xiangshan.backend.fu.FuConfig._ 29import xiangshan.backend.fu.FuType 30import xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo} 31import xiangshan.backend.rob.RobPtr 32import xiangshan.backend.ctrlblock.DebugLsInfoBundle 33import xiangshan.backend.fu.NewCSR._ 34import xiangshan.backend.fu.util.SdtrigExt 35import xiangshan.mem.mdp._ 36import xiangshan.mem.Bundles._ 37import xiangshan.cache._ 38import xiangshan.cache.wpu.ReplayCarry 39import xiangshan.cache.mmu._ 40 41class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle 42 with HasDCacheParameters 43 with HasTlbConst 44{ 45 // mshr refill index 46 val mshr_id = UInt(log2Up(cfg.nMissEntries).W) 47 // get full data from store queue and sbuffer 48 val full_fwd = Bool() 49 // wait for data from store inst's store queue index 50 val data_inv_sq_idx = new SqPtr 51 // wait for address from store queue index 52 val addr_inv_sq_idx = new SqPtr 53 // replay carry 54 val rep_carry = new ReplayCarry(nWays) 55 // data in last beat 56 val last_beat = Bool() 57 // replay cause 58 val cause = Vec(LoadReplayCauses.allCauses, Bool()) 59 // performance debug information 60 val debug = new PerfDebugInfo 61 // tlb hint 62 val tlb_id = UInt(log2Up(loadfiltersize).W) 63 val tlb_full = Bool() 64 65 // alias 66 def mem_amb = cause(LoadReplayCauses.C_MA) 67 def tlb_miss = cause(LoadReplayCauses.C_TM) 68 def fwd_fail = cause(LoadReplayCauses.C_FF) 69 def dcache_rep = cause(LoadReplayCauses.C_DR) 70 def dcache_miss = cause(LoadReplayCauses.C_DM) 71 def wpu_fail = cause(LoadReplayCauses.C_WF) 72 def bank_conflict = cause(LoadReplayCauses.C_BC) 73 def rar_nack = cause(LoadReplayCauses.C_RAR) 74 def raw_nack = cause(LoadReplayCauses.C_RAW) 75 def misalign_nack = cause(LoadReplayCauses.C_MF) 76 def nuke = cause(LoadReplayCauses.C_NK) 77 def need_rep = cause.asUInt.orR 78} 79 80 81class LoadToLsqIO(implicit p: Parameters) extends XSBundle { 82 // ldu -> lsq UncacheBuffer 83 val ldin = DecoupledIO(new LqWriteBundle) 84 // uncache-mmio -> ldu 85 val uncache = Flipped(DecoupledIO(new MemExuOutput)) 86 val ld_raw_data = Input(new LoadDataFromLQBundle) 87 // uncache-nc -> ldu 88 val nc_ldin = Flipped(DecoupledIO(new LsPipelineBundle)) 89 // storequeue -> ldu 90 val forward = new PipeLoadForwardQueryIO 91 // ldu -> lsq LQRAW 92 val stld_nuke_query = new LoadNukeQueryIO 93 // ldu -> lsq LQRAR 94 val ldld_nuke_query = new LoadNukeQueryIO 95} 96 97class LoadToLoadIO(implicit p: Parameters) extends XSBundle { 98 val valid = Bool() 99 val data = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 100 val dly_ld_err = Bool() 101} 102 103class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 104 val tdata2 = Input(UInt(64.W)) 105 val matchType = Input(UInt(2.W)) 106 val tEnable = Input(Bool()) // timing is calculated before this 107 val addrHit = Output(Bool()) 108} 109 110class LoadUnit(implicit p: Parameters) extends XSModule 111 with HasLoadHelper 112 with HasPerfEvents 113 with HasDCacheParameters 114 with HasCircularQueuePtrHelper 115 with HasVLSUParameters 116 with SdtrigExt 117{ 118 val io = IO(new Bundle() { 119 // control 120 val redirect = Flipped(ValidIO(new Redirect)) 121 val csrCtrl = Flipped(new CustomCSRCtrlIO) 122 123 // int issue path 124 val ldin = Flipped(Decoupled(new MemExuInput)) 125 val ldout = Decoupled(new MemExuOutput) 126 127 // vec issue path 128 val vecldin = Flipped(Decoupled(new VecPipeBundle)) 129 val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false)) 130 131 // misalignBuffer issue path 132 val misalign_ldin = Flipped(Decoupled(new LsPipelineBundle)) 133 val misalign_ldout = Valid(new LqWriteBundle) 134 135 // data path 136 val tlb = new TlbRequestIO(2) 137 val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 138 val dcache = new DCacheLoadIO 139 val sbuffer = new LoadForwardQueryIO 140 val ubuffer = new LoadForwardQueryIO 141 val lsq = new LoadToLsqIO 142 val tl_d_channel = Input(new DcacheToLduForwardIO) 143 val forward_mshr = Flipped(new LduToMissqueueForwardIO) 144 // val refill = Flipped(ValidIO(new Refill)) 145 val l2_hint = Input(Valid(new L2ToL1Hint)) 146 val tlb_hint = Flipped(new TlbHintReq) 147 // fast wakeup 148 // TODO: implement vector fast wakeup 149 val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2 150 151 // trigger 152 val fromCsrTrigger = Input(new CsrTriggerBundle) 153 154 // prefetch 155 val prefetch_train = ValidIO(new LsPrefetchTrainBundle()) // provide prefetch info to sms 156 val prefetch_train_l1 = ValidIO(new LsPrefetchTrainBundle()) // provide prefetch info to stream & stride 157 // speculative for gated control 158 val s1_prefetch_spec = Output(Bool()) 159 val s2_prefetch_spec = Output(Bool()) 160 161 val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req 162 val canAcceptLowConfPrefetch = Output(Bool()) 163 val canAcceptHighConfPrefetch = Output(Bool()) 164 165 // ifetchPrefetch 166 val ifetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle) 167 168 // load to load fast path 169 val l2l_fwd_in = Input(new LoadToLoadIO) 170 val l2l_fwd_out = Output(new LoadToLoadIO) 171 172 val ld_fast_match = Input(Bool()) 173 val ld_fast_fuOpType = Input(UInt()) 174 val ld_fast_imm = Input(UInt(12.W)) 175 176 // rs feedback 177 val wakeup = ValidIO(new DynInst) 178 val feedback_fast = ValidIO(new RSFeedback) // stage 2 179 val feedback_slow = ValidIO(new RSFeedback) // stage 3 180 val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load 181 182 // load ecc error 183 val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different 184 185 // schedule error query 186 val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryBundle))) 187 188 // queue-based replay 189 val replay = Flipped(Decoupled(new LsPipelineBundle)) 190 val lq_rep_full = Input(Bool()) 191 192 // misc 193 val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch 194 195 // Load fast replay path 196 val fast_rep_in = Flipped(Decoupled(new LqWriteBundle)) 197 val fast_rep_out = Decoupled(new LqWriteBundle) 198 199 // to misalign buffer 200 val misalign_buf = Decoupled(new LqWriteBundle) 201 202 // Load RAR rollback 203 val rollback = Valid(new Redirect) 204 205 // perf 206 val debug_ls = Output(new DebugLsInfoBundle) 207 val lsTopdownInfo = Output(new LsTopdownInfo) 208 val correctMissTrain = Input(Bool()) 209 }) 210 211 val s1_ready, s2_ready, s3_ready = WireInit(false.B) 212 213 // Pipeline 214 // -------------------------------------------------------------------------------- 215 // stage 0 216 // -------------------------------------------------------------------------------- 217 // generate addr, use addr to query DCache and DTLB 218 val s0_valid = Wire(Bool()) 219 val s0_mmio_select = Wire(Bool()) 220 val s0_nc_select = Wire(Bool()) 221 val s0_misalign_select= Wire(Bool()) 222 val s0_kill = Wire(Bool()) 223 val s0_can_go = s1_ready 224 val s0_fire = s0_valid && s0_can_go 225 val s0_mmio_fire = s0_mmio_select && s0_can_go 226 val s0_nc_fire = s0_nc_select && s0_can_go 227 val s0_out = Wire(new LqWriteBundle) 228 val s0_tlb_valid = Wire(Bool()) 229 val s0_tlb_hlv = Wire(Bool()) 230 val s0_tlb_hlvx = Wire(Bool()) 231 val s0_tlb_vaddr = Wire(UInt(VAddrBits.W)) 232 val s0_tlb_fullva = Wire(UInt(XLEN.W)) 233 val s0_dcache_vaddr = Wire(UInt(VAddrBits.W)) 234 val s0_is128bit = Wire(Bool()) 235 val s0_misalign_wakeup_fire = s0_misalign_select && s0_can_go && 236 io.dcache.req.ready && 237 io.misalign_ldin.bits.misalignNeedWakeUp 238 239 // flow source bundle 240 class FlowSource extends Bundle { 241 val vaddr = UInt(VAddrBits.W) 242 val mask = UInt((VLEN/8).W) 243 val uop = new DynInst 244 val try_l2l = Bool() 245 val has_rob_entry = Bool() 246 val rep_carry = new ReplayCarry(nWays) 247 val mshrid = UInt(log2Up(cfg.nMissEntries).W) 248 val isFirstIssue = Bool() 249 val fast_rep = Bool() 250 val ld_rep = Bool() 251 val l2l_fwd = Bool() 252 val prf = Bool() 253 val prf_rd = Bool() 254 val prf_wr = Bool() 255 val prf_i = Bool() 256 val sched_idx = UInt(log2Up(LoadQueueReplaySize+1).W) 257 // Record the issue port idx of load issue queue. This signal is used by load cancel. 258 val deqPortIdx = UInt(log2Ceil(LoadPipelineWidth).W) 259 val frm_mabuf = Bool() 260 // vec only 261 val isvec = Bool() 262 val is128bit = Bool() 263 val uop_unit_stride_fof = Bool() 264 val reg_offset = UInt(vOffsetBits.W) 265 val vecActive = Bool() // 1: vector active element or scala mem operation, 0: vector not active element 266 val is_first_ele = Bool() 267 // val flowPtr = new VlflowPtr 268 val usSecondInv = Bool() 269 val mbIndex = UInt(vlmBindexBits.W) 270 val elemIdx = UInt(elemIdxBits.W) 271 val elemIdxInsideVd = UInt(elemIdxBits.W) 272 val alignedType = UInt(alignTypeBits.W) 273 val vecBaseVaddr = UInt(VAddrBits.W) 274 //for Svpbmt NC 275 val isnc = Bool() 276 val paddr = UInt(PAddrBits.W) 277 val data = UInt((VLEN+1).W) 278 } 279 val s0_sel_src = Wire(new FlowSource) 280 281 // load flow select/gen 282 // src 0: misalignBuffer load (io.misalign_ldin) 283 // src 1: super load replayed by LSQ (cache miss replay) (io.replay) 284 // src 2: fast load replay (io.fast_rep_in) 285 // src 3: mmio (io.lsq.uncache) 286 // src 4: nc (io.lsq.nc_ldin) 287 // src 5: load replayed by LSQ (io.replay) 288 // src 6: hardware prefetch from prefetchor (high confidence) (io.prefetch) 289 // NOTE: Now vec/int loads are sent from same RS 290 // A vec load will be splited into multiple uops, 291 // so as long as one uop is issued, 292 // the other uops should have higher priority 293 // src 7: vec read from RS (io.vecldin) 294 // src 8: int read / software prefetch first issue from RS (io.in) 295 // src 9: load try pointchaising when no issued or replayed load (io.fastpath) 296 // src10: hardware prefetch from prefetchor (high confidence) (io.prefetch) 297 // priority: high to low 298 val s0_rep_stall = io.ldin.valid && isAfter(io.replay.bits.uop.lqIdx, io.ldin.bits.uop.lqIdx) || 299 io.vecldin.valid && isAfter(io.replay.bits.uop.lqIdx, io.vecldin.bits.uop.lqIdx) 300 private val SRC_NUM = 11 301 private val Seq( 302 mab_idx, super_rep_idx, fast_rep_idx, mmio_idx, nc_idx, lsq_rep_idx, 303 high_pf_idx, vec_iss_idx, int_iss_idx, l2l_fwd_idx, low_pf_idx 304 ) = (0 until SRC_NUM).toSeq 305 // load flow source valid 306 val s0_src_valid_vec = WireInit(VecInit(Seq( 307 io.misalign_ldin.valid, 308 io.replay.valid && io.replay.bits.forward_tlDchannel, 309 io.fast_rep_in.valid, 310 io.lsq.uncache.valid, 311 io.lsq.nc_ldin.valid, 312 io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall, 313 io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U, 314 io.vecldin.valid, 315 io.ldin.valid, // int flow first issue or software prefetch 316 io.l2l_fwd_in.valid, 317 io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U, 318 ))) 319 // load flow source ready 320 val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool())) 321 s0_src_ready_vec(0) := true.B 322 for(i <- 1 until SRC_NUM){ 323 s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _) 324 } 325 // load flow source select (OH) 326 val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)})) 327 val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx) 328 329 val s0_tlb_no_query = s0_hw_prf_select || s0_sel_src.prf_i || 330 s0_src_select_vec(fast_rep_idx) || s0_src_select_vec(mmio_idx) || 331 s0_src_select_vec(nc_idx) 332 s0_valid := !s0_kill && (s0_src_select_vec(nc_idx) || (( 333 s0_src_valid_vec(mab_idx) || 334 s0_src_valid_vec(super_rep_idx) || 335 s0_src_valid_vec(fast_rep_idx) || 336 s0_src_valid_vec(lsq_rep_idx) || 337 s0_src_valid_vec(high_pf_idx) || 338 s0_src_valid_vec(vec_iss_idx) || 339 s0_src_valid_vec(int_iss_idx) || 340 s0_src_valid_vec(l2l_fwd_idx) || 341 s0_src_valid_vec(low_pf_idx) 342 ) && !s0_src_select_vec(mmio_idx) && io.dcache.req.ready)) 343 344 s0_mmio_select := s0_src_select_vec(mmio_idx) && !s0_kill 345 s0_nc_select := s0_src_select_vec(nc_idx) && !s0_kill 346 //judgment: is NC with data or not. 347 //If true, it's from `io.lsq.nc_ldin` or `io.fast_rep_in` 348 val s0_nc_with_data = s0_sel_src.isnc && !s0_kill 349 s0_misalign_select := s0_src_select_vec(mab_idx) && !s0_kill 350 351 // if is hardware prefetch or fast replay, don't send valid to tlb 352 s0_tlb_valid := ( 353 s0_src_valid_vec(mab_idx) || 354 s0_src_valid_vec(super_rep_idx) || 355 s0_src_valid_vec(lsq_rep_idx) || 356 s0_src_valid_vec(vec_iss_idx) || 357 s0_src_valid_vec(int_iss_idx) || 358 s0_src_valid_vec(l2l_fwd_idx) 359 ) && io.dcache.req.ready 360 361 // which is S0's out is ready and dcache is ready 362 val s0_try_ptr_chasing = s0_src_select_vec(l2l_fwd_idx) 363 val s0_do_try_ptr_chasing = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready 364 val s0_ptr_chasing_vaddr = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0) 365 val s0_ptr_chasing_canceled = WireInit(false.B) 366 s0_kill := s0_ptr_chasing_canceled 367 368 // prefetch related ctrl signal 369 io.canAcceptLowConfPrefetch := s0_src_ready_vec(low_pf_idx) && io.dcache.req.ready 370 io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.dcache.req.ready 371 372 // query DTLB 373 io.tlb.req.valid := s0_tlb_valid 374 io.tlb.req.bits.cmd := Mux(s0_sel_src.prf, 375 Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read), 376 TlbCmd.read 377 ) 378 io.tlb.req.bits.isPrefetch := s0_sel_src.prf 379 io.tlb.req.bits.vaddr := s0_tlb_vaddr 380 io.tlb.req.bits.fullva := s0_tlb_fullva 381 io.tlb.req.bits.checkfullva := s0_src_select_vec(vec_iss_idx) || s0_src_select_vec(int_iss_idx) 382 io.tlb.req.bits.hyperinst := s0_tlb_hlv 383 io.tlb.req.bits.hlvx := s0_tlb_hlvx 384 io.tlb.req.bits.size := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType)) 385 io.tlb.req.bits.kill := s0_kill || s0_tlb_no_query // if does not need to be translated, kill it 386 io.tlb.req.bits.memidx.is_ld := true.B 387 io.tlb.req.bits.memidx.is_st := false.B 388 io.tlb.req.bits.memidx.idx := s0_sel_src.uop.lqIdx.value 389 io.tlb.req.bits.debug.robIdx := s0_sel_src.uop.robIdx 390 io.tlb.req.bits.no_translate := s0_tlb_no_query // hardware prefetch and fast replay does not need to be translated, need this signal for pmp check 391 io.tlb.req.bits.debug.pc := s0_sel_src.uop.pc 392 io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue 393 394 // query DCache 395 io.dcache.req.valid := s0_valid && !s0_sel_src.prf_i && !s0_nc_with_data 396 io.dcache.req.bits.cmd := Mux(s0_sel_src.prf_rd, 397 MemoryOpConstants.M_PFR, 398 Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD) 399 ) 400 io.dcache.req.bits.vaddr := s0_dcache_vaddr 401 io.dcache.req.bits.vaddr_dup := s0_dcache_vaddr 402 io.dcache.req.bits.mask := s0_sel_src.mask 403 io.dcache.req.bits.data := DontCare 404 io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue 405 io.dcache.req.bits.instrtype := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U) 406 io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value 407 io.dcache.req.bits.replayCarry := s0_sel_src.rep_carry 408 io.dcache.req.bits.id := DontCare // TODO: update cache meta 409 io.dcache.req.bits.lqIdx := s0_sel_src.uop.lqIdx 410 io.dcache.pf_source := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL) 411 io.dcache.is128Req := s0_is128bit 412 413 // load flow priority mux 414 def fromNullSource(): FlowSource = { 415 val out = WireInit(0.U.asTypeOf(new FlowSource)) 416 out 417 } 418 419 def fromMisAlignBufferSource(src: LsPipelineBundle): FlowSource = { 420 val out = WireInit(0.U.asTypeOf(new FlowSource)) 421 out.vaddr := src.vaddr 422 out.mask := src.mask 423 out.uop := src.uop 424 out.try_l2l := false.B 425 out.has_rob_entry := false.B 426 out.rep_carry := src.replayCarry 427 out.mshrid := src.mshrid 428 out.frm_mabuf := true.B 429 out.isFirstIssue := false.B 430 out.fast_rep := false.B 431 out.ld_rep := false.B 432 out.l2l_fwd := false.B 433 out.prf := false.B 434 out.prf_rd := false.B 435 out.prf_wr := false.B 436 out.sched_idx := src.schedIndex 437 out.isvec := src.isvec 438 out.is128bit := src.is128bit 439 out.vecActive := true.B 440 out 441 } 442 443 def fromFastReplaySource(src: LqWriteBundle): FlowSource = { 444 val out = WireInit(0.U.asTypeOf(new FlowSource)) 445 out.vaddr := src.vaddr 446 out.paddr := src.paddr 447 out.mask := src.mask 448 out.uop := src.uop 449 out.try_l2l := false.B 450 out.has_rob_entry := src.hasROBEntry 451 out.rep_carry := src.rep_info.rep_carry 452 out.mshrid := src.rep_info.mshr_id 453 out.frm_mabuf := src.isFrmMisAlignBuf 454 out.isFirstIssue := false.B 455 out.fast_rep := true.B 456 out.ld_rep := src.isLoadReplay 457 out.l2l_fwd := false.B 458 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 459 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 460 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 461 out.prf_i := false.B 462 out.sched_idx := src.schedIndex 463 out.isvec := src.isvec 464 out.is128bit := src.is128bit 465 out.uop_unit_stride_fof := src.uop_unit_stride_fof 466 out.reg_offset := src.reg_offset 467 out.vecActive := src.vecActive 468 out.is_first_ele := src.is_first_ele 469 out.usSecondInv := src.usSecondInv 470 out.mbIndex := src.mbIndex 471 out.elemIdx := src.elemIdx 472 out.elemIdxInsideVd := src.elemIdxInsideVd 473 out.alignedType := src.alignedType 474 out.isnc := src.nc 475 out.data := src.data 476 out 477 } 478 479 // TODO: implement vector mmio 480 def fromMmioSource(src: MemExuOutput) = { 481 val out = WireInit(0.U.asTypeOf(new FlowSource)) 482 out.mask := 0.U 483 out.uop := src.uop 484 out.try_l2l := false.B 485 out.has_rob_entry := false.B 486 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 487 out.mshrid := 0.U 488 out.frm_mabuf := false.B 489 out.isFirstIssue := false.B 490 out.fast_rep := false.B 491 out.ld_rep := false.B 492 out.l2l_fwd := false.B 493 out.prf := false.B 494 out.prf_rd := false.B 495 out.prf_wr := false.B 496 out.prf_i := false.B 497 out.sched_idx := 0.U 498 out.vecActive := true.B 499 out 500 } 501 502 def fromNcSource(src: LsPipelineBundle): FlowSource = { 503 val out = WireInit(0.U.asTypeOf(new FlowSource)) 504 out.vaddr := src.vaddr 505 out.paddr := src.paddr 506 out.mask := genVWmask(src.vaddr, src.uop.fuOpType(1,0)) 507 out.uop := src.uop 508 out.has_rob_entry := true.B 509 out.sched_idx := src.schedIndex 510 out.isvec := src.isvec 511 out.is128bit := src.is128bit 512 out.vecActive := src.vecActive 513 out.isnc := true.B 514 out.data := src.data 515 out 516 } 517 518 def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = { 519 val out = WireInit(0.U.asTypeOf(new FlowSource)) 520 out.mask := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0))) 521 out.uop := src.uop 522 out.try_l2l := false.B 523 out.has_rob_entry := true.B 524 out.rep_carry := src.replayCarry 525 out.mshrid := src.mshrid 526 out.frm_mabuf := false.B 527 out.isFirstIssue := false.B 528 out.fast_rep := false.B 529 out.ld_rep := true.B 530 out.l2l_fwd := false.B 531 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec 532 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 533 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 534 out.prf_i := false.B 535 out.sched_idx := src.schedIndex 536 out.isvec := src.isvec 537 out.is128bit := src.is128bit 538 out.uop_unit_stride_fof := src.uop_unit_stride_fof 539 out.reg_offset := src.reg_offset 540 out.vecActive := src.vecActive 541 out.is_first_ele := src.is_first_ele 542 out.usSecondInv := src.usSecondInv 543 out.mbIndex := src.mbIndex 544 out.elemIdx := src.elemIdx 545 out.elemIdxInsideVd := src.elemIdxInsideVd 546 out.alignedType := src.alignedType 547 out 548 } 549 550 // TODO: implement vector prefetch 551 def fromPrefetchSource(src: L1PrefetchReq): FlowSource = { 552 val out = WireInit(0.U.asTypeOf(new FlowSource)) 553 out.mask := 0.U 554 out.uop := DontCare 555 out.try_l2l := false.B 556 out.has_rob_entry := false.B 557 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 558 out.mshrid := 0.U 559 out.frm_mabuf := false.B 560 out.isFirstIssue := false.B 561 out.fast_rep := false.B 562 out.ld_rep := false.B 563 out.l2l_fwd := false.B 564 out.prf := true.B 565 out.prf_rd := !src.is_store 566 out.prf_wr := src.is_store 567 out.prf_i := false.B 568 out.sched_idx := 0.U 569 out 570 } 571 572 def fromVecIssueSource(src: VecPipeBundle): FlowSource = { 573 val out = WireInit(0.U.asTypeOf(new FlowSource)) 574 out.mask := src.mask 575 out.uop := src.uop 576 out.try_l2l := false.B 577 out.has_rob_entry := true.B 578 // TODO: VLSU, implement replay carry 579 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 580 out.mshrid := 0.U 581 out.frm_mabuf := false.B 582 // TODO: VLSU, implement first issue 583// out.isFirstIssue := src.isFirstIssue 584 out.fast_rep := false.B 585 out.ld_rep := false.B 586 out.l2l_fwd := false.B 587 out.prf := false.B 588 out.prf_rd := false.B 589 out.prf_wr := false.B 590 out.prf_i := false.B 591 out.sched_idx := 0.U 592 // Vector load interface 593 out.isvec := true.B 594 // vector loads only access a single element at a time, so 128-bit path is not used for now 595 out.is128bit := is128Bit(src.alignedType) 596 out.uop_unit_stride_fof := src.uop_unit_stride_fof 597 // out.rob_idx_valid := src.rob_idx_valid 598 // out.inner_idx := src.inner_idx 599 // out.rob_idx := src.rob_idx 600 out.reg_offset := src.reg_offset 601 // out.offset := src.offset 602 out.vecActive := src.vecActive 603 out.is_first_ele := src.is_first_ele 604 // out.flowPtr := src.flowPtr 605 out.usSecondInv := src.usSecondInv 606 out.mbIndex := src.mBIndex 607 out.elemIdx := src.elemIdx 608 out.elemIdxInsideVd := src.elemIdxInsideVd 609 out.vecBaseVaddr := src.basevaddr 610 out.alignedType := src.alignedType 611 out 612 } 613 614 def fromIntIssueSource(src: MemExuInput): FlowSource = { 615 val out = WireInit(0.U.asTypeOf(new FlowSource)) 616 val addr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits) 617 out.mask := genVWmask(addr, src.uop.fuOpType(1,0)) 618 out.uop := src.uop 619 out.try_l2l := false.B 620 out.has_rob_entry := true.B 621 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 622 out.mshrid := 0.U 623 out.frm_mabuf := false.B 624 out.isFirstIssue := true.B 625 out.fast_rep := false.B 626 out.ld_rep := false.B 627 out.l2l_fwd := false.B 628 out.prf := LSUOpType.isPrefetch(src.uop.fuOpType) 629 out.prf_rd := src.uop.fuOpType === LSUOpType.prefetch_r 630 out.prf_wr := src.uop.fuOpType === LSUOpType.prefetch_w 631 out.prf_i := src.uop.fuOpType === LSUOpType.prefetch_i 632 out.sched_idx := 0.U 633 out.vecActive := true.B // true for scala load 634 out 635 } 636 637 // TODO: implement vector l2l 638 def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = { 639 val out = WireInit(0.U.asTypeOf(new FlowSource)) 640 out.mask := genVWmask(0.U, LSUOpType.ld) 641 // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 642 // Assume the pointer chasing is always ld. 643 out.uop.fuOpType := LSUOpType.ld 644 out.try_l2l := true.B 645 // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing 646 // because these signals will be updated in S1 647 out.has_rob_entry := false.B 648 out.mshrid := 0.U 649 out.frm_mabuf := false.B 650 out.rep_carry := 0.U.asTypeOf(out.rep_carry) 651 out.isFirstIssue := true.B 652 out.fast_rep := false.B 653 out.ld_rep := false.B 654 out.l2l_fwd := true.B 655 out.prf := false.B 656 out.prf_rd := false.B 657 out.prf_wr := false.B 658 out.prf_i := false.B 659 out.sched_idx := 0.U 660 out 661 } 662 663 // set default 664 val s0_src_selector = WireInit(s0_src_valid_vec) 665 if (!EnableLoadToLoadForward) { s0_src_selector(l2l_fwd_idx) := false.B } 666 val s0_src_format = Seq( 667 fromMisAlignBufferSource(io.misalign_ldin.bits), 668 fromNormalReplaySource(io.replay.bits), 669 fromFastReplaySource(io.fast_rep_in.bits), 670 fromMmioSource(io.lsq.uncache.bits), 671 fromNcSource(io.lsq.nc_ldin.bits), 672 fromNormalReplaySource(io.replay.bits), 673 fromPrefetchSource(io.prefetch_req.bits), 674 fromVecIssueSource(io.vecldin.bits), 675 fromIntIssueSource(io.ldin.bits), 676 (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()), 677 fromPrefetchSource(io.prefetch_req.bits) 678 ) 679 s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format) 680 681 // fast replay and hardware prefetch don't need to query tlb 682 val int_issue_vaddr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits) 683 val int_vec_vaddr = Mux(s0_src_valid_vec(vec_iss_idx), io.vecldin.bits.vaddr(VAddrBits - 1, 0), int_issue_vaddr) 684 s0_tlb_vaddr := Mux( 685 s0_src_valid_vec(mab_idx), 686 io.misalign_ldin.bits.vaddr, 687 Mux( 688 s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx), 689 io.replay.bits.vaddr, 690 int_vec_vaddr 691 ) 692 ) 693 s0_dcache_vaddr := Mux( 694 s0_src_select_vec(fast_rep_idx), io.fast_rep_in.bits.vaddr, 695 Mux(s0_hw_prf_select, io.prefetch_req.bits.getVaddr(), 696 Mux(s0_src_select_vec(nc_idx), io.lsq.nc_ldin.bits.vaddr, // not for dcache access, but for address alignment check 697 s0_tlb_vaddr)) 698 ) 699 700 val s0_alignType = Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)) 701 702 val s0_addr_aligned = LookupTree(s0_alignType, List( 703 "b00".U -> true.B, //b 704 "b01".U -> (s0_dcache_vaddr(0) === 0.U), //h 705 "b10".U -> (s0_dcache_vaddr(1, 0) === 0.U), //w 706 "b11".U -> (s0_dcache_vaddr(2, 0) === 0.U) //d 707 )) 708 // address align check 709 XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!") 710 711 val s0_check_vaddr_low = s0_dcache_vaddr(4, 0) 712 val s0_check_vaddr_Up_low = LookupTree(s0_alignType, List( 713 "b00".U -> 0.U, 714 "b01".U -> 1.U, 715 "b10".U -> 3.U, 716 "b11".U -> 7.U 717 )) + s0_check_vaddr_low 718 //TODO vec? 719 val s0_rs_cross16Bytes = s0_check_vaddr_Up_low(4) =/= s0_check_vaddr_low(4) 720 val s0_misalignWith16Byte = !s0_rs_cross16Bytes && !s0_addr_aligned && !s0_hw_prf_select 721 val s0_misalignNeedWakeUp = s0_sel_src.frm_mabuf && io.misalign_ldin.bits.misalignNeedWakeUp 722 val s0_finalSplit = s0_sel_src.frm_mabuf && io.misalign_ldin.bits.isFinalSplit 723 s0_is128bit := s0_sel_src.is128bit || s0_misalignWith16Byte 724 725 // only first issue of int / vec load intructions need to check full vaddr 726 s0_tlb_fullva := Mux(s0_src_valid_vec(mab_idx), 727 io.misalign_ldin.bits.fullva, 728 Mux(s0_src_select_vec(vec_iss_idx), 729 io.vecldin.bits.vaddr, 730 Mux( 731 s0_src_select_vec(int_iss_idx), 732 io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), XLEN), 733 s0_dcache_vaddr 734 ) 735 ) 736 ) 737 738 s0_tlb_hlv := Mux( 739 s0_src_valid_vec(mab_idx), 740 LSUOpType.isHlv(io.misalign_ldin.bits.uop.fuOpType), 741 Mux( 742 s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx), 743 LSUOpType.isHlv(io.replay.bits.uop.fuOpType), 744 Mux( 745 s0_src_valid_vec(int_iss_idx), 746 LSUOpType.isHlv(io.ldin.bits.uop.fuOpType), 747 false.B 748 ) 749 ) 750 ) 751 s0_tlb_hlvx := Mux( 752 s0_src_valid_vec(mab_idx), 753 LSUOpType.isHlvx(io.misalign_ldin.bits.uop.fuOpType), 754 Mux( 755 s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx), 756 LSUOpType.isHlvx(io.replay.bits.uop.fuOpType), 757 Mux( 758 s0_src_valid_vec(int_iss_idx), 759 LSUOpType.isHlvx(io.ldin.bits.uop.fuOpType), 760 false.B 761 ) 762 ) 763 ) 764 765 // accept load flow if dcache ready (tlb is always ready) 766 // TODO: prefetch need writeback to loadQueueFlag 767 s0_out := DontCare 768 s0_out.vaddr := Mux(s0_nc_with_data, s0_sel_src.vaddr, s0_dcache_vaddr) 769 s0_out.fullva := s0_tlb_fullva 770 s0_out.mask := s0_sel_src.mask 771 s0_out.uop := s0_sel_src.uop 772 s0_out.isFirstIssue := s0_sel_src.isFirstIssue 773 s0_out.hasROBEntry := s0_sel_src.has_rob_entry 774 s0_out.isPrefetch := s0_sel_src.prf 775 s0_out.isHWPrefetch := s0_hw_prf_select 776 s0_out.isFastReplay := s0_sel_src.fast_rep 777 s0_out.isLoadReplay := s0_sel_src.ld_rep 778 s0_out.isFastPath := s0_sel_src.l2l_fwd 779 s0_out.mshrid := s0_sel_src.mshrid 780 s0_out.isvec := s0_sel_src.isvec 781 s0_out.is128bit := s0_is128bit 782 s0_out.isFrmMisAlignBuf := s0_sel_src.frm_mabuf 783 s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof 784 s0_out.paddr := 785 Mux(s0_src_valid_vec(nc_idx), io.lsq.nc_ldin.bits.paddr, 786 Mux(s0_src_valid_vec(fast_rep_idx), io.fast_rep_in.bits.paddr, 787 Mux(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i, 0.U, 788 io.prefetch_req.bits.paddr))) // only for nc, fast_rep, prefetch 789 s0_out.tlbNoQuery := s0_tlb_no_query 790 // s0_out.rob_idx_valid := s0_rob_idx_valid 791 // s0_out.inner_idx := s0_inner_idx 792 // s0_out.rob_idx := s0_rob_idx 793 s0_out.reg_offset := s0_sel_src.reg_offset 794 // s0_out.offset := s0_offset 795 s0_out.vecActive := s0_sel_src.vecActive 796 s0_out.usSecondInv := s0_sel_src.usSecondInv 797 s0_out.is_first_ele := s0_sel_src.is_first_ele 798 s0_out.elemIdx := s0_sel_src.elemIdx 799 s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd 800 s0_out.alignedType := s0_sel_src.alignedType 801 s0_out.mbIndex := s0_sel_src.mbIndex 802 s0_out.vecBaseVaddr := s0_sel_src.vecBaseVaddr 803 // s0_out.flowPtr := s0_sel_src.flowPtr 804 s0_out.uop.exceptionVec(loadAddrMisaligned) := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive && !s0_misalignWith16Byte 805 s0_out.isMisalign := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive 806 s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx) 807 when(io.tlb.req.valid && s0_sel_src.isFirstIssue) { 808 s0_out.uop.debugInfo.tlbFirstReqTime := GTimer() 809 }.otherwise{ 810 s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime 811 } 812 s0_out.schedIndex := s0_sel_src.sched_idx 813 //for Svpbmt Nc 814 s0_out.nc := s0_sel_src.isnc 815 s0_out.data := s0_sel_src.data 816 s0_out.misalignWith16Byte := s0_misalignWith16Byte 817 s0_out.misalignNeedWakeUp := s0_misalignNeedWakeUp 818 s0_out.isFinalSplit := s0_finalSplit 819 820 // load fast replay 821 io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx)) 822 823 // mmio 824 io.lsq.uncache.ready := s0_mmio_fire 825 io.lsq.nc_ldin.ready := s0_src_ready_vec(nc_idx) && s0_can_go 826 827 // load flow source ready 828 // cache missed load has highest priority 829 // always accept cache missed load flow from load replay queue 830 io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx))) 831 832 // accept load flow from rs when: 833 // 1) there is no lsq-replayed load 834 // 2) there is no fast replayed load 835 // 3) there is no high confidence prefetch request 836 io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx) 837 io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(int_iss_idx) 838 io.misalign_ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(mab_idx) 839 840 // for hw prefetch load flow feedback, to be added later 841 // io.prefetch_in.ready := s0_hw_prf_select 842 843 // dcache replacement extra info 844 // TODO: should prefetch load update replacement? 845 io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.replay.bits.replacementUpdated, false.B) 846 847 // load wakeup 848 // TODO: vector load wakeup? frm_mabuf wakeup? 849 val s0_wakeup_selector = Seq( 850 s0_misalign_wakeup_fire, 851 s0_src_valid_vec(super_rep_idx), 852 s0_src_valid_vec(fast_rep_idx), 853 s0_mmio_fire, 854 s0_nc_fire, 855 s0_src_valid_vec(lsq_rep_idx), 856 s0_src_valid_vec(int_iss_idx) 857 ) 858 val s0_wakeup_format = Seq( 859 io.misalign_ldin.bits.uop, 860 io.replay.bits.uop, 861 io.fast_rep_in.bits.uop, 862 io.lsq.uncache.bits.uop, 863 io.lsq.nc_ldin.bits.uop, 864 io.replay.bits.uop, 865 io.ldin.bits.uop, 866 ) 867 val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format) 868 io.wakeup.valid := s0_fire && !s0_sel_src.isvec && !s0_sel_src.frm_mabuf && ( 869 s0_src_valid_vec(super_rep_idx) || 870 s0_src_valid_vec(fast_rep_idx) || 871 s0_src_valid_vec(lsq_rep_idx) || 872 (s0_src_valid_vec(int_iss_idx) && !s0_sel_src.prf && 873 !s0_src_valid_vec(vec_iss_idx) && !s0_src_valid_vec(high_pf_idx)) 874 ) || s0_mmio_fire || s0_nc_fire || s0_misalign_wakeup_fire 875 io.wakeup.bits := s0_wakeup_uop 876 877 // prefetch.i(Zicbop) 878 io.ifetchPrefetch.valid := RegNext(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i) 879 io.ifetchPrefetch.bits.vaddr := RegEnable(s0_out.vaddr, 0.U, s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i) 880 881 XSDebug(io.dcache.req.fire, 882 p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n" 883 ) 884 XSDebug(s0_valid, 885 p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " + 886 p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n") 887 888 // Pipeline 889 // -------------------------------------------------------------------------------- 890 // stage 1 891 // -------------------------------------------------------------------------------- 892 // TLB resp (send paddr to dcache) 893 val s1_valid = RegInit(false.B) 894 val s1_in = Wire(new LqWriteBundle) 895 val s1_out = Wire(new LqWriteBundle) 896 val s1_kill = Wire(Bool()) 897 val s1_can_go = s2_ready 898 val s1_fire = s1_valid && !s1_kill && s1_can_go 899 val s1_vecActive = RegEnable(s0_out.vecActive, true.B, s0_fire) 900 val s1_nc_with_data = RegNext(s0_nc_with_data) 901 902 s1_ready := !s1_valid || s1_kill || s2_ready 903 when (s0_fire) { s1_valid := true.B } 904 .elsewhen (s1_fire) { s1_valid := false.B } 905 .elsewhen (s1_kill) { s1_valid := false.B } 906 s1_in := RegEnable(s0_out, s0_fire) 907 908 val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay 909 val s1_fast_rep_dly_err = RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay 910 val s1_l2l_fwd_dly_err = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath 911 val s1_dly_err = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err 912 val s1_vaddr_hi = Wire(UInt()) 913 val s1_vaddr_lo = Wire(UInt()) 914 val s1_vaddr = Wire(UInt()) 915 val s1_paddr_dup_lsu = Wire(UInt()) 916 val s1_gpaddr_dup_lsu = Wire(UInt()) 917 val s1_paddr_dup_dcache = Wire(UInt()) 918 val s1_exception = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR // af & pf exception were modified below. 919 val s1_tlb_miss = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid 920 val s1_tlb_fast_miss = io.tlb.resp.bits.fastMiss && io.tlb.resp.valid && s1_valid 921 val s1_tlb_hit = !io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid 922 val s1_pbmt = Mux(s1_tlb_hit, io.tlb.resp.bits.pbmt.head, 0.U(Pbmt.width.W)) 923 val s1_nc = s1_in.nc 924 val s1_prf = s1_in.isPrefetch 925 val s1_hw_prf = s1_in.isHWPrefetch 926 val s1_sw_prf = s1_prf && !s1_hw_prf 927 val s1_tlb_memidx = io.tlb.resp.bits.memidx 928 929 s1_vaddr_hi := s1_in.vaddr(VAddrBits - 1, 6) 930 s1_vaddr_lo := s1_in.vaddr(5, 0) 931 s1_vaddr := Cat(s1_vaddr_hi, s1_vaddr_lo) 932 s1_paddr_dup_lsu := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(0)) 933 s1_paddr_dup_dcache := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(1)) 934 s1_gpaddr_dup_lsu := Mux(s1_in.isFastReplay, s1_in.paddr, io.tlb.resp.bits.gpaddr(0)) 935 936 when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) { 937 // printf("load idx = %d\n", s1_tlb_memidx.idx) 938 s1_out.uop.debugInfo.tlbRespTime := GTimer() 939 } 940 941 io.tlb.req_kill := s1_kill || s1_dly_err 942 io.tlb.req.bits.pmp_addr := s1_in.paddr 943 io.tlb.resp.ready := true.B 944 945 io.dcache.s1_paddr_dup_lsu <> s1_paddr_dup_lsu 946 io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache 947 io.dcache.s1_kill := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception 948 io.dcache.s1_kill_data_read := s1_kill || s1_dly_err || s1_tlb_fast_miss 949 950 // store to load forwarding 951 io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 952 io.sbuffer.vaddr := s1_vaddr 953 io.sbuffer.paddr := s1_paddr_dup_lsu 954 io.sbuffer.uop := s1_in.uop 955 io.sbuffer.sqIdx := s1_in.uop.sqIdx 956 io.sbuffer.mask := s1_in.mask 957 io.sbuffer.pc := s1_in.uop.pc // FIXME: remove it 958 959 io.ubuffer.valid := s1_valid && s1_nc_with_data && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 960 io.ubuffer.vaddr := s1_vaddr 961 io.ubuffer.paddr := s1_paddr_dup_lsu 962 io.ubuffer.uop := s1_in.uop 963 io.ubuffer.sqIdx := s1_in.uop.sqIdx 964 io.ubuffer.mask := s1_in.mask 965 io.ubuffer.pc := s1_in.uop.pc // FIXME: remove it 966 967 io.lsq.forward.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf) 968 io.lsq.forward.vaddr := s1_vaddr 969 io.lsq.forward.paddr := s1_paddr_dup_lsu 970 io.lsq.forward.uop := s1_in.uop 971 io.lsq.forward.sqIdx := s1_in.uop.sqIdx 972 io.lsq.forward.sqIdxMask := 0.U 973 io.lsq.forward.mask := s1_in.mask 974 io.lsq.forward.pc := s1_in.uop.pc // FIXME: remove it 975 976 // st-ld violation query 977 // if store unit is 128-bits memory access, need match 128-bit 978 private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || ((s1_in.isvec || s1_in.misalignWith16Byte) && s1_in.is128bit))) 979 val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s, 980 s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 981 s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}}) 982 val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => { 983 io.stld_nuke_query(w).valid && // query valid 984 isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 985 s1_nuke_paddr_match(w) && // paddr match 986 (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 987 })).asUInt.orR && !s1_tlb_miss 988 989 s1_out := s1_in 990 s1_out.vaddr := s1_vaddr 991 s1_out.fullva := io.tlb.resp.bits.fullva 992 s1_out.vaNeedExt := io.tlb.resp.bits.excp(0).vaNeedExt 993 s1_out.isHyper := io.tlb.resp.bits.excp(0).isHyper 994 s1_out.paddr := s1_paddr_dup_lsu 995 s1_out.gpaddr := s1_gpaddr_dup_lsu 996 s1_out.isForVSnonLeafPTE := io.tlb.resp.bits.isForVSnonLeafPTE 997 s1_out.tlbMiss := s1_tlb_miss 998 s1_out.ptwBack := io.tlb.resp.bits.ptwBack 999 s1_out.rep_info.debug := s1_in.uop.debugInfo 1000 s1_out.rep_info.nuke := s1_nuke && !s1_sw_prf 1001 s1_out.delayedLoadError := s1_dly_err 1002 s1_out.nc := s1_nc || Pbmt.isNC(s1_pbmt) 1003 s1_out.mmio := Pbmt.isIO(s1_pbmt) 1004 1005 when (!s1_dly_err) { 1006 // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 1007 // af & pf exception were modified 1008 // if is tlbNoQuery request, don't trigger exception from tlb resp 1009 s1_out.uop.exceptionVec(loadPageFault) := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery 1010 s1_out.uop.exceptionVec(loadGuestPageFault) := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss && !s1_in.tlbNoQuery 1011 s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery 1012 when (RegNext(io.tlb.req.bits.checkfullva) && 1013 (s1_out.uop.exceptionVec(loadPageFault) || 1014 s1_out.uop.exceptionVec(loadGuestPageFault) || 1015 s1_out.uop.exceptionVec(loadAccessFault))) { 1016 s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 1017 s1_out.isMisalign := false.B 1018 } 1019 } .otherwise { 1020 s1_out.uop.exceptionVec(loadPageFault) := false.B 1021 s1_out.uop.exceptionVec(loadGuestPageFault) := false.B 1022 s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B 1023 s1_out.isMisalign := false.B 1024 s1_out.uop.exceptionVec(loadAccessFault) := s1_dly_err && s1_vecActive 1025 } 1026 1027 // pointer chasing 1028 val s1_try_ptr_chasing = GatedValidRegNext(s0_do_try_ptr_chasing, false.B) 1029 val s1_ptr_chasing_vaddr = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing) 1030 val s1_fu_op_type_not_ld = WireInit(false.B) 1031 val s1_not_fast_match = WireInit(false.B) 1032 val s1_addr_mismatch = WireInit(false.B) 1033 val s1_addr_misaligned = WireInit(false.B) 1034 val s1_fast_mismatch = WireInit(false.B) 1035 val s1_ptr_chasing_canceled = WireInit(false.B) 1036 val s1_cancel_ptr_chasing = WireInit(false.B) 1037 1038 val s1_redirect_reg = Wire(Valid(new Redirect)) 1039 s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid) 1040 s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid) 1041 1042 s1_kill := s1_fast_rep_dly_kill || 1043 s1_cancel_ptr_chasing || 1044 s1_in.uop.robIdx.needFlush(io.redirect) || 1045 (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) || 1046 RegEnable(s0_kill, false.B, io.ldin.valid || 1047 io.vecldin.valid || io.replay.valid || 1048 io.l2l_fwd_in.valid || io.fast_rep_in.valid || 1049 io.misalign_ldin.valid || io.lsq.nc_ldin.valid 1050 ) 1051 1052 if (EnableLoadToLoadForward) { 1053 // Sometimes, we need to cancel the load-load forwarding. 1054 // These can be put at S0 if timing is bad at S1. 1055 // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 1056 s1_addr_mismatch := s1_ptr_chasing_vaddr(6) || 1057 RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing) 1058 // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 1059 s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR 1060 s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld 1061 // Case 2: this load-load uop is cancelled 1062 s1_ptr_chasing_canceled := !io.ldin.valid 1063 // Case 3: fast mismatch 1064 s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing) 1065 1066 when (s1_try_ptr_chasing) { 1067 s1_cancel_ptr_chasing := s1_addr_mismatch || 1068 s1_addr_misaligned || 1069 s1_fu_op_type_not_ld || 1070 s1_ptr_chasing_canceled || 1071 s1_fast_mismatch 1072 1073 s1_in.uop := io.ldin.bits.uop 1074 s1_in.isFirstIssue := io.ldin.bits.isFirstIssue 1075 s1_vaddr_lo := s1_ptr_chasing_vaddr(5, 0) 1076 s1_paddr_dup_lsu := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 1077 s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo) 1078 1079 // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 1080 s1_in.uop.debugInfo.tlbFirstReqTime := GTimer() 1081 s1_in.uop.debugInfo.tlbRespTime := GTimer() 1082 } 1083 when (!s1_cancel_ptr_chasing) { 1084 s0_ptr_chasing_canceled := s1_try_ptr_chasing && 1085 !io.replay.fire && !io.fast_rep_in.fire && 1086 !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) && 1087 !io.misalign_ldin.fire && 1088 !io.lsq.nc_ldin.valid 1089 when (s1_try_ptr_chasing) { 1090 io.ldin.ready := true.B 1091 } 1092 } 1093 } 1094 1095 // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 1096 val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire) 1097 // to enable load-load, sqIdxMask must be calculated based on ldin.uop 1098 // If the timing here is not OK, load-load forwarding has to be disabled. 1099 // Or we calculate sqIdxMask at RS?? 1100 io.lsq.forward.sqIdxMask := s1_sqIdx_mask 1101 if (EnableLoadToLoadForward) { 1102 when (s1_try_ptr_chasing) { 1103 io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 1104 } 1105 } 1106 1107 io.forward_mshr.valid := s1_valid && s1_out.forward_tlDchannel 1108 io.forward_mshr.mshrid := s1_out.mshrid 1109 io.forward_mshr.paddr := s1_out.paddr 1110 1111 val loadTrigger = Module(new MemTrigger(MemType.LOAD)) 1112 loadTrigger.io.fromCsrTrigger.tdataVec := io.fromCsrTrigger.tdataVec 1113 loadTrigger.io.fromCsrTrigger.tEnableVec := io.fromCsrTrigger.tEnableVec 1114 loadTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp 1115 loadTrigger.io.fromCsrTrigger.debugMode := io.fromCsrTrigger.debugMode 1116 loadTrigger.io.fromLoadStore.vaddr := s1_vaddr 1117 loadTrigger.io.fromLoadStore.isVectorUnitStride := s1_in.isvec && s1_in.is128bit 1118 loadTrigger.io.fromLoadStore.mask := s1_in.mask 1119 1120 val s1_trigger_action = loadTrigger.io.toLoadStore.triggerAction 1121 val s1_trigger_debug_mode = TriggerAction.isDmode(s1_trigger_action) 1122 val s1_trigger_breakpoint = TriggerAction.isExp(s1_trigger_action) 1123 s1_out.uop.trigger := s1_trigger_action 1124 s1_out.uop.exceptionVec(breakPoint) := s1_trigger_breakpoint 1125 s1_out.vecVaddrOffset := Mux( 1126 s1_trigger_debug_mode || s1_trigger_breakpoint, 1127 loadTrigger.io.toLoadStore.triggerVaddr - s1_in.vecBaseVaddr, 1128 s1_in.vaddr + genVFirstUnmask(s1_in.mask).asUInt - s1_in.vecBaseVaddr 1129 ) 1130 s1_out.vecTriggerMask := Mux(s1_trigger_debug_mode || s1_trigger_breakpoint, loadTrigger.io.toLoadStore.triggerMask, 0.U) 1131 1132 XSDebug(s1_valid, 1133 p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 1134 p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n") 1135 1136 // Pipeline 1137 // -------------------------------------------------------------------------------- 1138 // stage 2 1139 // -------------------------------------------------------------------------------- 1140 // s2: DCache resp 1141 val s2_valid = RegInit(false.B) 1142 val s2_in = Wire(new LqWriteBundle) 1143 val s2_out = Wire(new LqWriteBundle) 1144 val s2_kill = Wire(Bool()) 1145 val s2_can_go = s3_ready 1146 val s2_fire = s2_valid && !s2_kill && s2_can_go 1147 val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire) 1148 val s2_isvec = RegEnable(s1_out.isvec, false.B, s1_fire) 1149 val s2_data_select = genRdataOH(s2_out.uop) 1150 val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(3, 0)) 1151 val s2_frm_mabuf = s2_in.isFrmMisAlignBuf 1152 val s2_pbmt = RegEnable(s1_pbmt, s1_fire) 1153 val s2_trigger_debug_mode = RegEnable(s1_trigger_debug_mode, false.B, s1_fire) 1154 val s2_nc_with_data = RegNext(s1_nc_with_data) 1155 val s2_mmio_req = Wire(Valid(new MemExuOutput)) 1156 s2_mmio_req.valid := RegNextN(io.lsq.uncache.fire, 2, Some(false.B)) 1157 s2_mmio_req.bits := RegNextN(io.lsq.uncache.bits, 2) 1158 1159 s2_kill := s2_in.uop.robIdx.needFlush(io.redirect) 1160 s2_ready := !s2_valid || s2_kill || s3_ready 1161 when (s1_fire) { s2_valid := true.B } 1162 .elsewhen (s2_fire) { s2_valid := false.B } 1163 .elsewhen (s2_kill) { s2_valid := false.B } 1164 s2_in := RegEnable(s1_out, s1_fire) 1165 1166 val s2_pmp = WireInit(io.pmp) 1167 val s2_isMisalign = WireInit(s2_in.isMisalign) 1168 1169 val s2_prf = s2_in.isPrefetch 1170 val s2_hw_prf = s2_in.isHWPrefetch 1171 val s2_exception_vec = WireInit(s2_in.uop.exceptionVec) 1172 val s2_un_misalign_exception = s2_vecActive && 1173 (s2_trigger_debug_mode || ExceptionNO.selectByFuAndUnSelect(s2_exception_vec, LduCfg, Seq(loadAddrMisaligned)).asUInt.orR) 1174 val s2_check_mmio = !s2_prf && !s2_in.tlbMiss && Mux(Pbmt.isUncache(s2_pbmt), s2_in.mmio, s2_pmp.mmio) && !s2_un_misalign_exception 1175 // exception that may cause load addr to be invalid / illegal 1176 // if such exception happen, that inst and its exception info 1177 // will be force writebacked to rob 1178 val s2_actually_uncache = Pbmt.isPMA(s2_pbmt) && s2_pmp.mmio || s2_in.nc || s2_in.mmio 1179 val s2_memBackTypeMM = !s2_pmp.mmio 1180 when (!s2_in.delayedLoadError) { 1181 s2_exception_vec(loadAccessFault) := s2_vecActive && ( 1182 s2_in.uop.exceptionVec(loadAccessFault) || 1183 s2_pmp.ld || 1184 (s2_isvec || s2_frm_mabuf) && s2_actually_uncache && !s2_prf && !s2_in.tlbMiss || 1185 io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable) 1186 ) 1187 } 1188 1189 // soft prefetch will not trigger any exception (but ecc error interrupt may 1190 // be triggered) 1191 val s2_tlb_unrelated_exceps = s2_in.uop.exceptionVec(loadAddrMisaligned) || 1192 s2_in.uop.exceptionVec(breakPoint) 1193 when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss && !s2_tlb_unrelated_exceps)) { 1194 s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 1195 s2_isMisalign := false.B 1196 } 1197 val s2_exception = s2_vecActive && 1198 (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR) 1199 val s2_mis_align = s2_valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && 1200 s2_out.isMisalign && !s2_in.misalignWith16Byte && !s2_exception_vec(breakPoint) && !s2_trigger_debug_mode && !s2_check_mmio 1201 val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan, s2_d_corrupt) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr) 1202 val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr, s2_mshr_corrupt) = io.forward_mshr.forward() 1203 val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr) 1204 1205 // writeback access fault caused by ecc error / bus error 1206 // * ecc data error is slow to generate, so we will not use it until load stage 3 1207 // * in load stage 3, an extra signal io.load_error will be used to 1208 // * if pbmt =/= 0, mmio is up to pbmt; otherwise, it's up to pmp 1209 val s2_tlb_hit = RegNext(s1_tlb_hit) 1210 val s2_mmio = !s2_prf && 1211 !s2_exception && !s2_in.tlbMiss && 1212 Mux(Pbmt.isUncache(s2_pbmt), s2_in.mmio, s2_tlb_hit && s2_pmp.mmio) 1213 val s2_uncache = !s2_prf && !s2_exception && !s2_in.tlbMiss && s2_actually_uncache 1214 1215 val s2_full_fwd = Wire(Bool()) 1216 val s2_mem_amb = s2_in.uop.storeSetHit && 1217 io.lsq.forward.addrInvalid && RegNext(io.lsq.forward.valid) 1218 1219 val s2_tlb_miss = s2_in.tlbMiss 1220 val s2_fwd_fail = io.lsq.forward.dataInvalid && RegNext(io.lsq.forward.valid) 1221 val s2_dcache_miss = io.dcache.resp.bits.miss && 1222 !s2_fwd_frm_d_chan_or_mshr && 1223 !s2_full_fwd && !s2_in.nc 1224 1225 val s2_mq_nack = io.dcache.s2_mq_nack && 1226 !s2_fwd_frm_d_chan_or_mshr && 1227 !s2_full_fwd && !s2_in.nc 1228 1229 val s2_bank_conflict = io.dcache.s2_bank_conflict && 1230 !s2_fwd_frm_d_chan_or_mshr && 1231 !s2_full_fwd && !s2_in.nc 1232 1233 val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail && 1234 !s2_fwd_frm_d_chan_or_mshr && 1235 !s2_full_fwd && !s2_in.nc 1236 1237 val s2_rar_nack = io.lsq.ldld_nuke_query.req.valid && 1238 !io.lsq.ldld_nuke_query.req.ready 1239 1240 val s2_raw_nack = io.lsq.stld_nuke_query.req.valid && 1241 !io.lsq.stld_nuke_query.req.ready 1242 // st-ld violation query 1243 // NeedFastRecovery Valid when 1244 // 1. Fast recovery query request Valid. 1245 // 2. Load instruction is younger than requestors(store instructions). 1246 // 3. Physical address match. 1247 // 4. Data contains. 1248 private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || ((s2_in.isvec || s2_in.misalignWith16Byte) && s2_in.is128bit))) 1249 val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s, 1250 s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4), 1251 s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}}) 1252 val s2_nuke = VecInit((0 until StorePipelineWidth).map(w => { 1253 io.stld_nuke_query(w).valid && // query valid 1254 isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store 1255 s2_nuke_paddr_match(w) && // paddr match 1256 (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain 1257 })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke 1258 1259 val s2_cache_handled = io.dcache.resp.bits.handled 1260 1261 //if it is NC with data, it should handle the replayed situation. 1262 //else s2_uncache will enter uncache buffer. 1263 val s2_troublem = !s2_exception && 1264 (!s2_uncache || s2_nc_with_data) && 1265 !s2_prf && 1266 !s2_in.delayedLoadError 1267 1268 io.dcache.resp.ready := true.B 1269 val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_uncache || s2_prf) 1270 assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost") 1271 1272 // fast replay require 1273 val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail)) 1274 val s2_nuke_fast_rep = !s2_mq_nack && 1275 !s2_dcache_miss && 1276 !s2_bank_conflict && 1277 !s2_wpu_pred_fail && 1278 s2_nuke 1279 1280 val s2_fast_rep = !s2_in.isFastReplay && 1281 !s2_mem_amb && 1282 !s2_tlb_miss && 1283 !s2_fwd_fail && 1284 (s2_dcache_fast_rep || s2_nuke_fast_rep) && 1285 s2_troublem && 1286 !s2_in.misalignNeedWakeUp 1287 1288 // need allocate new entry 1289 val s2_can_query = !s2_mem_amb && 1290 !s2_tlb_miss && 1291 !s2_fwd_fail && 1292 !s2_frm_mabuf && 1293 !s2_fast_rep && 1294 s2_troublem 1295 1296 val s2_data_fwded = s2_dcache_miss && s2_full_fwd 1297 1298 // For misaligned, we will keep the misaligned exception at S2 and before. 1299 // Here a judgement is made as to whether a misaligned exception needs to actually be generated. 1300 // We will generate misaligned exceptions at mmio. 1301 val s2_real_exceptionVec = WireInit(s2_exception_vec) 1302 s2_real_exceptionVec(loadAddrMisaligned) := s2_out.isMisalign && s2_check_mmio 1303 s2_real_exceptionVec(loadAccessFault) := s2_exception_vec(loadAccessFault) || 1304 s2_fwd_frm_d_chan && s2_d_corrupt || 1305 s2_fwd_data_valid && s2_fwd_frm_mshr && s2_mshr_corrupt 1306 val s2_real_exception = s2_vecActive && 1307 (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_real_exceptionVec, LduCfg).asUInt.orR) 1308 1309 val s2_fwd_vp_match_invalid = io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid || io.ubuffer.matchInvalid 1310 val s2_vp_match_fail = s2_fwd_vp_match_invalid && s2_troublem 1311 val s2_safe_wakeup = !s2_out.rep_info.need_rep && !s2_mmio && (!s2_in.nc || s2_nc_with_data) && !s2_mis_align && !s2_real_exception || s2_in.misalignNeedWakeUp // don't need to replay and is not a mmio\misalign no data 1312 val s2_safe_writeback = s2_real_exception || s2_safe_wakeup || s2_vp_match_fail || s2_in.misalignNeedWakeUp 1313 1314 // ld-ld violation require 1315 io.lsq.ldld_nuke_query.req.valid := s2_valid && s2_can_query 1316 io.lsq.ldld_nuke_query.req.bits.uop := s2_in.uop 1317 io.lsq.ldld_nuke_query.req.bits.mask := s2_in.mask 1318 io.lsq.ldld_nuke_query.req.bits.paddr := s2_in.paddr 1319 io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss) 1320 io.lsq.ldld_nuke_query.req.bits.is_nc := s2_nc_with_data 1321 1322 // st-ld violation require 1323 io.lsq.stld_nuke_query.req.valid := s2_valid && s2_can_query 1324 io.lsq.stld_nuke_query.req.bits.uop := s2_in.uop 1325 io.lsq.stld_nuke_query.req.bits.mask := s2_in.mask 1326 io.lsq.stld_nuke_query.req.bits.paddr := s2_in.paddr 1327 io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss) 1328 io.lsq.stld_nuke_query.req.bits.is_nc := s2_nc_with_data 1329 1330 // merge forward result 1331 // lsq has higher priority than sbuffer 1332 val s2_fwd_mask = Wire(Vec((VLEN/8), Bool())) 1333 val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W))) 1334 s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid 1335 // generate XLEN/8 Muxs 1336 for (i <- 0 until VLEN / 8) { 1337 s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) || io.ubuffer.forwardMask(i) 1338 s2_fwd_data(i) := 1339 Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), 1340 Mux(s2_nc_with_data, io.ubuffer.forwardData(i), 1341 io.sbuffer.forwardData(i))) 1342 } 1343 1344 XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 1345 s2_in.uop.pc, 1346 io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt, 1347 s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt 1348 ) 1349 1350 // 1351 s2_out := s2_in 1352 s2_out.uop.fpWen := s2_in.uop.fpWen 1353 s2_out.nc := s2_in.nc 1354 s2_out.mmio := s2_mmio 1355 s2_out.memBackTypeMM := s2_memBackTypeMM 1356 s2_out.isMisalign := s2_isMisalign 1357 s2_out.uop.flushPipe := false.B 1358 s2_out.uop.exceptionVec := s2_real_exceptionVec 1359 s2_out.forwardMask := s2_fwd_mask 1360 s2_out.forwardData := s2_fwd_data 1361 s2_out.handledByMSHR := s2_cache_handled 1362 s2_out.miss := s2_dcache_miss && s2_troublem 1363 s2_out.feedbacked := io.feedback_fast.valid 1364 s2_out.uop.vpu.vstart := Mux(s2_in.isLoadReplay || s2_in.isFastReplay, s2_in.uop.vpu.vstart, s2_in.vecVaddrOffset >> s2_in.uop.vpu.veew) 1365 1366 // Generate replay signal caused by: 1367 // * st-ld violation check 1368 // * tlb miss 1369 // * dcache replay 1370 // * forward data invalid 1371 // * dcache miss 1372 s2_out.rep_info.mem_amb := s2_mem_amb && s2_troublem 1373 s2_out.rep_info.tlb_miss := s2_tlb_miss && s2_troublem 1374 s2_out.rep_info.fwd_fail := s2_fwd_fail && s2_troublem 1375 s2_out.rep_info.dcache_rep := s2_mq_nack && s2_troublem 1376 s2_out.rep_info.dcache_miss := s2_dcache_miss && s2_troublem 1377 s2_out.rep_info.bank_conflict := s2_bank_conflict && s2_troublem 1378 s2_out.rep_info.wpu_fail := s2_wpu_pred_fail && s2_troublem 1379 s2_out.rep_info.rar_nack := s2_rar_nack && s2_troublem 1380 s2_out.rep_info.raw_nack := s2_raw_nack && s2_troublem 1381 s2_out.rep_info.nuke := s2_nuke && s2_troublem 1382 s2_out.rep_info.full_fwd := s2_data_fwded 1383 s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx 1384 s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx 1385 s2_out.rep_info.rep_carry := io.dcache.resp.bits.replayCarry 1386 s2_out.rep_info.mshr_id := io.dcache.resp.bits.mshr_id 1387 s2_out.rep_info.last_beat := s2_in.paddr(log2Up(refillBytes)) 1388 s2_out.rep_info.debug := s2_in.uop.debugInfo 1389 s2_out.rep_info.tlb_id := io.tlb_hint.id 1390 s2_out.rep_info.tlb_full := io.tlb_hint.full 1391 1392 // if forward fail, replay this inst from fetch 1393 val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss 1394 // if ld-ld violation is detected, replay from this inst from fetch 1395 val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss 1396 1397 // to be removed 1398 io.feedback_fast.valid := false.B 1399 io.feedback_fast.bits.hit := false.B 1400 io.feedback_fast.bits.flushState := s2_in.ptwBack 1401 io.feedback_fast.bits.robIdx := s2_in.uop.robIdx 1402 io.feedback_fast.bits.sqIdx := s2_in.uop.sqIdx 1403 io.feedback_fast.bits.lqIdx := s2_in.uop.lqIdx 1404 io.feedback_fast.bits.sourceType := RSFeedbackType.lrqFull 1405 io.feedback_fast.bits.dataInvalidSqIdx := DontCare 1406 1407 io.ldCancel.ld1Cancel := false.B 1408 1409 // fast wakeup 1410 val s1_fast_uop_valid = WireInit(false.B) 1411 s1_fast_uop_valid := 1412 !io.dcache.s1_disable_fast_wakeup && 1413 s1_valid && 1414 !s1_kill && 1415 !io.tlb.resp.bits.miss && 1416 !io.lsq.forward.dataInvalidFast 1417 io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_uncache && !(s2_prf && !s2_hw_prf)) && !s2_isvec && !s2_frm_mabuf 1418 io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid) 1419 1420 // 1421 io.s2_ptr_chasing := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire) 1422 1423 // RegNext prefetch train for better timing 1424 // ** Now, prefetch train is valid at load s3 ** 1425 val s2_prefetch_train_valid = WireInit(false.B) 1426 s2_prefetch_train_valid := s2_valid && !s2_actually_uncache && (!s2_in.tlbMiss || s2_hw_prf) 1427 io.prefetch_train.valid := GatedValidRegNext(s2_prefetch_train_valid) 1428 io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid) 1429 io.prefetch_train.bits.miss := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict? 1430 io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid) 1431 io.prefetch_train.bits.meta_access := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid) 1432 io.prefetch_train.bits.isFinalSplit := false.B 1433 io.prefetch_train.bits.misalignWith16Byte := false.B 1434 io.prefetch_train.bits.misalignNeedWakeUp := false.B 1435 io.prefetch_train.bits.updateAddrValid := false.B 1436 io.prefetch_train.bits.isMisalign := false.B 1437 io.prefetch_train.bits.hasException := false.B 1438 io.s1_prefetch_spec := s1_fire 1439 io.s2_prefetch_spec := s2_prefetch_train_valid 1440 1441 val s2_prefetch_train_l1_valid = WireInit(false.B) 1442 s2_prefetch_train_l1_valid := s2_valid && !s2_actually_uncache 1443 io.prefetch_train_l1.valid := GatedValidRegNext(s2_prefetch_train_l1_valid) 1444 io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid) 1445 io.prefetch_train_l1.bits.miss := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid) 1446 io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid) 1447 io.prefetch_train_l1.bits.meta_access := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid) 1448 io.prefetch_train_l1.bits.isFinalSplit := false.B 1449 io.prefetch_train_l1.bits.misalignWith16Byte := false.B 1450 io.prefetch_train_l1.bits.misalignNeedWakeUp := false.B 1451 io.prefetch_train_l1.bits.updateAddrValid := false.B 1452 io.prefetch_train_l1.bits.hasException := false.B 1453 io.prefetch_train_l1.bits.isMisalign := false.B 1454 if (env.FPGAPlatform){ 1455 io.dcache.s0_pc := DontCare 1456 io.dcache.s1_pc := DontCare 1457 io.dcache.s2_pc := DontCare 1458 }else{ 1459 io.dcache.s0_pc := s0_out.uop.pc 1460 io.dcache.s1_pc := s1_out.uop.pc 1461 io.dcache.s2_pc := s2_out.uop.pc 1462 } 1463 io.dcache.s2_kill := s2_pmp.ld || s2_pmp.st || s2_actually_uncache || s2_kill 1464 1465 val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready 1466 val s2_ld_valid_dup = RegInit(0.U(6.W)) 1467 s2_ld_valid_dup := 0x0.U(6.W) 1468 when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) } 1469 when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) } 1470 assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch))) 1471 1472 // Pipeline 1473 // -------------------------------------------------------------------------------- 1474 // stage 3 1475 // -------------------------------------------------------------------------------- 1476 // writeback and update load queue 1477 val s3_valid = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect)) 1478 val s3_in = RegEnable(s2_out, s2_fire) 1479 val s3_out = Wire(Valid(new MemExuOutput)) 1480 val s3_dcache_rep = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire) 1481 val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire) 1482 val s3_fast_rep = Wire(Bool()) 1483 val s3_nc_with_data = RegNext(s2_nc_with_data) 1484 val s3_troublem = GatedValidRegNext(s2_troublem) 1485 val s3_kill = s3_in.uop.robIdx.needFlush(io.redirect) 1486 val s3_vecout = Wire(new OnlyVecExuOutput) 1487 val s3_vecActive = RegEnable(s2_out.vecActive, true.B, s2_fire) 1488 val s3_isvec = RegEnable(s2_out.isvec, false.B, s2_fire) 1489 val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire) 1490 val s3_vec_mBIndex = RegEnable(s2_out.mbIndex, s2_fire) 1491 val s3_frm_mabuf = s3_in.isFrmMisAlignBuf 1492 val s3_mmio_req = RegNext(s2_mmio_req) 1493 val s3_pdest = RegNext(Mux(s2_valid, s2_out.uop.pdest, s2_mmio_req.bits.uop.pdest)) 1494 val s3_rfWen = RegEnable(Mux(s2_valid, s2_out.uop.rfWen, s2_mmio_req.bits.uop.rfWen), s2_valid || s2_mmio_req.valid) 1495 val s3_fpWen = RegEnable(Mux(s2_valid, s2_out.uop.fpWen, s2_mmio_req.bits.uop.fpWen), s2_valid || s2_mmio_req.valid) 1496 val s3_data_select = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire) 1497 val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire) 1498 val s3_hw_err = 1499 if (EnableAccurateLoadError) { 1500 io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem 1501 } else { 1502 WireInit(false.B) 1503 } 1504 val s3_safe_wakeup = RegEnable(s2_safe_wakeup, s2_fire) 1505 val s3_safe_writeback = RegEnable(s2_safe_writeback, s2_fire) || s3_hw_err 1506 val s3_exception = RegEnable(s2_real_exception, s2_fire) 1507 val s3_mis_align = RegEnable(s2_mis_align, s2_fire) 1508 val s3_trigger_debug_mode = RegEnable(s2_trigger_debug_mode, false.B, s2_fire) 1509 1510 // TODO: Fix vector load merge buffer nack 1511 val s3_vec_mb_nack = Wire(Bool()) 1512 s3_vec_mb_nack := false.B 1513 XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!") 1514 1515 s3_ready := !s3_valid || s3_kill || io.ldout.ready 1516 1517 1518 // forwrad last beat 1519 val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || io.misalign_ldin.valid || !io.dcache.req.ready 1520 1521 val s3_can_enter_lsq_valid = s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked && !s3_in.misalignNeedWakeUp 1522 io.lsq.ldin.valid := s3_can_enter_lsq_valid 1523 // TODO: check this --by hx 1524 // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill 1525 io.lsq.ldin.bits := s3_in 1526 io.lsq.ldin.bits.miss := s3_in.miss 1527 1528 // connect to misalignBuffer 1529 val toMisalignBufferValid = s3_can_enter_lsq_valid && s3_mis_align && !s3_frm_mabuf 1530 io.misalign_buf.valid := toMisalignBufferValid 1531 io.misalign_buf.bits := s3_in 1532 1533 /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1534 io.lsq.ldin.bits.nc_with_data := s3_nc_with_data 1535 io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools 1536 io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 1537 io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated) 1538 io.lsq.ldin.bits.updateAddrValid := !s3_mis_align && (!s3_frm_mabuf || s3_in.isFinalSplit) || s3_exception 1539 io.lsq.ldin.bits.hasException := false.B 1540 1541 io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid 1542 io.lsq.ldin.bits.dcacheRequireReplay := s3_dcache_rep 1543 1544 val s3_vp_match_fail = GatedValidRegNext(s2_fwd_vp_match_invalid) && s3_troublem 1545 val s3_rep_frm_fetch = s3_vp_match_fail 1546 val s3_ldld_rep_inst = 1547 io.lsq.ldld_nuke_query.resp.valid && 1548 io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch && 1549 GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable) 1550 val s3_flushPipe = s3_ldld_rep_inst 1551 1552 val s3_lrq_rep_info = WireInit(s3_in.rep_info) 1553 s3_lrq_rep_info.misalign_nack := toMisalignBufferValid && !io.misalign_buf.ready 1554 val s3_lrq_sel_rep_cause = PriorityEncoderOH(s3_lrq_rep_info.cause.asUInt) 1555 val s3_replayqueue_rep_cause = WireInit(0.U.asTypeOf(s3_in.rep_info.cause)) 1556 s3_replayqueue_rep_cause(LoadReplayCauses.C_MF) := s3_mis_align && s3_lrq_rep_info.misalign_nack 1557 1558 val s3_mab_rep_info = WireInit(s3_in.rep_info) 1559 val s3_mab_sel_rep_cause = PriorityEncoderOH(s3_mab_rep_info.cause.asUInt) 1560 val s3_misalign_rep_cause = WireInit(0.U.asTypeOf(s3_in.rep_info.cause)) 1561 1562 s3_misalign_rep_cause := Mux( 1563 s3_in.misalignNeedWakeUp, 1564 0.U.asTypeOf(s3_mab_rep_info.cause.cloneType), 1565 VecInit(s3_mab_sel_rep_cause.asBools) 1566 ) 1567 1568 when (s3_exception || s3_hw_err || s3_rep_frm_fetch || s3_frm_mabuf) { 1569 s3_replayqueue_rep_cause := 0.U.asTypeOf(s3_lrq_rep_info.cause.cloneType) 1570 } .otherwise { 1571 s3_replayqueue_rep_cause := VecInit(s3_lrq_sel_rep_cause.asBools) 1572 1573 } 1574 io.lsq.ldin.bits.rep_info.cause := s3_replayqueue_rep_cause 1575 1576 1577 // Int load, if hit, will be writebacked at s3 1578 s3_out.valid := s3_valid && s3_safe_writeback && !toMisalignBufferValid 1579 s3_out.bits.uop := s3_in.uop 1580 s3_out.bits.uop.fpWen := s3_in.uop.fpWen 1581 s3_out.bits.uop.exceptionVec(loadAccessFault) := s3_in.uop.exceptionVec(loadAccessFault) && s3_vecActive 1582 s3_out.bits.uop.exceptionVec(hardwareError) := s3_hw_err && s3_vecActive 1583 s3_out.bits.uop.flushPipe := false.B 1584 s3_out.bits.uop.replayInst := false.B 1585 s3_out.bits.data := s3_in.data 1586 s3_out.bits.isFromLoadUnit := true.B 1587 s3_out.bits.debug.isMMIO := s3_in.mmio 1588 s3_out.bits.debug.isNC := s3_in.nc 1589 s3_out.bits.debug.isPerfCnt := false.B 1590 s3_out.bits.debug.paddr := s3_in.paddr 1591 s3_out.bits.debug.vaddr := s3_in.vaddr 1592 1593 // Vector load, writeback to merge buffer 1594 // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback 1595 s3_vecout.isvec := s3_isvec 1596 s3_vecout.vecdata := 0.U // Data will be assigned later 1597 s3_vecout.mask := s3_in.mask 1598 // s3_vecout.rob_idx_valid := s3_in.rob_idx_valid 1599 // s3_vecout.inner_idx := s3_in.inner_idx 1600 // s3_vecout.rob_idx := s3_in.rob_idx 1601 // s3_vecout.offset := s3_in.offset 1602 s3_vecout.reg_offset := s3_in.reg_offset 1603 s3_vecout.vecActive := s3_vecActive 1604 s3_vecout.is_first_ele := s3_in.is_first_ele 1605 // s3_vecout.uopQueuePtr := DontCare // uopQueuePtr is already saved in flow queue 1606 // s3_vecout.flowPtr := s3_in.flowPtr 1607 s3_vecout.elemIdx := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO: 1608 s3_vecout.elemIdxInsideVd := s3_in.elemIdxInsideVd 1609 s3_vecout.trigger := s3_in.uop.trigger 1610 s3_vecout.vstart := s3_in.uop.vpu.vstart 1611 s3_vecout.vecTriggerMask := s3_in.vecTriggerMask 1612 val s3_usSecondInv = s3_in.usSecondInv 1613 1614 val s3_frm_mis_flush = s3_frm_mabuf && 1615 (io.misalign_ldout.bits.rep_info.fwd_fail || io.misalign_ldout.bits.rep_info.mem_amb || io.misalign_ldout.bits.rep_info.nuke) 1616 1617 io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe || s3_frm_mis_flush) && !s3_exception 1618 io.rollback.bits := DontCare 1619 io.rollback.bits.isRVC := s3_out.bits.uop.preDecodeInfo.isRVC 1620 io.rollback.bits.robIdx := s3_out.bits.uop.robIdx 1621 io.rollback.bits.ftqIdx := s3_out.bits.uop.ftqPtr 1622 io.rollback.bits.ftqOffset := s3_out.bits.uop.ftqOffset 1623 io.rollback.bits.level := Mux(s3_rep_frm_fetch || s3_frm_mis_flush, RedirectLevel.flush, RedirectLevel.flushAfter) 1624 io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc 1625 io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id 1626 /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1627 1628 io.lsq.ldin.bits.uop := s3_out.bits.uop 1629// io.lsq.ldin.bits.uop.exceptionVec(loadAddrMisaligned) := Mux(s3_in.onlyMisalignException, false.B, s3_in.uop.exceptionVec(loadAddrMisaligned)) 1630 1631 val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep || s3_mis_align 1632 io.lsq.ldld_nuke_query.revoke := s3_revoke 1633 io.lsq.stld_nuke_query.revoke := s3_revoke 1634 1635 // feedback slow 1636 s3_fast_rep := RegNext(s2_fast_rep) 1637 1638 val s3_fb_no_waiting = !s3_in.isLoadReplay && 1639 (!(s3_fast_rep && !s3_fast_rep_canceled)) && 1640 !s3_in.feedbacked 1641 1642 // feedback: scalar load will send feedback to RS 1643 // vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops 1644 io.feedback_slow.valid := s3_valid && s3_fb_no_waiting && !s3_isvec && !s3_frm_mabuf 1645 io.feedback_slow.bits.hit := !s3_lrq_rep_info.need_rep || io.lsq.ldin.ready 1646 io.feedback_slow.bits.flushState := s3_in.ptwBack 1647 io.feedback_slow.bits.robIdx := s3_in.uop.robIdx 1648 io.feedback_slow.bits.sqIdx := s3_in.uop.sqIdx 1649 io.feedback_slow.bits.lqIdx := s3_in.uop.lqIdx 1650 io.feedback_slow.bits.sourceType := RSFeedbackType.lrqFull 1651 io.feedback_slow.bits.dataInvalidSqIdx := DontCare 1652 1653 // TODO: vector wakeup? 1654 io.ldCancel.ld2Cancel := s3_valid && !s3_safe_wakeup && !s3_isvec && (!s3_frm_mabuf || s3_in.misalignNeedWakeUp) 1655 1656 val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio_req.bits) 1657 1658 // data from load queue refill 1659 val s3_ld_raw_data_frm_mmio = RegNextN(io.lsq.ld_raw_data, 3) 1660 val s3_merged_data_frm_mmio = s3_ld_raw_data_frm_mmio.mergedData() 1661 val s3_picked_data_frm_mmio = LookupTree(s3_ld_raw_data_frm_mmio.addrOffset, List( 1662 "b000".U -> s3_merged_data_frm_mmio(63, 0), 1663 "b001".U -> s3_merged_data_frm_mmio(63, 8), 1664 "b010".U -> s3_merged_data_frm_mmio(63, 16), 1665 "b011".U -> s3_merged_data_frm_mmio(63, 24), 1666 "b100".U -> s3_merged_data_frm_mmio(63, 32), 1667 "b101".U -> s3_merged_data_frm_mmio(63, 40), 1668 "b110".U -> s3_merged_data_frm_mmio(63, 48), 1669 "b111".U -> s3_merged_data_frm_mmio(63, 56) 1670 )) 1671 val s3_ld_data_frm_mmio = rdataHelper(s3_ld_raw_data_frm_mmio.uop, s3_picked_data_frm_mmio) 1672 1673 /* data from pipe, which forward from respectively 1674 * dcache hit: [D channel, mshr, sbuffer, sq] 1675 * nc_with_data: [sq] 1676 */ 1677 1678 val s2_ld_data_frm_nc = shiftDataToHigh(s2_out.paddr, s2_out.data) 1679 val s2_ld_raw_data_frm_pipe = Wire(new LoadDataFromDcacheBundle) 1680 s2_ld_raw_data_frm_pipe.respDcacheData := Mux(s2_nc_with_data, s2_ld_data_frm_nc, io.dcache.resp.bits.data) 1681 s2_ld_raw_data_frm_pipe.forward_D := s2_fwd_frm_d_chan && !s2_nc_with_data 1682 s2_ld_raw_data_frm_pipe.forwardData_D := s2_fwd_data_frm_d_chan 1683 s2_ld_raw_data_frm_pipe.forward_mshr := s2_fwd_frm_mshr && !s2_nc_with_data 1684 s2_ld_raw_data_frm_pipe.forwardData_mshr := s2_fwd_data_frm_mshr 1685 s2_ld_raw_data_frm_pipe.forward_result_valid := s2_fwd_data_valid 1686 1687 s2_ld_raw_data_frm_pipe.forwardMask := s2_fwd_mask 1688 s2_ld_raw_data_frm_pipe.forwardData := s2_fwd_data 1689 s2_ld_raw_data_frm_pipe.uop := s2_out.uop 1690 s2_ld_raw_data_frm_pipe.addrOffset := s2_out.paddr(3, 0) 1691 1692 val s2_ld_raw_data_frm_tlD = s2_ld_raw_data_frm_pipe.mergeTLData() 1693 val s2_merged_data_frm_pipe = s2_ld_raw_data_frm_pipe.mergeLsqFwdData(s2_ld_raw_data_frm_tlD) 1694 val s3_merged_data_frm_pipe = RegEnable(s2_merged_data_frm_pipe, s2_fire) 1695 1696 // duplicate reg for ldout and vecldout 1697 private val LdDataDup = 3 1698 require(LdDataDup >= 2) 1699 1700 val s3_data_frm_pipe = VecInit((0 until LdDataDup).map(i => { 1701 VecInit(Seq( 1702 s3_merged_data_frm_pipe(63, 0), 1703 s3_merged_data_frm_pipe(71, 8), 1704 s3_merged_data_frm_pipe(79, 16), 1705 s3_merged_data_frm_pipe(87, 24), 1706 s3_merged_data_frm_pipe(95, 32), 1707 s3_merged_data_frm_pipe(103, 40), 1708 s3_merged_data_frm_pipe(111, 48), 1709 s3_merged_data_frm_pipe(119, 56), 1710 s3_merged_data_frm_pipe(127, 64), 1711 s3_merged_data_frm_pipe(127, 72), 1712 s3_merged_data_frm_pipe(127, 80), 1713 s3_merged_data_frm_pipe(127, 88), 1714 s3_merged_data_frm_pipe(127, 96), 1715 s3_merged_data_frm_pipe(127, 104), 1716 s3_merged_data_frm_pipe(127, 112), 1717 s3_merged_data_frm_pipe(127, 120), 1718 )) 1719 })) 1720 val s3_picked_data_frm_pipe = VecInit((0 until LdDataDup).map(i => { 1721 Mux1H(s3_data_select_by_offset, s3_data_frm_pipe(i)) 1722 })) 1723 val s3_ld_data_frm_pipe = VecInit((0 until LdDataDup).map(i => { 1724 newRdataHelper(s3_data_select, s3_picked_data_frm_pipe(i)) 1725 })) 1726 1727 // FIXME: add 1 cycle delay ? 1728 // io.lsq.uncache.ready := !s3_valid 1729 val s3_ldout_valid = s3_mmio_req.valid || 1730 s3_out.valid && RegNext(!s2_out.isvec && !s2_out.isFrmMisAlignBuf) 1731 val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive 1732 io.ldout.valid := s3_ldout_valid 1733 io.ldout.bits := s3_ld_wb_meta 1734 io.ldout.bits.data := Mux(s3_valid, s3_ld_data_frm_pipe(0), s3_ld_data_frm_mmio) 1735 io.ldout.bits.uop.rfWen := s3_rfWen 1736 io.ldout.bits.uop.fpWen := s3_fpWen 1737 io.ldout.bits.uop.pdest := s3_pdest 1738 io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg) 1739 io.ldout.bits.isFromLoadUnit := true.B 1740 io.ldout.bits.uop.fuType := Mux( 1741 s3_valid && s3_isvec, 1742 FuType.vldu.U, 1743 FuType.ldu.U 1744 ) 1745 1746 XSError(s3_valid && s3_in.misalignNeedWakeUp && !s3_frm_mabuf, "Only the needwakeup from the misalignbuffer may be high") 1747 XSError(s3_valid && s3_vecout.isvec && s3_in.vecActive && !s3_vecout.mask.orR, "In vecActive, mask complement should not be 0") 1748 // TODO: check this --hx 1749 // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec || 1750 // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1751 // io.ldout.bits.data := Mux(s3_out.valid, s3_ld_data_frm_pipe, s3_ld_data_frm_mmio) 1752 // io.ldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) || 1753 // s3_mmio_req.valid && !s3_mmio_req.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid 1754 1755 // s3 load fast replay 1756 io.fast_rep_out.valid := s3_valid && s3_fast_rep 1757 io.fast_rep_out.bits := s3_in 1758 io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch 1759 io.fast_rep_out.bits.delayedLoadError := s3_hw_err 1760 1761 val vecFeedback = s3_valid && s3_fb_no_waiting && s3_lrq_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec 1762 1763 // vector output 1764 io.vecldout.bits.alignedType := s3_vec_alignedType 1765 // vec feedback 1766 io.vecldout.bits.vecFeedback := vecFeedback 1767 // TODO: VLSU, uncache data logic 1768 val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_pipe(1)) 1769 io.vecldout.bits.vecdata.get := Mux( 1770 s3_in.misalignWith16Byte, 1771 s3_picked_data_frm_pipe(1), 1772 Mux( 1773 s3_in.is128bit, 1774 s3_merged_data_frm_pipe, 1775 vecdata 1776 ) 1777 ) 1778 io.vecldout.bits.isvec := s3_vecout.isvec 1779 io.vecldout.bits.elemIdx := s3_vecout.elemIdx 1780 io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd 1781 io.vecldout.bits.mask := s3_vecout.mask 1782 io.vecldout.bits.hasException := s3_exception 1783 io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset 1784 io.vecldout.bits.usSecondInv := s3_usSecondInv 1785 io.vecldout.bits.mBIndex := s3_vec_mBIndex 1786 io.vecldout.bits.hit := !s3_lrq_rep_info.need_rep || io.lsq.ldin.ready 1787 io.vecldout.bits.sourceType := RSFeedbackType.lrqFull 1788 io.vecldout.bits.trigger := s3_vecout.trigger 1789 io.vecldout.bits.flushState := DontCare 1790 io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg) 1791 io.vecldout.bits.vaddr := s3_in.fullva 1792 io.vecldout.bits.vaNeedExt := s3_in.vaNeedExt 1793 io.vecldout.bits.gpaddr := s3_in.gpaddr 1794 io.vecldout.bits.isForVSnonLeafPTE := s3_in.isForVSnonLeafPTE 1795 io.vecldout.bits.mmio := DontCare 1796 io.vecldout.bits.vstart := s3_vecout.vstart 1797 io.vecldout.bits.vecTriggerMask := s3_vecout.vecTriggerMask 1798 io.vecldout.bits.nc := DontCare 1799 1800 io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec && !s3_mis_align && !s3_frm_mabuf //|| 1801 // TODO: check this, why !io.lsq.uncache.bits.isVls before? 1802 // Now vector instruction don't support mmio. 1803 // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls 1804 //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls 1805 1806 io.misalign_ldout.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && s3_frm_mabuf 1807 io.misalign_ldout.bits := io.lsq.ldin.bits 1808 io.misalign_ldout.bits.data := Mux(s3_in.misalignWith16Byte, s3_merged_data_frm_pipe, s3_picked_data_frm_pipe(2)) 1809 io.misalign_ldout.bits.rep_info.cause := s3_misalign_rep_cause 1810 1811 // fast load to load forward 1812 if (EnableLoadToLoadForward) { 1813 io.l2l_fwd_out.valid := s3_valid && !s3_in.mmio && !s3_in.nc && !s3_lrq_rep_info.need_rep 1814 io.l2l_fwd_out.data := Mux(s3_in.vaddr(3), s3_merged_data_frm_pipe(127, 64), s3_merged_data_frm_pipe(63, 0)) 1815 io.l2l_fwd_out.dly_ld_err := s3_hw_err || // ecc delayed error 1816 s3_ldld_rep_inst || 1817 s3_rep_frm_fetch 1818 } else { 1819 io.l2l_fwd_out.valid := false.B 1820 io.l2l_fwd_out.data := DontCare 1821 io.l2l_fwd_out.dly_ld_err := DontCare 1822 } 1823 1824 // s1 1825 io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value 1826 io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled 1827 io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue 1828 // s2 1829 io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value 1830 io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict) 1831 io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue 1832 io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail 1833 // s3 1834 io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value 1835 io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled 1836 io.debug_ls.s3_isReplayRS := RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit) 1837 io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep 1838 io.debug_ls.s3_isReplay := s3_valid && s3_lrq_rep_info.need_rep // include fast+slow+rs replay 1839 io.debug_ls.replayCause := s3_lrq_rep_info.cause 1840 io.debug_ls.replayCnt := 1.U 1841 1842 // Topdown 1843 io.lsTopdownInfo.s1.robIdx := s1_in.uop.robIdx.value 1844 io.lsTopdownInfo.s1.vaddr_valid := s1_valid && s1_in.hasROBEntry 1845 io.lsTopdownInfo.s1.vaddr_bits := s1_vaddr 1846 io.lsTopdownInfo.s2.robIdx := s2_in.uop.robIdx.value 1847 io.lsTopdownInfo.s2.paddr_valid := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss 1848 io.lsTopdownInfo.s2.paddr_bits := s2_in.paddr 1849 io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss 1850 io.lsTopdownInfo.s2.cache_miss_en := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated 1851 1852 // perf cnt 1853 XSPerfAccumulate("s0_in_valid", io.ldin.valid) 1854 XSPerfAccumulate("s0_in_block", io.ldin.valid && !io.ldin.fire) 1855 XSPerfAccumulate("s0_vecin_valid", io.vecldin.valid) 1856 XSPerfAccumulate("s0_vecin_block", io.vecldin.valid && !io.vecldin.fire) 1857 XSPerfAccumulate("s0_in_fire_first_issue", s0_valid && s0_sel_src.isFirstIssue) 1858 XSPerfAccumulate("s0_lsq_replay_issue", io.replay.fire) 1859 XSPerfAccumulate("s0_lsq_replay_vecissue", io.replay.fire && io.replay.bits.isvec) 1860 XSPerfAccumulate("s0_ldu_fire_first_issue", io.ldin.fire && s0_sel_src.isFirstIssue) 1861 XSPerfAccumulate("s0_fast_replay_issue", io.fast_rep_in.fire) 1862 XSPerfAccumulate("s0_fast_replay_vecissue", io.fast_rep_in.fire && io.fast_rep_in.bits.isvec) 1863 XSPerfAccumulate("s0_stall_out", s0_valid && !s0_can_go) 1864 XSPerfAccumulate("s0_stall_dcache", s0_valid && !io.dcache.req.ready) 1865 XSPerfAccumulate("s0_addr_spec_success", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12)) 1866 XSPerfAccumulate("s0_addr_spec_failed", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12)) 1867 XSPerfAccumulate("s0_addr_spec_success_once", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1868 XSPerfAccumulate("s0_addr_spec_failed_once", s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue) 1869 XSPerfAccumulate("s0_vec_addr_vlen_aligned", s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U) 1870 XSPerfAccumulate("s0_vec_addr_vlen_unaligned", s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U) 1871 XSPerfAccumulate("s0_forward_tl_d_channel", s0_out.forward_tlDchannel) 1872 XSPerfAccumulate("s0_hardware_prefetch_fire", s0_fire && s0_hw_prf_select) 1873 XSPerfAccumulate("s0_software_prefetch_fire", s0_fire && s0_sel_src.prf && s0_src_select_vec(int_iss_idx)) 1874 XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select) 1875 XSPerfAccumulate("s0_hardware_prefetch_total", io.prefetch_req.valid) 1876 1877 XSPerfAccumulate("s3_rollback_total", io.rollback.valid) 1878 XSPerfAccumulate("s3_rep_frm_fetch_rollback", io.rollback.valid && s3_rep_frm_fetch) 1879 XSPerfAccumulate("s3_flushPipe_rollback", io.rollback.valid && s3_flushPipe) 1880 XSPerfAccumulate("s3_frm_mis_flush_rollback", io.rollback.valid && s3_frm_mis_flush) 1881 1882 XSPerfAccumulate("s1_in_valid", s1_valid) 1883 XSPerfAccumulate("s1_in_fire", s1_fire) 1884 XSPerfAccumulate("s1_in_fire_first_issue", s1_fire && s1_in.isFirstIssue) 1885 XSPerfAccumulate("s1_tlb_miss", s1_fire && s1_tlb_miss) 1886 XSPerfAccumulate("s1_tlb_miss_first_issue", s1_fire && s1_tlb_miss && s1_in.isFirstIssue) 1887 XSPerfAccumulate("s1_stall_out", s1_valid && !s1_can_go) 1888 XSPerfAccumulate("s1_dly_err", s1_valid && s1_fast_rep_dly_err) 1889 1890 XSPerfAccumulate("s2_in_valid", s2_valid) 1891 XSPerfAccumulate("s2_in_fire", s2_fire) 1892 XSPerfAccumulate("s2_in_fire_first_issue", s2_fire && s2_in.isFirstIssue) 1893 XSPerfAccumulate("s2_dcache_miss", s2_fire && io.dcache.resp.bits.miss) 1894 XSPerfAccumulate("s2_dcache_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1895 XSPerfAccumulate("s2_dcache_real_miss_first_issue", s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue) 1896 XSPerfAccumulate("s2_full_forward", s2_fire && s2_full_fwd) 1897 XSPerfAccumulate("s2_dcache_miss_full_forward", s2_fire && s2_dcache_miss) 1898 XSPerfAccumulate("s2_fwd_frm_d_can", s2_valid && s2_fwd_frm_d_chan) 1899 XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr", s2_valid && s2_fwd_frm_d_chan_or_mshr) 1900 XSPerfAccumulate("s2_stall_out", s2_fire && !s2_can_go) 1901 XSPerfAccumulate("s2_prefetch", s2_fire && s2_prf) 1902 XSPerfAccumulate("s2_prefetch_ignored", s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict 1903 XSPerfAccumulate("s2_prefetch_miss", s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1 1904 XSPerfAccumulate("s2_prefetch_hit", s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1 1905 XSPerfAccumulate("s2_prefetch_accept", s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it 1906 XSPerfAccumulate("s2_forward_req", s2_fire && s2_in.forward_tlDchannel) 1907 XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid) 1908 XSPerfAccumulate("s2_successfully_forward_mshr", s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid) 1909 1910 XSPerfAccumulate("load_to_load_forward", s1_try_ptr_chasing && !s1_ptr_chasing_canceled) 1911 XSPerfAccumulate("load_to_load_forward_try", s1_try_ptr_chasing) 1912 XSPerfAccumulate("load_to_load_forward_fail", s1_cancel_ptr_chasing) 1913 XSPerfAccumulate("load_to_load_forward_fail_cancelled", s1_cancel_ptr_chasing && s1_ptr_chasing_canceled) 1914 XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match) 1915 XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld) 1916 XSPerfAccumulate("load_to_load_forward_fail_addr_align", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned) 1917 XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch) 1918 1919 XSPerfAccumulate("nc_ld_writeback", io.ldout.valid && s3_nc_with_data) 1920 XSPerfAccumulate("nc_ld_exception", s3_valid && s3_nc_with_data && s3_in.uop.exceptionVec.reduce(_ || _)) 1921 XSPerfAccumulate("nc_ldld_vio", s3_valid && s3_nc_with_data && s3_ldld_rep_inst) 1922 XSPerfAccumulate("nc_stld_vio", s3_valid && s3_nc_with_data && s3_in.rep_info.nuke) 1923 XSPerfAccumulate("nc_ldld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.rar_nack) 1924 XSPerfAccumulate("nc_stld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.raw_nack) 1925 XSPerfAccumulate("nc_stld_fwd", s3_valid && s3_nc_with_data && RegNext(s2_full_fwd)) 1926 XSPerfAccumulate("nc_stld_fwdNotReady", s3_valid && s3_nc_with_data && RegNext(s2_mem_amb || s2_fwd_fail)) 1927 XSPerfAccumulate("nc_stld_fwdAddrMismatch", s3_valid && s3_nc_with_data && s3_vp_match_fail) 1928 1929 // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1930 // hardware performance counter 1931 val perfEvents = Seq( 1932 ("load_s0_in_fire ", s0_fire ), 1933 ("load_to_load_forward ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled ), 1934 ("stall_dcache ", s0_valid && s0_can_go && !io.dcache.req.ready ), 1935 ("load_s1_in_fire ", s0_fire ), 1936 ("load_s1_tlb_miss ", s1_fire && io.tlb.resp.bits.miss ), 1937 ("load_s2_in_fire ", s1_fire ), 1938 ("load_s2_dcache_miss ", s2_fire && io.dcache.resp.bits.miss ), 1939 ) 1940 generatePerfEvent() 1941 1942 if (backendParams.debugEn){ 1943 dontTouch(s0_src_valid_vec) 1944 dontTouch(s0_src_ready_vec) 1945 dontTouch(s0_src_select_vec) 1946 dontTouch(s3_ld_data_frm_pipe) 1947 s3_data_select_by_offset.map(x=> dontTouch(x)) 1948 s3_data_frm_pipe.map(x=> dontTouch(x)) 1949 s3_picked_data_frm_pipe.map(x=> dontTouch(x)) 1950 } 1951 1952 XSDebug(io.ldout.fire, "ldout %x\n", io.ldout.bits.uop.pc) 1953 // end 1954} 1955