1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import utility._ 24import xiangshan.ExceptionNO._ 25import xiangshan._ 26import xiangshan.backend.fu.PMPRespBundle 27import xiangshan.cache._ 28import xiangshan.cache.dcache.ReplayCarry 29import xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp} 30 31class LoadToLsqFastIO(implicit p: Parameters) extends XSBundle { 32 val valid = Output(Bool()) 33 val ld_ld_check_ok = Output(Bool()) 34 val st_ld_check_ok = Output(Bool()) 35 val cache_bank_no_conflict = Output(Bool()) 36 val ld_idx = Output(UInt(log2Ceil(LoadQueueSize).W)) 37} 38 39class LoadToLsqSlowIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 40 val valid = Output(Bool()) 41 val tlb_hited = Output(Bool()) 42 val st_ld_check_ok = Output(Bool()) 43 val cache_no_replay = Output(Bool()) 44 val forward_data_valid = Output(Bool()) 45 val cache_hited = Output(Bool()) 46 val can_forward_full_data = Output(Bool()) 47 val ld_idx = Output(UInt(log2Ceil(LoadQueueSize).W)) 48 val data_invalid_sq_idx = Output(UInt(log2Ceil(StoreQueueSize).W)) 49 val replayCarry = Output(new ReplayCarry) 50 val miss_mshr_id = Output(UInt(log2Up(cfg.nMissEntries).W)) 51 val data_in_last_beat = Output(Bool()) 52} 53 54class LoadToLsqIO(implicit p: Parameters) extends XSBundle { 55 val loadIn = ValidIO(new LqWriteBundle) 56 val loadPaddrIn = ValidIO(new LqPaddrWriteBundle) 57 val loadVaddrIn = ValidIO(new LqVaddrWriteBundle) 58 val ldout = Flipped(DecoupledIO(new ExuOutput)) 59 val ldRawData = Input(new LoadDataFromLQBundle) 60 val s2_load_data_forwarded = Output(Bool()) 61 val s3_delayed_load_error = Output(Bool()) 62 val s2_dcache_require_replay = Output(Bool()) 63 val s3_replay_from_fetch = Output(Bool()) // update uop.ctrl.replayInst in load queue in s3 64 val forward = new PipeLoadForwardQueryIO 65 val loadViolationQuery = new LoadViolationQueryIO 66 val trigger = Flipped(new LqTriggerIO) 67 68 // for load replay 69 val replayFast = new LoadToLsqFastIO 70 val replaySlow = new LoadToLsqSlowIO 71} 72 73class LoadToLoadIO(implicit p: Parameters) extends XSBundle { 74 // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 75 val data = UInt(XLEN.W) 76 val valid = Bool() 77} 78 79class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 80 val tdata2 = Input(UInt(64.W)) 81 val matchType = Input(UInt(2.W)) 82 val tEnable = Input(Bool()) // timing is calculated before this 83 val addrHit = Output(Bool()) 84 val lastDataHit = Output(Bool()) 85} 86 87// Load Pipeline Stage 0 88// Generate addr, use addr to query DCache and DTLB 89class LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters{ 90 val io = IO(new Bundle() { 91 val in = Flipped(Decoupled(new ExuInput)) 92 val out = Decoupled(new LsPipelineBundle) 93 val prefetch_in = Flipped(ValidIO(new L1PrefetchReq)) 94 val dtlbReq = DecoupledIO(new TlbReq) 95 val dcacheReq = DecoupledIO(new DCacheWordReq) 96 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 97 val isFirstIssue = Input(Bool()) 98 val fastpath = Input(new LoadToLoadIO) 99 val s0_kill = Input(Bool()) 100 // wire from lq to load pipeline 101 val lsqOut = Flipped(Decoupled(new LsPipelineBundle)) 102 103 val s0_sqIdx = Output(new SqPtr) 104 // l2l 105 val l2lForward_select = Output(Bool()) 106 }) 107 require(LoadPipelineWidth == exuParameters.LduCnt) 108 109 val s0_vaddr = Wire(UInt(VAddrBits.W)) 110 val s0_mask = Wire(UInt(8.W)) 111 val s0_uop = Wire(new MicroOp) 112 val s0_isFirstIssue = Wire(Bool()) 113 val s0_rsIdx = Wire(UInt(log2Up(IssQueSize).W)) 114 val s0_sqIdx = Wire(new SqPtr) 115 val s0_replayCarry = Wire(new ReplayCarry) // way info for way predict related logic 116 // default value 117 s0_replayCarry.valid := false.B 118 s0_replayCarry.real_way_en := 0.U 119 120 io.s0_sqIdx := s0_sqIdx 121 122 val tryFastpath = WireInit(false.B) 123 124 // load flow select/gen 125 // 126 // src0: load replayed by LSQ (io.lsqOut) 127 // src1: hardware prefetch from prefetchor (high confidence) (io.prefetch) 128 // src2: int read / software prefetch first issue from RS (io.in) 129 // src3: vec read first issue from RS (TODO) 130 // src4: load try pointchaising when no issued or replayed load (io.fastpath) 131 // src5: hardware prefetch from prefetchor (high confidence) (io.prefetch) 132 133 // load flow source valid 134 val lfsrc0_loadReplay_valid = io.lsqOut.valid 135 val lfsrc1_highconfhwPrefetch_valid = io.prefetch_in.valid && io.prefetch_in.bits.confidence > 0.U 136 val lfsrc2_intloadFirstIssue_valid = io.in.valid // int flow first issue or software prefetch 137 val lfsrc3_vecloadFirstIssue_valid = WireInit(false.B) // TODO 138 val lfsrc4_l2lForward_valid = io.fastpath.valid 139 val lfsrc5_lowconfhwPrefetch_valid = io.prefetch_in.valid && io.prefetch_in.bits.confidence === 0.U 140 dontTouch(lfsrc0_loadReplay_valid) 141 dontTouch(lfsrc1_highconfhwPrefetch_valid) 142 dontTouch(lfsrc2_intloadFirstIssue_valid) 143 dontTouch(lfsrc3_vecloadFirstIssue_valid) 144 dontTouch(lfsrc4_l2lForward_valid) 145 dontTouch(lfsrc5_lowconfhwPrefetch_valid) 146 147 // load flow source ready 148 val lfsrc_loadReplay_ready = WireInit(true.B) 149 val lfsrc_highconfhwPrefetch_ready = !lfsrc0_loadReplay_valid 150 val lfsrc_intloadFirstIssue_ready = !lfsrc0_loadReplay_valid && 151 !lfsrc1_highconfhwPrefetch_valid 152 val lfsrc_vecloadFirstIssue_ready = !lfsrc0_loadReplay_valid && 153 !lfsrc1_highconfhwPrefetch_valid && 154 !lfsrc2_intloadFirstIssue_valid 155 val lfsrc_l2lForward_ready = !lfsrc0_loadReplay_valid && 156 !lfsrc1_highconfhwPrefetch_valid && 157 !lfsrc2_intloadFirstIssue_valid && 158 !lfsrc3_vecloadFirstIssue_valid 159 val lfsrc_lowconfhwPrefetch_ready = !lfsrc0_loadReplay_valid && 160 !lfsrc1_highconfhwPrefetch_valid && 161 !lfsrc2_intloadFirstIssue_valid && 162 !lfsrc3_vecloadFirstIssue_valid && 163 !lfsrc4_l2lForward_valid 164 dontTouch(lfsrc_loadReplay_ready) 165 dontTouch(lfsrc_highconfhwPrefetch_ready) 166 dontTouch(lfsrc_intloadFirstIssue_ready) 167 dontTouch(lfsrc_vecloadFirstIssue_ready) 168 dontTouch(lfsrc_l2lForward_ready) 169 dontTouch(lfsrc_lowconfhwPrefetch_ready) 170 171 // load flow source select (OH) 172 val lfsrc_loadReplay_select = lfsrc0_loadReplay_valid && lfsrc_loadReplay_ready 173 val lfsrc_hwprefetch_select = lfsrc_highconfhwPrefetch_ready && lfsrc1_highconfhwPrefetch_valid || 174 lfsrc_lowconfhwPrefetch_ready && lfsrc5_lowconfhwPrefetch_valid 175 val lfsrc_intloadFirstIssue_select = lfsrc_intloadFirstIssue_ready && lfsrc2_intloadFirstIssue_valid 176 val lfsrc_vecloadFirstIssue_select = lfsrc_vecloadFirstIssue_ready && lfsrc3_vecloadFirstIssue_valid 177 val lfsrc_l2lForward_select = lfsrc_l2lForward_ready && lfsrc4_l2lForward_valid 178 assert(!lfsrc_vecloadFirstIssue_select) // to be added 179 dontTouch(lfsrc_loadReplay_select) 180 dontTouch(lfsrc_hwprefetch_select) 181 dontTouch(lfsrc_intloadFirstIssue_select) 182 dontTouch(lfsrc_vecloadFirstIssue_select) 183 dontTouch(lfsrc_l2lForward_select) 184 185 io.l2lForward_select := lfsrc_l2lForward_select 186 187 // s0_valid == ture iff there is a valid load flow in load_s0 188 val s0_valid = lfsrc0_loadReplay_valid || 189 lfsrc1_highconfhwPrefetch_valid || 190 lfsrc2_intloadFirstIssue_valid || 191 lfsrc3_vecloadFirstIssue_valid || 192 lfsrc4_l2lForward_valid || 193 lfsrc5_lowconfhwPrefetch_valid 194 195 // prefetch related ctrl signal 196 val isPrefetch = WireInit(false.B) 197 val isPrefetchRead = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_r) 198 val isPrefetchWrite = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_w) 199 val isHWPrefetch = lfsrc_hwprefetch_select 200 201 // query DTLB 202 io.dtlbReq.valid := s0_valid 203 // hw prefetch addr does not need to be translated, give tlb paddr 204 io.dtlbReq.bits.vaddr := Mux(lfsrc_hwprefetch_select, io.prefetch_in.bits.paddr, s0_vaddr) 205 io.dtlbReq.bits.cmd := Mux(isPrefetch, 206 Mux(isPrefetchWrite, TlbCmd.write, TlbCmd.read), 207 TlbCmd.read 208 ) 209 io.dtlbReq.bits.size := LSUOpType.size(s0_uop.ctrl.fuOpType) 210 io.dtlbReq.bits.kill := DontCare 211 io.dtlbReq.bits.debug.robIdx := s0_uop.robIdx 212 // hw prefetch addr does not need to be translated 213 io.dtlbReq.bits.no_translate := lfsrc_hwprefetch_select 214 io.dtlbReq.bits.debug.pc := s0_uop.cf.pc 215 io.dtlbReq.bits.debug.isFirstIssue := s0_isFirstIssue 216 217 // query DCache 218 io.dcacheReq.valid := s0_valid 219 when (isPrefetchRead) { 220 io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFR 221 }.elsewhen (isPrefetchWrite) { 222 io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFW 223 }.otherwise { 224 io.dcacheReq.bits.cmd := MemoryOpConstants.M_XRD 225 } 226 io.dcacheReq.bits.addr := s0_vaddr 227 io.dcacheReq.bits.mask := s0_mask 228 io.dcacheReq.bits.data := DontCare 229 when(isPrefetch) { 230 io.dcacheReq.bits.instrtype := DCACHE_PREFETCH_SOURCE.U 231 }.otherwise { 232 io.dcacheReq.bits.instrtype := LOAD_SOURCE.U 233 } 234 io.dcacheReq.bits.replayCarry := s0_replayCarry 235 236 // TODO: update cache meta 237 io.dcacheReq.bits.id := DontCare 238 239 // assign default value 240 s0_uop := DontCare 241 242 // load flow priority mux 243 when(lfsrc_loadReplay_select) { 244 s0_vaddr := io.lsqOut.bits.vaddr 245 s0_mask := io.lsqOut.bits.mask 246 s0_uop := io.lsqOut.bits.uop 247 s0_isFirstIssue := io.lsqOut.bits.isFirstIssue 248 s0_rsIdx := io.lsqOut.bits.rsIdx 249 s0_sqIdx := io.lsqOut.bits.uop.sqIdx 250 s0_replayCarry := io.lsqOut.bits.replayCarry 251 val replayUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.lsqOut.bits.uop.ctrl.fuOpType)) 252 when (replayUopIsPrefetch) { 253 isPrefetch := true.B 254 } 255 }.elsewhen(lfsrc_hwprefetch_select) { 256 // vaddr based index for dcache 257 s0_vaddr := io.prefetch_in.bits.getVaddr() 258 s0_mask := 0.U 259 s0_uop := DontCare 260 s0_isFirstIssue := DontCare 261 s0_rsIdx := DontCare 262 s0_sqIdx := DontCare 263 s0_replayCarry := DontCare 264 // ctrl signal 265 isPrefetch := true.B 266 isPrefetchRead := !io.prefetch_in.bits.is_store 267 isPrefetchWrite := io.prefetch_in.bits.is_store 268 }.elsewhen(lfsrc_intloadFirstIssue_select) { 269 val imm12 = io.in.bits.uop.ctrl.imm(11, 0) 270 s0_vaddr := io.in.bits.src(0) + SignExt(imm12, VAddrBits) 271 s0_mask := genWmask(s0_vaddr, io.in.bits.uop.ctrl.fuOpType(1,0)) 272 s0_uop := io.in.bits.uop 273 s0_isFirstIssue := io.isFirstIssue 274 s0_rsIdx := io.rsIdx 275 s0_sqIdx := io.in.bits.uop.sqIdx 276 val issueUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.in.bits.uop.ctrl.fuOpType)) 277 when (issueUopIsPrefetch) { 278 isPrefetch := true.B 279 } 280 }.otherwise { 281 if (EnableLoadToLoadForward) { 282 tryFastpath := lfsrc_l2lForward_select 283 // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 284 s0_vaddr := io.fastpath.data 285 // Assume the pointer chasing is always ld. 286 s0_uop.ctrl.fuOpType := LSUOpType.ld 287 s0_mask := genWmask(0.U, LSUOpType.ld) 288 // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing 289 // because these signals will be updated in S1 290 s0_isFirstIssue := DontCare 291 s0_rsIdx := DontCare 292 s0_sqIdx := DontCare 293 } 294 } 295 296 // address align check 297 val addrAligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List( 298 "b00".U -> true.B, //b 299 "b01".U -> (s0_vaddr(0) === 0.U), //h 300 "b10".U -> (s0_vaddr(1, 0) === 0.U), //w 301 "b11".U -> (s0_vaddr(2, 0) === 0.U) //d 302 )) 303 304 // accept load flow if dcache ready (dtlb is always ready) 305 io.out.valid := s0_valid && io.dcacheReq.ready && !io.s0_kill 306 io.out.bits := DontCare 307 io.out.bits.vaddr := s0_vaddr 308 io.out.bits.mask := s0_mask 309 io.out.bits.uop := s0_uop 310 io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) := !addrAligned 311 io.out.bits.rsIdx := s0_rsIdx 312 io.out.bits.isFirstIssue := s0_isFirstIssue 313 io.out.bits.isPrefetch := isPrefetch 314 io.out.bits.isHWPrefetch := isHWPrefetch 315 io.out.bits.isLoadReplay := io.lsqOut.valid 316 io.out.bits.mshrid := io.lsqOut.bits.mshrid 317 io.out.bits.forward_tlDchannel := io.lsqOut.valid && io.lsqOut.bits.forward_tlDchannel 318 319 // load flow source ready 320 // always accept load flow from load replay queue 321 // io.lsqOut has highest priority 322 io.lsqOut.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_loadReplay_ready) 323 324 // accept load flow from rs when: 325 // 1) there is no lsq-replayed load 326 // 2) there is no high confidence prefetch request 327 io.in.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_intloadFirstIssue_select) 328 329 // for hw prefetch load flow feedback, to be added later 330 // io.prefetch_in.ready := lfsrc_hwprefetch_select 331 332 XSDebug(io.dcacheReq.fire, 333 p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 334 ) 335 XSPerfAccumulate("in_valid", io.in.valid) 336 XSPerfAccumulate("in_fire", io.in.fire) 337 XSPerfAccumulate("in_fire_first_issue", io.in.valid && io.isFirstIssue) 338 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready) 339 XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready) 340 XSPerfAccumulate("addr_spec_success", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12)) 341 XSPerfAccumulate("addr_spec_failed", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12)) 342 XSPerfAccumulate("addr_spec_success_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 343 XSPerfAccumulate("addr_spec_failed_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 344 XSPerfAccumulate("forward_tlDchannel", io.out.bits.forward_tlDchannel) 345 XSPerfAccumulate("hardware_prefetch_fire", io.out.fire && lfsrc_hwprefetch_select) 346 XSPerfAccumulate("software_prefetch_fire", io.out.fire && isPrefetch && lfsrc_intloadFirstIssue_select) 347 XSPerfAccumulate("hardware_prefetch_blocked", io.prefetch_in.valid && !lfsrc_hwprefetch_select) 348 XSPerfAccumulate("hardware_prefetch_total", io.prefetch_in.valid) 349} 350 351 352// Load Pipeline Stage 1 353// TLB resp (send paddr to dcache) 354class LoadUnit_S1(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 355 val io = IO(new Bundle() { 356 val in = Flipped(Decoupled(new LsPipelineBundle)) 357 val s1_kill = Input(Bool()) 358 val out = Decoupled(new LsPipelineBundle) 359 val dtlbResp = Flipped(DecoupledIO(new TlbResp(2))) 360 val lsuPAddr = Output(UInt(PAddrBits.W)) 361 val dcachePAddr = Output(UInt(PAddrBits.W)) 362 val dcacheKill = Output(Bool()) 363 val dcacheBankConflict = Input(Bool()) 364 val fullForwardFast = Output(Bool()) 365 val sbuffer = new LoadForwardQueryIO 366 val lsq = new PipeLoadForwardQueryIO 367 val loadViolationQueryReq = Decoupled(new LoadViolationQueryReq) 368 val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO))) 369 val rsFeedback = ValidIO(new RSFeedback) 370 val replayFast = new LoadToLsqFastIO 371 val csrCtrl = Flipped(new CustomCSRCtrlIO) 372 val needLdVioCheckRedo = Output(Bool()) 373 val needReExecute = Output(Bool()) 374 }) 375 376 val s1_uop = io.in.bits.uop 377 val s1_paddr_dup_lsu = io.dtlbResp.bits.paddr(0) 378 val s1_paddr_dup_dcache = io.dtlbResp.bits.paddr(1) 379 // af & pf exception were modified below. 380 val s1_exception = ExceptionNO.selectByFu(io.out.bits.uop.cf.exceptionVec, lduCfg).asUInt.orR 381 val s1_tlb_miss = io.dtlbResp.bits.miss 382 val s1_mask = io.in.bits.mask 383 val s1_is_prefetch = io.in.bits.isPrefetch 384 val s1_is_hw_prefetch = io.in.bits.isHWPrefetch 385 val s1_bank_conflict = io.dcacheBankConflict 386 387 io.out.bits := io.in.bits // forwardXX field will be updated in s1 388 389 io.dtlbResp.ready := true.B 390 391 io.lsuPAddr := s1_paddr_dup_lsu 392 io.dcachePAddr := s1_paddr_dup_dcache 393 //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio 394 io.dcacheKill := s1_tlb_miss || s1_exception || io.s1_kill 395 // load forward query datapath 396 io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_prefetch) 397 io.sbuffer.vaddr := io.in.bits.vaddr 398 io.sbuffer.paddr := s1_paddr_dup_lsu 399 io.sbuffer.uop := s1_uop 400 io.sbuffer.sqIdx := s1_uop.sqIdx 401 io.sbuffer.mask := s1_mask 402 io.sbuffer.pc := s1_uop.cf.pc // FIXME: remove it 403 404 io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_prefetch) 405 io.lsq.vaddr := io.in.bits.vaddr 406 io.lsq.paddr := s1_paddr_dup_lsu 407 io.lsq.uop := s1_uop 408 io.lsq.sqIdx := s1_uop.sqIdx 409 io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0 410 io.lsq.mask := s1_mask 411 io.lsq.pc := s1_uop.cf.pc // FIXME: remove it 412 413 // ld-ld violation query 414 io.loadViolationQueryReq.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_prefetch) 415 io.loadViolationQueryReq.bits.paddr := s1_paddr_dup_lsu 416 io.loadViolationQueryReq.bits.uop := s1_uop 417 418 // st-ld violation query 419 val needReExecuteVec = Wire(Vec(StorePipelineWidth, Bool())) 420 val needReExecute = Wire(Bool()) 421 422 for (w <- 0 until StorePipelineWidth) { 423 // needReExecute valid when 424 // 1. ReExecute query request valid. 425 // 2. Load instruction is younger than requestors(store instructions). 426 // 3. Physical address match. 427 // 4. Data contains. 428 429 needReExecuteVec(w) := io.reExecuteQuery(w).valid && 430 isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) && 431 !s1_tlb_miss && 432 (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) && 433 (s1_mask & io.reExecuteQuery(w).bits.mask).orR 434 } 435 needReExecute := needReExecuteVec.asUInt.orR 436 io.needReExecute := needReExecute 437 438 // Generate forwardMaskFast to wake up insts earlier 439 val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt 440 io.fullForwardFast := ((~forwardMaskFast).asUInt & s1_mask) === 0.U 441 442 // Generate feedback signal caused by: 443 // * dcache bank conflict 444 // * need redo ld-ld violation check 445 val needLdVioCheckRedo = io.loadViolationQueryReq.valid && 446 !io.loadViolationQueryReq.ready && 447 RegNext(io.csrCtrl.ldld_vio_check_enable) 448 io.needLdVioCheckRedo := needLdVioCheckRedo 449 450 // make nanhu rs feedback port happy 451 // if a load flow comes from rs, always feedback hit (no need to replay from rs) 452 io.rsFeedback.valid := Mux(io.in.bits.isLoadReplay, false.B, io.in.valid && !io.s1_kill && !s1_is_hw_prefetch) 453 io.rsFeedback.bits.hit := true.B // we have found s1_bank_conflict / re do ld-ld violation check 454 io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx 455 io.rsFeedback.bits.flushState := io.in.bits.ptwBack 456 io.rsFeedback.bits.sourceType := Mux(s1_bank_conflict, RSFeedbackType.bankConflict, RSFeedbackType.ldVioCheckRedo) 457 io.rsFeedback.bits.dataInvalidSqIdx := DontCare 458 459 // request replay from load replay queue, fast port 460 io.replayFast.valid := io.in.valid && !io.s1_kill && !s1_is_hw_prefetch 461 io.replayFast.ld_ld_check_ok := !needLdVioCheckRedo || s1_is_prefetch 462 io.replayFast.st_ld_check_ok := !needReExecute || s1_is_prefetch 463 io.replayFast.cache_bank_no_conflict := !s1_bank_conflict || s1_is_prefetch 464 io.replayFast.ld_idx := io.in.bits.uop.lqIdx.value 465 466 // if replay is detected in load_s1, 467 // load inst will be canceled immediately 468 io.out.valid := io.in.valid && (!needLdVioCheckRedo && !s1_bank_conflict && !needReExecute) && !io.s1_kill 469 io.out.bits.paddr := s1_paddr_dup_lsu 470 io.out.bits.tlbMiss := s1_tlb_miss 471 472 // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 473 // af & pf exception were modified 474 io.out.bits.uop.cf.exceptionVec(loadPageFault) := io.dtlbResp.bits.excp(0).pf.ld 475 io.out.bits.uop.cf.exceptionVec(loadAccessFault) := io.dtlbResp.bits.excp(0).af.ld 476 477 io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack 478 io.out.bits.rsIdx := io.in.bits.rsIdx 479 480 io.in.ready := !io.in.valid || io.out.ready 481 482 XSPerfAccumulate("in_valid", io.in.valid) 483 XSPerfAccumulate("in_fire", io.in.fire) 484 XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 485 XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss) 486 XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue) 487 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 488} 489 490// Load Pipeline Stage 2 491// DCache resp 492class LoadUnit_S2(implicit p: Parameters) extends XSModule with HasLoadHelper with HasCircularQueuePtrHelper with HasDCacheParameters { 493 val io = IO(new Bundle() { 494 val in = Flipped(Decoupled(new LsPipelineBundle)) 495 val out = Decoupled(new LsPipelineBundle) 496 val rsFeedback = ValidIO(new RSFeedback) 497 val replaySlow = new LoadToLsqSlowIO 498 val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp)) 499 val pmpResp = Flipped(new PMPRespBundle()) 500 val lsq = new LoadForwardQueryIO 501 val dataInvalidSqIdx = Input(UInt()) 502 val sbuffer = new LoadForwardQueryIO 503 val dataForwarded = Output(Bool()) 504 val s2_dcache_require_replay = Output(Bool()) 505 val fullForward = Output(Bool()) 506 val dcache_kill = Output(Bool()) 507 val s3_delayed_load_error = Output(Bool()) 508 val loadViolationQueryResp = Flipped(Valid(new LoadViolationQueryResp)) 509 val csrCtrl = Flipped(new CustomCSRCtrlIO) 510 val sentFastUop = Input(Bool()) 511 val static_pm = Input(Valid(Bool())) // valid for static, bits for mmio 512 val s2_can_replay_from_fetch = Output(Bool()) // dirty code 513 val loadDataFromDcache = Output(new LoadDataFromDcacheBundle) 514 val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO))) 515 val needReExecute = Output(Bool()) 516 // forward tilelink D channel 517 val forward_D = Input(Bool()) 518 val forwardData_D = Input(Vec(8, UInt(8.W))) 519 520 // forward mshr data 521 val forward_mshr = Input(Bool()) 522 val forwardData_mshr = Input(Vec(8, UInt(8.W))) 523 524 // indicate whether forward tilelink D channel or mshr data is valid 525 val forward_result_valid = Input(Bool()) 526 }) 527 528 val pmp = WireInit(io.pmpResp) 529 when (io.static_pm.valid) { 530 pmp.ld := false.B 531 pmp.st := false.B 532 pmp.instr := false.B 533 pmp.mmio := io.static_pm.bits 534 } 535 536 val s2_is_prefetch = io.in.bits.isPrefetch 537 val s2_is_hw_prefetch = io.in.bits.isHWPrefetch 538 539 val forward_D_or_mshr_valid = io.forward_result_valid && (io.forward_D || io.forward_mshr) 540 541 // assert(!reset && io.forward_D && io.forward_mshr && io.in.valid && io.in.bits.forward_tlDchannel, "forward D and mshr at the same time") 542 543 // exception that may cause load addr to be invalid / illegal 544 // 545 // if such exception happen, that inst and its exception info 546 // will be force writebacked to rob 547 val s2_exception_vec = WireInit(io.in.bits.uop.cf.exceptionVec) 548 s2_exception_vec(loadAccessFault) := io.in.bits.uop.cf.exceptionVec(loadAccessFault) || pmp.ld 549 // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered) 550 when (s2_is_prefetch) { 551 s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 552 } 553 val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, lduCfg).asUInt.orR && !io.in.bits.tlbMiss 554 555 // writeback access fault caused by ecc error / bus error 556 // 557 // * ecc data error is slow to generate, so we will not use it until load stage 3 558 // * in load stage 3, an extra signal io.load_error will be used to 559 560 // now cache ecc error will raise an access fault 561 // at the same time, error info (including error paddr) will be write to 562 // an customized CSR "CACHE_ERROR" 563 if (EnableAccurateLoadError) { 564 io.s3_delayed_load_error := io.dcacheResp.bits.error_delayed && 565 io.csrCtrl.cache_error_enable && 566 RegNext(io.out.valid) 567 } else { 568 io.s3_delayed_load_error := false.B 569 } 570 571 val actually_mmio = pmp.mmio 572 val s2_uop = io.in.bits.uop 573 val s2_mask = io.in.bits.mask 574 val s2_paddr = io.in.bits.paddr 575 val s2_tlb_miss = io.in.bits.tlbMiss 576 val s2_mmio = !s2_is_prefetch && actually_mmio && !s2_exception 577 val s2_cache_miss = io.dcacheResp.bits.miss && !forward_D_or_mshr_valid 578 val s2_cache_replay = io.dcacheResp.bits.replay && !forward_D_or_mshr_valid 579 val s2_cache_tag_error = io.dcacheResp.bits.tag_error 580 val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid 581 val s2_ldld_violation = io.loadViolationQueryResp.valid && 582 io.loadViolationQueryResp.bits.have_violation && 583 RegNext(io.csrCtrl.ldld_vio_check_enable) 584 val s2_data_invalid = io.lsq.dataInvalid && !s2_ldld_violation && !s2_exception 585 586 io.dcache_kill := pmp.ld || pmp.mmio // move pmp resp kill to outside 587 io.dcacheResp.ready := true.B 588 val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio || s2_is_prefetch) 589 assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid)), "DCache response got lost") 590 591 // merge forward result 592 // lsq has higher priority than sbuffer 593 val forwardMask = Wire(Vec(8, Bool())) 594 val forwardData = Wire(Vec(8, UInt(8.W))) 595 596 val fullForward = ((~forwardMask.asUInt).asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid 597 io.lsq := DontCare 598 io.sbuffer := DontCare 599 io.fullForward := fullForward 600 601 // generate XLEN/8 Muxs 602 for (i <- 0 until XLEN / 8) { 603 forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i) 604 forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i)) 605 } 606 607 XSDebug(io.out.fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 608 s2_uop.cf.pc, 609 io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt, 610 io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt 611 ) 612 613 // data merge 614 // val rdataVec = VecInit((0 until XLEN / 8).map(j => 615 // Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j)) 616 // )) // s2_rdataVec will be write to load queue 617 // val rdata = rdataVec.asUInt 618 // val rdataSel = LookupTree(s2_paddr(2, 0), List( 619 // "b000".U -> rdata(63, 0), 620 // "b001".U -> rdata(63, 8), 621 // "b010".U -> rdata(63, 16), 622 // "b011".U -> rdata(63, 24), 623 // "b100".U -> rdata(63, 32), 624 // "b101".U -> rdata(63, 40), 625 // "b110".U -> rdata(63, 48), 626 // "b111".U -> rdata(63, 56) 627 // )) 628 // val rdataPartialLoad = rdataHelper(s2_uop, rdataSel) // s2_rdataPartialLoad is not used 629 630 io.out.valid := io.in.valid && !s2_tlb_miss && !s2_data_invalid && !io.needReExecute && !s2_is_hw_prefetch 631 // write_lq_safe is needed by dup logic 632 // io.write_lq_safe := !s2_tlb_miss && !s2_data_invalid 633 // Inst will be canceled in store queue / lsq, 634 // so we do not need to care about flush in load / store unit's out.valid 635 io.out.bits := io.in.bits 636 // io.out.bits.data := rdataPartialLoad 637 io.out.bits.data := 0.U // data will be generated in load_s3 638 // when exception occurs, set it to not miss and let it write back to rob (via int port) 639 if (EnableFastForward) { 640 io.out.bits.miss := s2_cache_miss && 641 !s2_exception && 642 !fullForward && 643 !s2_is_prefetch 644 } else { 645 io.out.bits.miss := s2_cache_miss && 646 !s2_exception && 647 !s2_is_prefetch 648 } 649 io.out.bits.uop.ctrl.fpWen := io.in.bits.uop.ctrl.fpWen && !s2_exception 650 651 // val s2_loadDataFromDcache = new LoadDataFromDcacheBundle 652 // s2_loadDataFromDcache.forwardMask := forwardMask 653 // s2_loadDataFromDcache.forwardData := forwardData 654 // s2_loadDataFromDcache.uop := io.out.bits.uop 655 // s2_loadDataFromDcache.addrOffset := s2_paddr(2, 0) 656 // // forward D or mshr 657 // s2_loadDataFromDcache.forward_D := io.forward_D 658 // s2_loadDataFromDcache.forwardData_D := io.forwardData_D 659 // s2_loadDataFromDcache.forward_mshr := io.forward_mshr 660 // s2_loadDataFromDcache.forwardData_mshr := io.forwardData_mshr 661 // s2_loadDataFromDcache.forward_result_valid := io.forward_result_valid 662 // io.loadDataFromDcache := RegEnable(s2_loadDataFromDcache, io.in.valid) 663 io.loadDataFromDcache.respDcacheData := io.dcacheResp.bits.data_delayed 664 io.loadDataFromDcache.forwardMask := RegEnable(forwardMask, io.in.valid) 665 io.loadDataFromDcache.forwardData := RegEnable(forwardData, io.in.valid) 666 io.loadDataFromDcache.uop := RegEnable(io.out.bits.uop, io.in.valid) 667 io.loadDataFromDcache.addrOffset := RegEnable(s2_paddr(2, 0), io.in.valid) 668 // forward D or mshr 669 io.loadDataFromDcache.forward_D := RegEnable(io.forward_D, io.in.valid) 670 io.loadDataFromDcache.forwardData_D := RegEnable(io.forwardData_D, io.in.valid) 671 io.loadDataFromDcache.forward_mshr := RegEnable(io.forward_mshr, io.in.valid) 672 io.loadDataFromDcache.forwardData_mshr := RegEnable(io.forwardData_mshr, io.in.valid) 673 io.loadDataFromDcache.forward_result_valid := RegEnable(io.forward_result_valid, io.in.valid) 674 675 io.s2_can_replay_from_fetch := !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 676 // if forward fail, replay this inst from fetch 677 val debug_forwardFailReplay = s2_forward_fail && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 678 // if ld-ld violation is detected, replay from this inst from fetch 679 val debug_ldldVioReplay = s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 680 // io.out.bits.uop.ctrl.replayInst := false.B 681 682 io.out.bits.mmio := s2_mmio 683 io.out.bits.uop.ctrl.flushPipe := s2_mmio && io.sentFastUop 684 io.out.bits.uop.cf.exceptionVec := s2_exception_vec // cache error not included 685 686 // For timing reasons, sometimes we can not let 687 // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward 688 // We use io.dataForwarded instead. It means: 689 // 1. Forward logic have prepared all data needed, 690 // and dcache query is no longer needed. 691 // 2. ... or data cache tag error is detected, this kind of inst 692 // will not update miss queue. That is to say, if miss, that inst 693 // may not be refilled 694 // Such inst will be writebacked from load queue. 695 io.dataForwarded := s2_cache_miss && !s2_exception && 696 (fullForward || io.csrCtrl.cache_error_enable && s2_cache_tag_error) 697 // io.out.bits.forwardX will be send to lq 698 io.out.bits.forwardMask := forwardMask 699 // data from dcache is not included in io.out.bits.forwardData 700 io.out.bits.forwardData := forwardData 701 702 io.in.ready := io.out.ready || !io.in.valid 703 704 705 // st-ld violation query 706 val needReExecuteVec = Wire(Vec(StorePipelineWidth, Bool())) 707 val needReExecute = Wire(Bool()) 708 709 for (i <- 0 until StorePipelineWidth) { 710 // NeedFastRecovery Valid when 711 // 1. Fast recovery query request Valid. 712 // 2. Load instruction is younger than requestors(store instructions). 713 // 3. Physical address match. 714 // 4. Data contains. 715 needReExecuteVec(i) := io.reExecuteQuery(i).valid && 716 isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(i).bits.robIdx) && 717 !s2_tlb_miss && 718 (s2_paddr(PAddrBits-1,3) === io.reExecuteQuery(i).bits.paddr(PAddrBits-1, 3)) && 719 (s2_mask & io.reExecuteQuery(i).bits.mask).orR 720 } 721 needReExecute := needReExecuteVec.asUInt.orR 722 io.needReExecute := needReExecute 723 724 // rs slow feedback port in nanhu is not used for now 725 io.rsFeedback.valid := false.B 726 io.rsFeedback.bits := DontCare 727 728 // request replay from load replay queue, fast port 729 io.replaySlow.valid := io.in.valid && !s2_is_prefetch 730 io.replaySlow.tlb_hited := !s2_tlb_miss 731 io.replaySlow.st_ld_check_ok := !needReExecute 732 if (EnableFastForward) { 733 io.replaySlow.cache_no_replay := !s2_cache_replay || s2_is_prefetch || s2_mmio || s2_exception || fullForward 734 }else { 735 io.replaySlow.cache_no_replay := !s2_cache_replay || s2_is_prefetch || s2_mmio || s2_exception || io.dataForwarded 736 } 737 io.replaySlow.forward_data_valid := !s2_data_invalid || s2_is_prefetch 738 io.replaySlow.cache_hited := !io.out.bits.miss || io.out.bits.mmio 739 io.replaySlow.can_forward_full_data := io.dataForwarded 740 io.replaySlow.ld_idx := io.in.bits.uop.lqIdx.value 741 io.replaySlow.data_invalid_sq_idx := io.dataInvalidSqIdx 742 io.replaySlow.replayCarry := io.dcacheResp.bits.replayCarry 743 io.replaySlow.miss_mshr_id := io.dcacheResp.bits.mshr_id 744 io.replaySlow.data_in_last_beat := io.in.bits.paddr(log2Up(refillBytes)) 745 746 // To be removed 747 val s2_need_replay_from_rs = Wire(Bool()) 748 if (EnableFastForward) { 749 s2_need_replay_from_rs := 750 needReExecute || 751 s2_tlb_miss || // replay if dtlb miss 752 s2_cache_replay && !s2_is_prefetch && !s2_mmio && !s2_exception && !fullForward || // replay if dcache miss queue full / busy 753 s2_data_invalid && !s2_is_prefetch // replay if store to load forward data is not ready 754 } else { 755 // Note that if all parts of data are available in sq / sbuffer, replay required by dcache will not be scheduled 756 s2_need_replay_from_rs := 757 needReExecute || 758 s2_tlb_miss || // replay if dtlb miss 759 s2_cache_replay && !s2_is_prefetch && !s2_mmio && !s2_exception && !io.dataForwarded || // replay if dcache miss queue full / busy 760 s2_data_invalid && !s2_is_prefetch // replay if store to load forward data is not ready 761 } 762 763 // s2_cache_replay is quite slow to generate, send it separately to LQ 764 if (EnableFastForward) { 765 io.s2_dcache_require_replay := s2_cache_replay && !fullForward 766 } else { 767 io.s2_dcache_require_replay := s2_cache_replay && 768 s2_need_replay_from_rs && 769 !io.dataForwarded && 770 !s2_is_prefetch && 771 io.out.bits.miss 772 } 773 774 XSPerfAccumulate("in_valid", io.in.valid) 775 XSPerfAccumulate("in_fire", io.in.fire) 776 XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 777 XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss) 778 XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue) 779 XSPerfAccumulate("full_forward", io.in.valid && fullForward) 780 XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward) 781 XSPerfAccumulate("replay", io.rsFeedback.valid && !io.rsFeedback.bits.hit) 782 XSPerfAccumulate("replay_tlb_miss", io.rsFeedback.valid && !io.rsFeedback.bits.hit && s2_tlb_miss) 783 XSPerfAccumulate("replay_cache", io.rsFeedback.valid && !io.rsFeedback.bits.hit && !s2_tlb_miss && s2_cache_replay) 784 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 785 XSPerfAccumulate("replay_from_fetch_forward", io.out.valid && debug_forwardFailReplay) 786 XSPerfAccumulate("replay_from_fetch_load_vio", io.out.valid && debug_ldldVioReplay) 787 XSPerfAccumulate("replay_lq", io.replaySlow.valid && (!io.replaySlow.tlb_hited || !io.replaySlow.cache_no_replay || !io.replaySlow.forward_data_valid)) 788 XSPerfAccumulate("replay_tlb_miss_lq", io.replaySlow.valid && !io.replaySlow.tlb_hited) 789 XSPerfAccumulate("replay_sl_vio", io.replaySlow.valid && io.replaySlow.tlb_hited && !io.replaySlow.st_ld_check_ok) 790 XSPerfAccumulate("replay_cache_lq", io.replaySlow.valid && io.replaySlow.tlb_hited && io.replaySlow.st_ld_check_ok && !io.replaySlow.cache_no_replay) 791 XSPerfAccumulate("replay_cache_miss_lq", io.replaySlow.valid && !io.replaySlow.cache_hited) 792 XSPerfAccumulate("prefetch", io.in.fire && s2_is_prefetch) 793 XSPerfAccumulate("prefetch_ignored", io.in.fire && s2_is_prefetch && s2_cache_replay) // ignore prefetch for mshr full / miss req port conflict 794 XSPerfAccumulate("prefetch_miss", io.in.fire && s2_is_prefetch && s2_cache_miss) // prefetch req miss in l1 795 XSPerfAccumulate("prefetch_hit", io.in.fire && s2_is_prefetch && !s2_cache_miss) // prefetch req hit in l1 796 // prefetch a missed line in l1, and l1 accepted it 797 XSPerfAccumulate("prefetch_accept", io.in.fire && s2_is_prefetch && s2_cache_miss && !s2_cache_replay) 798} 799 800class LoadUnit(implicit p: Parameters) extends XSModule 801 with HasLoadHelper 802 with HasPerfEvents 803 with HasDCacheParameters 804{ 805 val io = IO(new Bundle() { 806 val ldin = Flipped(Decoupled(new ExuInput)) 807 val ldout = Decoupled(new ExuOutput) 808 val redirect = Flipped(ValidIO(new Redirect)) 809 val feedbackSlow = ValidIO(new RSFeedback) 810 val feedbackFast = ValidIO(new RSFeedback) 811 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 812 val isFirstIssue = Input(Bool()) 813 val dcache = new DCacheLoadIO 814 val sbuffer = new LoadForwardQueryIO 815 val lsq = new LoadToLsqIO 816 val tlDchannel = Input(new DcacheToLduForwardIO) 817 val forward_mshr = Flipped(new LduToMissqueueForwardIO) 818 val refill = Flipped(ValidIO(new Refill)) 819 val fastUop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1, send to RS in load_s2 820 val trigger = Vec(3, new LoadUnitTriggerIO) 821 822 val tlb = new TlbRequestIO(2) 823 val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 824 825 // provide prefetch info 826 val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) 827 828 // hardware prefetch to l1 cache req 829 val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) 830 831 // load to load fast path 832 val fastpathOut = Output(new LoadToLoadIO) 833 val fastpathIn = Input(new LoadToLoadIO) 834 val loadFastMatch = Input(Bool()) 835 val loadFastImm = Input(UInt(12.W)) 836 837 // load ecc 838 val s3_delayed_load_error = Output(Bool()) // load ecc error 839 // Note that io.s3_delayed_load_error and io.lsq.s3_delayed_load_error is different 840 841 // load unit ctrl 842 val csrCtrl = Flipped(new CustomCSRCtrlIO) 843 844 val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO))) // load replay 845 val lsqOut = Flipped(Decoupled(new LsPipelineBundle)) 846 val s2IsPointerChasing = Output(Bool()) // provide right pc for hw prefetch 847 }) 848 849 val load_s0 = Module(new LoadUnit_S0) 850 val load_s1 = Module(new LoadUnit_S1) 851 val load_s2 = Module(new LoadUnit_S2) 852 853 load_s0.io.lsqOut <> io.lsqOut 854 855 // load s0 856 load_s0.io.in <> io.ldin 857 load_s0.io.dtlbReq <> io.tlb.req 858 load_s0.io.dcacheReq <> io.dcache.req 859 load_s0.io.rsIdx := io.rsIdx 860 load_s0.io.isFirstIssue := io.isFirstIssue 861 load_s0.io.s0_kill := false.B 862 863 // we try pointerchasing if lfsrc_l2lForward_select condition is satisfied 864 val s0_tryPointerChasing = load_s0.io.l2lForward_select 865 val s0_pointerChasingVAddr = io.fastpathIn.data(5, 0) +& io.loadFastImm(5, 0) 866 load_s0.io.fastpath.valid := io.fastpathIn.valid 867 load_s0.io.fastpath.data := Cat(io.fastpathIn.data(XLEN-1, 6), s0_pointerChasingVAddr(5,0)) 868 869 val s1_data = PipelineConnect(load_s0.io.out, load_s1.io.in, true.B, 870 load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect) && !s0_tryPointerChasing).get 871 872 // load s1 873 // update s1_kill when any source has valid request 874 load_s1.io.s1_kill := RegEnable(load_s0.io.s0_kill, false.B, io.ldin.valid || io.lsqOut.valid || io.fastpathIn.valid) 875 io.tlb.req_kill := load_s1.io.s1_kill 876 load_s1.io.dtlbResp <> io.tlb.resp 877 io.dcache.s1_paddr_dup_lsu <> load_s1.io.lsuPAddr 878 io.dcache.s1_paddr_dup_dcache <> load_s1.io.dcachePAddr 879 io.dcache.s1_kill := load_s1.io.dcacheKill 880 load_s1.io.sbuffer <> io.sbuffer 881 load_s1.io.lsq <> io.lsq.forward 882 load_s1.io.loadViolationQueryReq <> io.lsq.loadViolationQuery.req 883 load_s1.io.dcacheBankConflict <> io.dcache.s1_bank_conflict 884 load_s1.io.csrCtrl <> io.csrCtrl 885 load_s1.io.reExecuteQuery := io.reExecuteQuery 886 // provide paddr and vaddr for lq 887 io.lsq.loadPaddrIn.valid := load_s1.io.out.valid && !load_s1.io.out.bits.isHWPrefetch 888 io.lsq.loadPaddrIn.bits.lqIdx := load_s1.io.out.bits.uop.lqIdx 889 io.lsq.loadPaddrIn.bits.paddr := load_s1.io.lsuPAddr 890 891 io.lsq.loadVaddrIn.valid := load_s1.io.in.valid && !load_s1.io.s1_kill && !load_s1.io.out.bits.isHWPrefetch 892 io.lsq.loadVaddrIn.bits.lqIdx := load_s1.io.out.bits.uop.lqIdx 893 io.lsq.loadVaddrIn.bits.vaddr := load_s1.io.out.bits.vaddr 894 895 // when S0 has opportunity to try pointerchasing, make sure it truely goes to S1 896 // which is S0's out is ready and dcache is ready 897 val s0_doTryPointerChasing = s0_tryPointerChasing && load_s0.io.out.ready && load_s0.io.dcacheReq.ready 898 val s1_tryPointerChasing = RegNext(s0_doTryPointerChasing, false.B) 899 val s1_pointerChasingVAddr = RegEnable(s0_pointerChasingVAddr, s0_doTryPointerChasing) 900 val cancelPointerChasing = WireInit(false.B) 901 if (EnableLoadToLoadForward) { 902 // Sometimes, we need to cancel the load-load forwarding. 903 // These can be put at S0 if timing is bad at S1. 904 // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 905 val addressMisMatch = s1_pointerChasingVAddr(6) || RegEnable(io.loadFastImm(11, 6).orR, s0_doTryPointerChasing) 906 // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 907 val addressNotAligned = s1_pointerChasingVAddr(2, 0).orR 908 val fuOpTypeIsNotLd = io.ldin.bits.uop.ctrl.fuOpType =/= LSUOpType.ld 909 // Case 2: this is not a valid load-load pair 910 val notFastMatch = RegEnable(!io.loadFastMatch, s0_tryPointerChasing) 911 // Case 3: this load-load uop is cancelled 912 val isCancelled = !io.ldin.valid 913 when (s1_tryPointerChasing) { 914 cancelPointerChasing := addressMisMatch || addressNotAligned || fuOpTypeIsNotLd || notFastMatch || isCancelled 915 load_s1.io.in.bits.uop := io.ldin.bits.uop 916 val spec_vaddr = s1_data.vaddr 917 val vaddr = Cat(spec_vaddr(VAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W)) 918 load_s1.io.in.bits.vaddr := vaddr 919 load_s1.io.in.bits.rsIdx := io.rsIdx 920 load_s1.io.in.bits.isFirstIssue := io.isFirstIssue 921 // We need to replace vaddr(5, 3). 922 val spec_paddr = io.tlb.resp.bits.paddr(0) 923 load_s1.io.dtlbResp.bits.paddr.foreach(_ := Cat(spec_paddr(PAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W))) 924 } 925 when (cancelPointerChasing) { 926 load_s1.io.s1_kill := true.B 927 }.otherwise { 928 load_s0.io.s0_kill := s1_tryPointerChasing && !io.lsqOut.valid 929 when (s1_tryPointerChasing) { 930 io.ldin.ready := true.B 931 } 932 } 933 934 XSPerfAccumulate("load_to_load_forward", s1_tryPointerChasing && !cancelPointerChasing) 935 XSPerfAccumulate("load_to_load_forward_try", s1_tryPointerChasing) 936 XSPerfAccumulate("load_to_load_forward_fail", cancelPointerChasing) 937 XSPerfAccumulate("load_to_load_forward_fail_cancelled", cancelPointerChasing && isCancelled) 938 XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", cancelPointerChasing && !isCancelled && notFastMatch) 939 XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", 940 cancelPointerChasing && !isCancelled && !notFastMatch && fuOpTypeIsNotLd) 941 XSPerfAccumulate("load_to_load_forward_fail_addr_align", 942 cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && addressNotAligned) 943 XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", 944 cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && !addressNotAligned && addressMisMatch) 945 } 946 PipelineConnect(load_s1.io.out, load_s2.io.in, true.B, 947 load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect) || cancelPointerChasing) 948 949 val (forward_D, forwardData_D) = io.tlDchannel.forward(load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel, load_s1.io.out.bits.mshrid, load_s1.io.out.bits.paddr) 950 951 io.forward_mshr.valid := load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel 952 io.forward_mshr.mshrid := load_s1.io.out.bits.mshrid 953 io.forward_mshr.paddr := load_s1.io.out.bits.paddr 954 val (forward_result_valid, forward_mshr, forwardData_mshr) = io.forward_mshr.forward() 955 956 XSPerfAccumulate("successfully_forward_channel_D", forward_D && forward_result_valid) 957 XSPerfAccumulate("successfully_forward_mshr", forward_mshr && forward_result_valid) 958 // load s2 959 load_s2.io.forward_D := forward_D 960 load_s2.io.forwardData_D := forwardData_D 961 load_s2.io.forward_result_valid := forward_result_valid 962 load_s2.io.forward_mshr := forward_mshr 963 load_s2.io.forwardData_mshr := forwardData_mshr 964 io.s2IsPointerChasing := RegEnable(s1_tryPointerChasing && !cancelPointerChasing, load_s1.io.out.fire) 965 io.prefetch_train.bits.fromLsPipelineBundle(load_s2.io.in.bits) 966 // override miss bit 967 io.prefetch_train.bits.miss := io.dcache.resp.bits.miss 968 io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch 969 io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access 970 io.prefetch_train.valid := load_s2.io.in.fire && !load_s2.io.out.bits.mmio && !load_s2.io.in.bits.tlbMiss 971 io.dcache.s2_kill := load_s2.io.dcache_kill // to kill mmio resp which are redirected 972 if (env.FPGAPlatform) 973 io.dcache.s2_pc := DontCare 974 else 975 io.dcache.s2_pc := load_s2.io.out.bits.uop.cf.pc 976 load_s2.io.dcacheResp <> io.dcache.resp 977 load_s2.io.pmpResp <> io.pmp 978 load_s2.io.static_pm := RegNext(io.tlb.resp.bits.static_pm) 979 load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData 980 load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask 981 load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2 982 load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid 983 load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid 984 load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData 985 load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask 986 load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2 987 load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false 988 load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid 989 load_s2.io.dataForwarded <> io.lsq.s2_load_data_forwarded 990 load_s2.io.dataInvalidSqIdx := io.lsq.forward.dataInvalidSqIdx // provide dataInvalidSqIdx to make wakeup faster 991 load_s2.io.loadViolationQueryResp <> io.lsq.loadViolationQuery.resp 992 load_s2.io.csrCtrl <> io.csrCtrl 993 load_s2.io.sentFastUop := io.fastUop.valid 994 load_s2.io.reExecuteQuery := io.reExecuteQuery 995 // feedback bank conflict / ld-vio check struct hazard to rs 996 io.feedbackFast.bits := RegNext(load_s1.io.rsFeedback.bits) 997 io.feedbackFast.valid := RegNext(load_s1.io.rsFeedback.valid && !load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) 998 999 // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 1000 val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.s0_sqIdx.value, StoreQueueSize)) 1001 // to enable load-load, sqIdxMask must be calculated based on ldin.uop 1002 // If the timing here is not OK, load-load forwarding has to be disabled. 1003 // Or we calculate sqIdxMask at RS?? 1004 io.lsq.forward.sqIdxMask := sqIdxMaskReg 1005 if (EnableLoadToLoadForward) { 1006 when (s1_tryPointerChasing) { 1007 io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 1008 } 1009 } 1010 1011 // // use s2_hit_way to select data received in s1 1012 // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data)) 1013 // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data) 1014 1015 // now io.fastUop.valid is sent to RS in load_s2 1016 val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr) 1017 val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side 1018 1019 io.fastUop.valid := RegNext( 1020 !io.dcache.s1_disable_fast_wakeup && // load fast wakeup should be disabled when dcache data read is not ready 1021 load_s1.io.in.valid && // valid load request 1022 !load_s1.io.in.bits.isHWPrefetch && // is not hardware prefetch req 1023 !load_s1.io.s1_kill && // killed by load-load forwarding 1024 !load_s1.io.dtlbResp.bits.fast_miss && // not mmio or tlb miss, pf / af not included here 1025 !io.lsq.forward.dataInvalidFast // forward failed 1026 ) && 1027 !RegNext(load_s1.io.needLdVioCheckRedo) && // load-load violation check: load paddr cam struct hazard 1028 !RegNext(load_s1.io.needReExecute) && 1029 !RegNext(load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) && 1030 (load_s2.io.in.valid && !load_s2.io.needReExecute && s2_dcache_hit) // dcache hit in lsu side 1031 1032 io.fastUop.bits := RegNext(load_s1.io.out.bits.uop) 1033 1034 XSDebug(load_s0.io.out.valid, 1035 p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " + 1036 p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n") 1037 XSDebug(load_s1.io.out.valid, 1038 p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 1039 p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n") 1040 1041 // writeback to LSQ 1042 // Current dcache use MSHR 1043 // Load queue will be updated at s2 for both hit/miss int/fp load 1044 io.lsq.loadIn.valid := load_s2.io.out.valid && !load_s2.io.out.bits.isHWPrefetch 1045 // generate LqWriteBundle from LsPipelineBundle 1046 io.lsq.loadIn.bits.fromLsPipelineBundle(load_s2.io.out.bits) 1047 1048 io.lsq.replayFast := load_s1.io.replayFast 1049 io.lsq.replaySlow := load_s2.io.replaySlow 1050 io.lsq.replaySlow.valid := load_s2.io.replaySlow.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect) 1051 1052 // generate duplicated load queue data wen 1053 val load_s2_valid_vec = RegInit(0.U(6.W)) 1054 val load_s2_leftFire = load_s1.io.out.valid && load_s2.io.in.ready 1055 // val write_lq_safe = load_s2.io.write_lq_safe 1056 load_s2_valid_vec := 0x0.U(6.W) 1057 when (load_s2_leftFire && !load_s1.io.out.bits.isHWPrefetch) { load_s2_valid_vec := 0x3f.U(6.W)} // TODO: refactor me 1058 when (load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) { load_s2_valid_vec := 0x0.U(6.W) } 1059 assert(RegNext((load_s2.io.in.valid === load_s2_valid_vec(0)) || RegNext(load_s1.io.out.bits.isHWPrefetch))) 1060 io.lsq.loadIn.bits.lq_data_wen_dup := load_s2_valid_vec.asBools() 1061 1062 // s2_dcache_require_replay signal will be RegNexted, then used in s3 1063 io.lsq.s2_dcache_require_replay := load_s2.io.s2_dcache_require_replay 1064 1065 // write to rob and writeback bus 1066 val s2_wb_valid = load_s2.io.out.valid && !load_s2.io.out.bits.miss && !load_s2.io.out.bits.mmio 1067 1068 // Int load, if hit, will be writebacked at s2 1069 val hitLoadOut = Wire(Valid(new ExuOutput)) 1070 hitLoadOut.valid := s2_wb_valid 1071 hitLoadOut.bits.uop := load_s2.io.out.bits.uop 1072 hitLoadOut.bits.data := load_s2.io.out.bits.data 1073 hitLoadOut.bits.redirectValid := false.B 1074 hitLoadOut.bits.redirect := DontCare 1075 hitLoadOut.bits.debug.isMMIO := load_s2.io.out.bits.mmio 1076 hitLoadOut.bits.debug.isPerfCnt := false.B 1077 hitLoadOut.bits.debug.paddr := load_s2.io.out.bits.paddr 1078 hitLoadOut.bits.debug.vaddr := load_s2.io.out.bits.vaddr 1079 hitLoadOut.bits.fflags := DontCare 1080 1081 load_s2.io.out.ready := true.B 1082 1083 // load s3 1084 val s3_load_wb_meta_reg = RegNext(Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.ldout.bits)) 1085 1086 // data from load queue refill 1087 val s3_loadDataFromLQ = RegEnable(io.lsq.ldRawData, io.lsq.ldout.valid) 1088 val s3_rdataLQ = s3_loadDataFromLQ.mergedData() 1089 val s3_rdataSelLQ = LookupTree(s3_loadDataFromLQ.addrOffset, List( 1090 "b000".U -> s3_rdataLQ(63, 0), 1091 "b001".U -> s3_rdataLQ(63, 8), 1092 "b010".U -> s3_rdataLQ(63, 16), 1093 "b011".U -> s3_rdataLQ(63, 24), 1094 "b100".U -> s3_rdataLQ(63, 32), 1095 "b101".U -> s3_rdataLQ(63, 40), 1096 "b110".U -> s3_rdataLQ(63, 48), 1097 "b111".U -> s3_rdataLQ(63, 56) 1098 )) 1099 val s3_rdataPartialLoadLQ = rdataHelper(s3_loadDataFromLQ.uop, s3_rdataSelLQ) 1100 1101 // data from dcache hit 1102 val s3_loadDataFromDcache = load_s2.io.loadDataFromDcache 1103 val s3_rdataDcache = s3_loadDataFromDcache.mergedData() 1104 val s3_rdataSelDcache = LookupTree(s3_loadDataFromDcache.addrOffset, List( 1105 "b000".U -> s3_rdataDcache(63, 0), 1106 "b001".U -> s3_rdataDcache(63, 8), 1107 "b010".U -> s3_rdataDcache(63, 16), 1108 "b011".U -> s3_rdataDcache(63, 24), 1109 "b100".U -> s3_rdataDcache(63, 32), 1110 "b101".U -> s3_rdataDcache(63, 40), 1111 "b110".U -> s3_rdataDcache(63, 48), 1112 "b111".U -> s3_rdataDcache(63, 56) 1113 )) 1114 val s3_rdataPartialLoadDcache = rdataHelper(s3_loadDataFromDcache.uop, s3_rdataSelDcache) 1115 1116 io.ldout.bits := s3_load_wb_meta_reg 1117 io.ldout.bits.data := Mux(RegNext(hitLoadOut.valid), s3_rdataPartialLoadDcache, s3_rdataPartialLoadLQ) 1118 io.ldout.valid := RegNext(hitLoadOut.valid) && !RegNext(load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect)) || 1119 RegNext(io.lsq.ldout.valid) && !RegNext(io.lsq.ldout.bits.uop.robIdx.needFlush(io.redirect)) && !RegNext(hitLoadOut.valid) 1120 1121 io.ldout.bits.uop.cf.exceptionVec(loadAccessFault) := s3_load_wb_meta_reg.uop.cf.exceptionVec(loadAccessFault) || 1122 RegNext(hitLoadOut.valid) && load_s2.io.s3_delayed_load_error 1123 1124 // fast load to load forward 1125 io.fastpathOut.valid := RegNext(load_s2.io.out.valid) // for debug only 1126 io.fastpathOut.data := s3_loadDataFromDcache.mergedData() // fastpath is for ld only 1127 1128 // feedback tlb miss / dcache miss queue full 1129 io.feedbackSlow.bits := RegNext(load_s2.io.rsFeedback.bits) 1130 io.feedbackSlow.valid := RegNext(load_s2.io.rsFeedback.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect)) 1131 // If replay is reported at load_s1, inst will be canceled (will not enter load_s2), 1132 // in that case: 1133 // * replay should not be reported twice 1134 assert(!(RegNext(io.feedbackFast.valid) && io.feedbackSlow.valid)) 1135 // * io.fastUop.valid should not be reported 1136 assert(!RegNext(io.feedbackFast.valid && !io.feedbackFast.bits.hit && io.fastUop.valid)) 1137 1138 // load forward_fail/ldld_violation check 1139 // check for inst in load pipeline 1140 val s3_forward_fail = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) 1141 val s3_ldld_violation = RegNext( 1142 io.lsq.loadViolationQuery.resp.valid && 1143 io.lsq.loadViolationQuery.resp.bits.have_violation && 1144 RegNext(io.csrCtrl.ldld_vio_check_enable) 1145 ) 1146 val s3_need_replay_from_fetch = s3_forward_fail || s3_ldld_violation 1147 val s3_can_replay_from_fetch = RegEnable(load_s2.io.s2_can_replay_from_fetch, load_s2.io.out.valid) 1148 // 1) use load pipe check result generated in load_s3 iff load_hit 1149 when (RegNext(hitLoadOut.valid)) { 1150 io.ldout.bits.uop.ctrl.replayInst := s3_need_replay_from_fetch 1151 } 1152 // 2) otherwise, write check result to load queue 1153 io.lsq.s3_replay_from_fetch := s3_need_replay_from_fetch && s3_can_replay_from_fetch 1154 1155 // s3_delayed_load_error path is not used for now, as we writeback load result in load_s3 1156 // but we keep this path for future use 1157 io.s3_delayed_load_error := false.B 1158 io.lsq.s3_delayed_load_error := false.B //load_s2.io.s3_delayed_load_error 1159 1160 io.lsq.ldout.ready := !hitLoadOut.valid 1161 1162 when(io.feedbackSlow.valid && !io.feedbackSlow.bits.hit){ 1163 // when need replay from rs, inst should not be writebacked to rob 1164 assert(RegNext(!hitLoadOut.valid)) 1165 assert(RegNext(!io.lsq.loadIn.valid) || RegNext(load_s2.io.s2_dcache_require_replay)) 1166 } 1167 1168 // hareware prefetch to l1 1169 io.prefetch_req <> load_s0.io.prefetch_in 1170 1171 // trigger 1172 val lastValidData = RegEnable(io.ldout.bits.data, io.ldout.fire) 1173 val hitLoadAddrTriggerHitVec = Wire(Vec(3, Bool())) 1174 val lqLoadAddrTriggerHitVec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1175 (0 until 3).map{i => { 1176 val tdata2 = io.trigger(i).tdata2 1177 val matchType = io.trigger(i).matchType 1178 val tEnable = io.trigger(i).tEnable 1179 1180 hitLoadAddrTriggerHitVec(i) := TriggerCmp(load_s2.io.out.bits.vaddr, tdata2, matchType, tEnable) 1181 io.trigger(i).addrHit := Mux(hitLoadOut.valid, hitLoadAddrTriggerHitVec(i), lqLoadAddrTriggerHitVec(i)) 1182 io.trigger(i).lastDataHit := TriggerCmp(lastValidData, tdata2, matchType, tEnable) 1183 }} 1184 io.lsq.trigger.hitLoadAddrTriggerHitVec := hitLoadAddrTriggerHitVec 1185 1186 // hardware performance counter 1187 val perfEvents = Seq( 1188 ("load_s0_in_fire ", load_s0.io.in.fire ), 1189 ("load_to_load_forward ", load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing ), 1190 ("stall_dcache ", load_s0.io.out.valid && load_s0.io.out.ready && !load_s0.io.dcacheReq.ready ), 1191 ("load_s1_in_fire ", load_s1.io.in.fire ), 1192 ("load_s1_tlb_miss ", load_s1.io.in.fire && load_s1.io.dtlbResp.bits.miss ), 1193 ("load_s2_in_fire ", load_s2.io.in.fire ), 1194 ("load_s2_dcache_miss ", load_s2.io.in.fire && load_s2.io.dcacheResp.bits.miss ), 1195 ("load_s2_replay ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit ), 1196 ("load_s2_replay_tlb_miss ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit && load_s2.io.in.bits.tlbMiss ), 1197 ("load_s2_replay_cache ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit && !load_s2.io.in.bits.tlbMiss && load_s2.io.dcacheResp.bits.miss), 1198 ) 1199 generatePerfEvent() 1200 1201 when(io.ldout.fire){ 1202 XSDebug("ldout %x\n", io.ldout.bits.uop.cf.pc) 1203 } 1204} 1205