1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import utility._ 24import xiangshan.ExceptionNO._ 25import xiangshan._ 26import xiangshan.backend.fu.PMPRespBundle 27import xiangshan.backend.rob.{DebugLsInfoBundle, LsTopdownInfo, RobPtr} 28import xiangshan.cache._ 29import xiangshan.cache.dcache.ReplayCarry 30import xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp} 31import xiangshan.mem.mdp._ 32 33class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 34 // mshr refill index 35 val missMSHRId = UInt(log2Up(cfg.nMissEntries).W) 36 // get full data from store queue and sbuffer 37 val canForwardFullData = Bool() 38 // wait for data from store inst's store queue index 39 val dataInvalidSqIdx = new SqPtr 40 // wait for address from store queue index 41 val addrInvalidSqIdx = new SqPtr 42 // replay carry 43 val replayCarry = new ReplayCarry 44 // data in last beat 45 val dataInLastBeat = Bool() 46 // replay cause 47 val cause = Vec(LoadReplayCauses.allCauses, Bool()) 48 // 49 // performance debug information 50 val debug = new PerfDebugInfo 51 52 // 53 def tlbMiss = cause(LoadReplayCauses.tlbMiss) 54 def waitStore = cause(LoadReplayCauses.waitStore) 55 def schedError = cause(LoadReplayCauses.schedError) 56 def rarReject = cause(LoadReplayCauses.rarReject) 57 def rawReject = cause(LoadReplayCauses.rawReject) 58 def dcacheMiss = cause(LoadReplayCauses.dcacheMiss) 59 def bankConflict = cause(LoadReplayCauses.bankConflict) 60 def dcacheReplay = cause(LoadReplayCauses.dcacheReplay) 61 def forwardFail = cause(LoadReplayCauses.forwardFail) 62 63 def forceReplay() = rarReject || rawReject || schedError || waitStore || tlbMiss 64 def needReplay() = cause.asUInt.orR 65} 66 67class LoadToReplayIO(implicit p: Parameters) extends XSBundle { 68 val req = ValidIO(new LqWriteBundle) 69 val resp = Input(UInt(log2Up(LoadQueueReplaySize).W)) 70} 71 72class LoadToLsqIO(implicit p: Parameters) extends XSBundle { 73 val loadIn = DecoupledIO(new LqWriteBundle) 74 val loadOut = Flipped(DecoupledIO(new ExuOutput)) 75 val ldRawData = Input(new LoadDataFromLQBundle) 76 val forward = new PipeLoadForwardQueryIO 77 val storeLoadViolationQuery = new LoadViolationQueryIO 78 val loadLoadViolationQuery = new LoadViolationQueryIO 79 val trigger = Flipped(new LqTriggerIO) 80} 81 82class LoadToLoadIO(implicit p: Parameters) extends XSBundle { 83 // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 84 val data = UInt(XLEN.W) 85 val valid = Bool() 86} 87 88class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 89 val tdata2 = Input(UInt(64.W)) 90 val matchType = Input(UInt(2.W)) 91 val tEnable = Input(Bool()) // timing is calculated before this 92 val addrHit = Output(Bool()) 93 val lastDataHit = Output(Bool()) 94} 95 96// Load Pipeline Stage 0 97// Generate addr, use addr to query DCache and DTLB 98class LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasCircularQueuePtrHelper { 99 val io = IO(new Bundle() { 100 val in = Flipped(Decoupled(new ExuInput)) 101 val out = Decoupled(new LqWriteBundle) 102 val prefetch_in = Flipped(ValidIO(new L1PrefetchReq)) 103 val dtlbReq = DecoupledIO(new TlbReq) 104 val dcacheReq = DecoupledIO(new DCacheWordReq) 105 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 106 val isFirstIssue = Input(Bool()) 107 val fastpath = Input(new LoadToLoadIO) 108 val s0_kill = Input(Bool()) 109 // wire from lq to load pipeline 110 val replay = Flipped(Decoupled(new LsPipelineBundle)) 111 val fastReplay = Flipped(Decoupled(new LqWriteBundle)) 112 val s0_sqIdx = Output(new SqPtr) 113 // l2l 114 val l2lForward_select = Output(Bool()) 115 val replacementUpdated = Output(Bool()) 116 }) 117 require(LoadPipelineWidth == exuParameters.LduCnt) 118 119 val s0_vaddr = Wire(UInt(VAddrBits.W)) 120 val s0_mask = Wire(UInt(8.W)) 121 val s0_uop = Wire(new MicroOp) 122 val s0_isFirstIssue = Wire(Bool()) 123 val s0_hasROBEntry = WireDefault(false.B) 124 val s0_rsIdx = Wire(UInt(log2Up(IssQueSize).W)) 125 val s0_sqIdx = Wire(new SqPtr) 126 val s0_tryFastpath = WireInit(false.B) 127 val s0_replayCarry = Wire(new ReplayCarry) // way info for way predict related logic 128 val s0_isLoadReplay = WireInit(false.B) 129 val s0_sleepIndex = Wire(UInt()) 130 // default value 131 s0_replayCarry.valid := false.B 132 s0_replayCarry.real_way_en := 0.U 133 s0_sleepIndex := DontCare 134 s0_rsIdx := DontCare 135 io.s0_sqIdx := s0_sqIdx 136 137 val s0_replayShouldWait = io.in.valid && isAfter(io.replay.bits.uop.robIdx, io.in.bits.uop.robIdx) 138 // load flow select/gen 139 // 140 // src0: load replayed by LSQ (io.replay) 141 // src1: hardware prefetch from prefetchor (high confidence) (io.prefetch) 142 // src2: int read / software prefetch first issue from RS (io.in) 143 // src3: vec read first issue from RS (TODO) 144 // src4: load try pointchaising when no issued or replayed load (io.fastpath) 145 // src5: hardware prefetch from prefetchor (high confidence) (io.prefetch) 146 147 // load flow source valid 148 val lfsrc0_loadFastReplay_valid = io.fastReplay.valid 149 val lfsrc1_loadReplay_valid = io.replay.valid && !s0_replayShouldWait 150 val lfsrc2_highconfhwPrefetch_valid = io.prefetch_in.valid && io.prefetch_in.bits.confidence > 0.U 151 val lfsrc3_intloadFirstIssue_valid = io.in.valid // int flow first issue or software prefetch 152 val lfsrc4_vecloadFirstIssue_valid = WireInit(false.B) // TODO 153 val lfsrc5_l2lForward_valid = io.fastpath.valid 154 val lfsrc6_lowconfhwPrefetch_valid = io.prefetch_in.valid && io.prefetch_in.bits.confidence === 0.U 155 dontTouch(lfsrc0_loadFastReplay_valid) 156 dontTouch(lfsrc1_loadReplay_valid) 157 dontTouch(lfsrc2_highconfhwPrefetch_valid) 158 dontTouch(lfsrc3_intloadFirstIssue_valid) 159 dontTouch(lfsrc4_vecloadFirstIssue_valid) 160 dontTouch(lfsrc5_l2lForward_valid) 161 dontTouch(lfsrc6_lowconfhwPrefetch_valid) 162 163 // load flow source ready 164 val lfsrc_loadFastReplay_ready = WireInit(true.B) 165 val lfsrc_loadReplay_ready = !lfsrc0_loadFastReplay_valid 166 val lfsrc_highconfhwPrefetch_ready = !lfsrc0_loadFastReplay_valid && 167 !lfsrc1_loadReplay_valid 168 val lfsrc_intloadFirstIssue_ready = !lfsrc0_loadFastReplay_valid && 169 !lfsrc1_loadReplay_valid && 170 !lfsrc2_highconfhwPrefetch_valid 171 val lfsrc_vecloadFirstIssue_ready = !lfsrc0_loadFastReplay_valid && 172 !lfsrc1_loadReplay_valid && 173 !lfsrc2_highconfhwPrefetch_valid && 174 !lfsrc3_intloadFirstIssue_valid 175 val lfsrc_l2lForward_ready = !lfsrc0_loadFastReplay_valid && 176 !lfsrc1_loadReplay_valid && 177 !lfsrc2_highconfhwPrefetch_valid && 178 !lfsrc3_intloadFirstIssue_valid && 179 !lfsrc4_vecloadFirstIssue_valid 180 val lfsrc_lowconfhwPrefetch_ready = !lfsrc0_loadFastReplay_valid && 181 !lfsrc1_loadReplay_valid && 182 !lfsrc2_highconfhwPrefetch_valid && 183 !lfsrc3_intloadFirstIssue_valid && 184 !lfsrc4_vecloadFirstIssue_valid && 185 !lfsrc5_l2lForward_valid 186 dontTouch(lfsrc_loadFastReplay_ready) 187 dontTouch(lfsrc_loadReplay_ready) 188 dontTouch(lfsrc_highconfhwPrefetch_ready) 189 dontTouch(lfsrc_intloadFirstIssue_ready) 190 dontTouch(lfsrc_vecloadFirstIssue_ready) 191 dontTouch(lfsrc_l2lForward_ready) 192 dontTouch(lfsrc_lowconfhwPrefetch_ready) 193 194 // load flow source select (OH) 195 val lfsrc_loadFastReplay_select = lfsrc0_loadFastReplay_valid && lfsrc_loadFastReplay_ready 196 val lfsrc_loadReplay_select = lfsrc1_loadReplay_valid && lfsrc_loadReplay_ready 197 val lfsrc_hwprefetch_select = lfsrc_highconfhwPrefetch_ready && lfsrc2_highconfhwPrefetch_valid || 198 lfsrc_lowconfhwPrefetch_ready && lfsrc6_lowconfhwPrefetch_valid 199 val lfsrc_intloadFirstIssue_select = lfsrc_intloadFirstIssue_ready && lfsrc3_intloadFirstIssue_valid 200 val lfsrc_vecloadFirstIssue_select = lfsrc_vecloadFirstIssue_ready && lfsrc4_vecloadFirstIssue_valid 201 val lfsrc_l2lForward_select = lfsrc_l2lForward_ready && lfsrc5_l2lForward_valid 202 assert(!lfsrc_vecloadFirstIssue_select) // to be added 203 dontTouch(lfsrc_loadFastReplay_select) 204 dontTouch(lfsrc_loadReplay_select) 205 dontTouch(lfsrc_hwprefetch_select) 206 dontTouch(lfsrc_intloadFirstIssue_select) 207 dontTouch(lfsrc_vecloadFirstIssue_select) 208 dontTouch(lfsrc_l2lForward_select) 209 210 io.l2lForward_select := lfsrc_l2lForward_select 211 212 // s0_valid == ture iff there is a valid load flow in load_s0 213 val s0_valid = lfsrc0_loadFastReplay_valid || 214 lfsrc1_loadReplay_valid || 215 lfsrc2_highconfhwPrefetch_valid || 216 lfsrc3_intloadFirstIssue_valid || 217 lfsrc4_vecloadFirstIssue_valid || 218 lfsrc5_l2lForward_valid || 219 lfsrc6_lowconfhwPrefetch_valid 220 221 // prefetch related ctrl signal 222 val isPrefetch = WireInit(false.B) 223 val isPrefetchRead = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_r) 224 val isPrefetchWrite = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_w) 225 val isHWPrefetch = lfsrc_hwprefetch_select 226 227 // query DTLB 228 io.dtlbReq.valid := s0_valid 229 // hw prefetch addr does not need to be translated, give tlb paddr 230 io.dtlbReq.bits.vaddr := Mux(lfsrc_hwprefetch_select, io.prefetch_in.bits.paddr, s0_vaddr) 231 io.dtlbReq.bits.cmd := Mux(isPrefetch, 232 Mux(isPrefetchWrite, TlbCmd.write, TlbCmd.read), 233 TlbCmd.read 234 ) 235 io.dtlbReq.bits.size := LSUOpType.size(s0_uop.ctrl.fuOpType) 236 io.dtlbReq.bits.kill := DontCare 237 io.dtlbReq.bits.memidx.is_ld := true.B 238 io.dtlbReq.bits.memidx.is_st := false.B 239 io.dtlbReq.bits.memidx.idx := s0_uop.lqIdx.value 240 io.dtlbReq.bits.debug.robIdx := s0_uop.robIdx 241 // hw prefetch addr does not need to be translated 242 io.dtlbReq.bits.no_translate := lfsrc_hwprefetch_select 243 io.dtlbReq.bits.debug.pc := s0_uop.cf.pc 244 io.dtlbReq.bits.debug.isFirstIssue := s0_isFirstIssue 245 246 // query DCache 247 io.dcacheReq.valid := s0_valid 248 when (isPrefetchRead) { 249 io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFR 250 }.elsewhen (isPrefetchWrite) { 251 io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFW 252 }.otherwise { 253 io.dcacheReq.bits.cmd := MemoryOpConstants.M_XRD 254 } 255 io.dcacheReq.bits.vaddr := s0_vaddr 256 io.dcacheReq.bits.mask := s0_mask 257 io.dcacheReq.bits.data := DontCare 258 io.dcacheReq.bits.isFirstIssue := s0_isFirstIssue 259 when(isPrefetch) { 260 io.dcacheReq.bits.instrtype := DCACHE_PREFETCH_SOURCE.U 261 }.otherwise { 262 io.dcacheReq.bits.instrtype := LOAD_SOURCE.U 263 } 264 io.dcacheReq.bits.debug_robIdx := s0_uop.robIdx.value 265 io.dcacheReq.bits.replayCarry := s0_replayCarry 266 267 // TODO: update cache meta 268 io.dcacheReq.bits.id := DontCare 269 270 // assign default value 271 s0_uop := DontCare 272 // load flow priority mux 273 when (lfsrc_loadFastReplay_select) { 274 s0_vaddr := io.fastReplay.bits.vaddr 275 s0_mask := io.fastReplay.bits.mask 276 s0_uop := io.fastReplay.bits.uop 277 s0_isFirstIssue := false.B 278 s0_sqIdx := io.fastReplay.bits.uop.sqIdx 279 s0_replayCarry := io.fastReplay.bits.replayCarry 280 s0_rsIdx := io.fastReplay.bits.rsIdx 281 s0_isLoadReplay := io.fastReplay.bits.isLoadReplay 282 s0_sleepIndex := io.fastReplay.bits.sleepIndex 283 val replayUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.fastReplay.bits.uop.ctrl.fuOpType)) 284 when (replayUopIsPrefetch) { 285 isPrefetch := true.B 286 } 287 } .elsewhen(lfsrc_loadReplay_select) { 288 s0_vaddr := io.replay.bits.vaddr 289 s0_mask := genWmask(io.replay.bits.vaddr, io.replay.bits.uop.ctrl.fuOpType(1, 0)) 290 s0_uop := io.replay.bits.uop 291 s0_isFirstIssue := io.replay.bits.isFirstIssue 292 s0_hasROBEntry := true.B 293 s0_sqIdx := io.replay.bits.uop.sqIdx 294 s0_rsIdx := io.replay.bits.rsIdx 295 s0_replayCarry := io.replay.bits.replayCarry 296 s0_isLoadReplay := true.B 297 s0_sleepIndex := io.replay.bits.sleepIndex 298 val replayUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.replay.bits.uop.ctrl.fuOpType)) 299 when (replayUopIsPrefetch) { 300 isPrefetch := true.B 301 } 302 }.elsewhen(lfsrc_hwprefetch_select) { 303 // vaddr based index for dcache 304 s0_vaddr := io.prefetch_in.bits.getVaddr() 305 s0_mask := 0.U 306 s0_uop := DontCare 307 s0_isFirstIssue := false.B 308 s0_rsIdx := DontCare 309 s0_sqIdx := DontCare 310 s0_replayCarry := DontCare 311 s0_isLoadReplay := DontCare 312 // ctrl signal 313 isPrefetch := true.B 314 isPrefetchRead := !io.prefetch_in.bits.is_store 315 isPrefetchWrite := io.prefetch_in.bits.is_store 316 }.elsewhen(lfsrc_intloadFirstIssue_select) { 317 val imm12 = io.in.bits.uop.ctrl.imm(11, 0) 318 s0_vaddr := io.in.bits.src(0) + SignExt(imm12, VAddrBits) 319 s0_mask := genWmask(s0_vaddr, io.in.bits.uop.ctrl.fuOpType(1,0)) 320 s0_uop := io.in.bits.uop 321 s0_isFirstIssue := true.B 322 s0_hasROBEntry := true.B 323 s0_rsIdx := io.rsIdx 324 s0_sqIdx := io.in.bits.uop.sqIdx 325 s0_isLoadReplay := false.B 326 val issueUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.in.bits.uop.ctrl.fuOpType)) 327 when (issueUopIsPrefetch) { 328 isPrefetch := true.B 329 } 330 }.otherwise { 331 if (EnableLoadToLoadForward) { 332 s0_tryFastpath := lfsrc_l2lForward_select 333 // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 334 s0_vaddr := io.fastpath.data 335 // Assume the pointer chasing is always ld. 336 s0_uop.ctrl.fuOpType := LSUOpType.ld 337 s0_mask := genWmask(0.U, LSUOpType.ld) 338 // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing 339 // because these signals will be updated in S1 340 s0_isFirstIssue := true.B 341 s0_rsIdx := DontCare 342 s0_sqIdx := DontCare 343 s0_isLoadReplay := DontCare 344 } 345 } 346 347 // address align check 348 val addrAligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List( 349 "b00".U -> true.B, //b 350 "b01".U -> (s0_vaddr(0) === 0.U), //h 351 "b10".U -> (s0_vaddr(1, 0) === 0.U), //w 352 "b11".U -> (s0_vaddr(2, 0) === 0.U) //d 353 )) 354 355 356 // accept load flow if dcache ready (dtlb is always ready) 357 // TODO: prefetch need writeback to loadQueueFlag 358 io.out.valid := s0_valid && io.dcacheReq.ready && !io.s0_kill 359 io.out.bits := DontCare 360 io.out.bits.rsIdx := s0_rsIdx 361 io.out.bits.vaddr := s0_vaddr 362 io.out.bits.mask := s0_mask 363 io.out.bits.uop := s0_uop 364 io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) := !addrAligned 365 io.out.bits.isFirstIssue := s0_isFirstIssue 366 io.out.bits.hasROBEntry := s0_hasROBEntry 367 io.out.bits.isPrefetch := isPrefetch 368 io.out.bits.isHWPrefetch := isHWPrefetch 369 io.out.bits.isLoadReplay := s0_isLoadReplay 370 io.out.bits.mshrid := io.replay.bits.mshrid 371 io.out.bits.forward_tlDchannel := io.replay.valid && io.replay.bits.forward_tlDchannel 372 when(io.dtlbReq.valid && s0_isFirstIssue) { 373 io.out.bits.uop.debugInfo.tlbFirstReqTime := GTimer() 374 }.otherwise{ 375 io.out.bits.uop.debugInfo.tlbFirstReqTime := s0_uop.debugInfo.tlbFirstReqTime 376 } 377 io.out.bits.sleepIndex := s0_sleepIndex 378 379 // load fast replay 380 io.fastReplay.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_loadFastReplay_select) 381 382 // load flow source ready 383 // always accept load flow from load replay queue 384 // io.replay has highest priority 385 io.replay.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_loadReplay_select && !s0_replayShouldWait) 386 387 // accept load flow from rs when: 388 // 1) there is no lsq-replayed load 389 // 2) there is no high confidence prefetch request 390 io.in.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_intloadFirstIssue_select) 391 392 // for hw prefetch load flow feedback, to be added later 393 // io.prefetch_in.ready := lfsrc_hwprefetch_select 394 395 // dcache replacement extra info 396 // TODO: should prefetch load update replacement? 397 io.replacementUpdated := Mux(lfsrc_loadReplay_select, io.replay.bits.replacementUpdated, false.B) 398 399 XSDebug(io.dcacheReq.fire, 400 p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 401 ) 402 XSPerfAccumulate("in_valid", io.in.valid) 403 XSPerfAccumulate("in_fire", io.in.fire) 404 XSPerfAccumulate("in_fire_first_issue", s0_valid && s0_isFirstIssue) 405 XSPerfAccumulate("lsq_fire_first_issue", io.replay.fire) 406 XSPerfAccumulate("ldu_fire_first_issue", io.in.fire && io.isFirstIssue) 407 XSPerfAccumulate("fast_replay_issue", io.fastReplay.fire) 408 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready) 409 XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready) 410 XSPerfAccumulate("addr_spec_success", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12)) 411 XSPerfAccumulate("addr_spec_failed", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12)) 412 XSPerfAccumulate("addr_spec_success_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 413 XSPerfAccumulate("addr_spec_failed_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 414 XSPerfAccumulate("forward_tlDchannel", io.out.bits.forward_tlDchannel) 415 XSPerfAccumulate("hardware_prefetch_fire", io.out.fire && lfsrc_hwprefetch_select) 416 XSPerfAccumulate("software_prefetch_fire", io.out.fire && isPrefetch && lfsrc_intloadFirstIssue_select) 417 XSPerfAccumulate("hardware_prefetch_blocked", io.prefetch_in.valid && !lfsrc_hwprefetch_select) 418 XSPerfAccumulate("hardware_prefetch_total", io.prefetch_in.valid) 419} 420 421// Load Pipeline Stage 1 422// TLB resp (send paddr to dcache) 423class LoadUnit_S1(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 424 val io = IO(new Bundle() { 425 val in = Flipped(Decoupled(new LqWriteBundle)) 426 val s1_kill = Input(Bool()) 427 val out = Decoupled(new LqWriteBundle) 428 val dtlbResp = Flipped(DecoupledIO(new TlbResp(2))) 429 val lsuPAddr = Output(UInt(PAddrBits.W)) 430 val dcachePAddr = Output(UInt(PAddrBits.W)) 431 val dcacheKill = Output(Bool()) 432 val fullForwardFast = Output(Bool()) 433 val sbuffer = new LoadForwardQueryIO 434 val lsq = new PipeLoadForwardQueryIO 435 val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO))) 436 val csrCtrl = Flipped(new CustomCSRCtrlIO) 437 }) 438 439 val s1_uop = io.in.bits.uop 440 val s1_paddr_dup_lsu = io.dtlbResp.bits.paddr(0) 441 val s1_paddr_dup_dcache = io.dtlbResp.bits.paddr(1) 442 // af & pf exception were modified below. 443 val s1_exception = ExceptionNO.selectByFu(io.out.bits.uop.cf.exceptionVec, lduCfg).asUInt.orR 444 val s1_tlb_miss = io.dtlbResp.bits.miss 445 val s1_mask = io.in.bits.mask 446 val s1_is_prefetch = io.in.bits.isPrefetch 447 val s1_is_hw_prefetch = io.in.bits.isHWPrefetch 448 val s1_is_sw_prefetch = s1_is_prefetch && !s1_is_hw_prefetch 449 450 io.out.bits := io.in.bits // forwardXX field will be updated in s1 451 452 val s1_tlb_memidx = io.dtlbResp.bits.memidx 453 when(s1_tlb_memidx.is_ld && io.dtlbResp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === io.out.bits.uop.lqIdx.value) { 454 // printf("load idx = %d\n", s1_tlb_memidx.idx) 455 io.out.bits.uop.debugInfo.tlbRespTime := GTimer() 456 } 457 458 io.dtlbResp.ready := true.B 459 460 io.lsuPAddr := s1_paddr_dup_lsu 461 io.dcachePAddr := s1_paddr_dup_dcache 462 //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio 463 io.dcacheKill := s1_tlb_miss || s1_exception || io.s1_kill 464 // load forward query datapath 465 io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_prefetch) 466 io.sbuffer.vaddr := io.in.bits.vaddr 467 io.sbuffer.paddr := s1_paddr_dup_lsu 468 io.sbuffer.uop := s1_uop 469 io.sbuffer.sqIdx := s1_uop.sqIdx 470 io.sbuffer.mask := s1_mask 471 io.sbuffer.pc := s1_uop.cf.pc // FIXME: remove it 472 473 io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_prefetch) 474 io.lsq.vaddr := io.in.bits.vaddr 475 io.lsq.paddr := s1_paddr_dup_lsu 476 io.lsq.uop := s1_uop 477 io.lsq.sqIdx := s1_uop.sqIdx 478 io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0 479 io.lsq.mask := s1_mask 480 io.lsq.pc := s1_uop.cf.pc // FIXME: remove it 481 482 // st-ld violation query 483 val s1_schedError = VecInit((0 until StorePipelineWidth).map(w => io.reExecuteQuery(w).valid && 484 isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) && 485 (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) && 486 (s1_mask & io.reExecuteQuery(w).bits.mask).orR)).asUInt.orR && !s1_tlb_miss 487 488 // Generate forwardMaskFast to wake up insts earlier 489 val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt 490 io.fullForwardFast := ((~forwardMaskFast).asUInt & s1_mask) === 0.U 491 492 io.out.valid := io.in.valid && !io.s1_kill 493 io.out.bits.paddr := s1_paddr_dup_lsu 494 io.out.bits.tlbMiss := s1_tlb_miss 495 496 // Generate replay signal caused by: 497 // * st-ld violation check 498 // * dcache bank conflict 499 io.out.bits.replayInfo.cause(LoadReplayCauses.schedError) := s1_schedError && !s1_is_sw_prefetch 500 io.out.bits.replayInfo.debug := io.in.bits.uop.debugInfo 501 502 // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 503 // af & pf exception were modified 504 io.out.bits.uop.cf.exceptionVec(loadPageFault) := io.dtlbResp.bits.excp(0).pf.ld 505 io.out.bits.uop.cf.exceptionVec(loadAccessFault) := io.dtlbResp.bits.excp(0).af.ld 506 io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack 507 io.out.bits.rsIdx := io.in.bits.rsIdx 508 509 io.in.ready := !io.in.valid || io.out.ready 510 511 XSPerfAccumulate("in_valid", io.in.valid) 512 XSPerfAccumulate("in_fire", io.in.fire) 513 XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 514 XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss) 515 XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue) 516 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 517} 518 519// Load Pipeline Stage 2 520// DCache resp 521class LoadUnit_S2(implicit p: Parameters) extends XSModule 522 with HasLoadHelper 523 with HasCircularQueuePtrHelper 524 with HasDCacheParameters 525{ 526 val io = IO(new Bundle() { 527 val redirect = Flipped(Valid(new Redirect)) 528 val in = Flipped(Decoupled(new LqWriteBundle)) 529 val out = Decoupled(new LqWriteBundle) 530 val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp)) 531 val dcacheBankConflict = Input(Bool()) 532 val pmpResp = Flipped(new PMPRespBundle()) 533 val lsq = new LoadForwardQueryIO 534 val dataInvalidSqIdx = Input(new SqPtr) 535 val addrInvalidSqIdx = Input(new SqPtr) 536 val sbuffer = new LoadForwardQueryIO 537 val dataForwarded = Output(Bool()) 538 val fullForward = Output(Bool()) 539 val dcache_kill = Output(Bool()) 540 val loadLoadViolationQueryReq = DecoupledIO(new LoadViolationQueryReq) 541 val storeLoadViolationQueryReq = DecoupledIO(new LoadViolationQueryReq) 542 val csrCtrl = Flipped(new CustomCSRCtrlIO) 543 val static_pm = Input(Valid(Bool())) // valid for static, bits for mmio 544 val loadDataFromDcache = Output(new LoadDataFromDcacheBundle) 545 val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO))) 546 // forward tilelink D channel 547 val forward_D = Input(Bool()) 548 val forwardData_D = Input(Vec(8, UInt(8.W))) 549 val sentFastUop = Input(Bool()) 550 // forward mshr data 551 val forward_mshr = Input(Bool()) 552 val forwardData_mshr = Input(Vec(8, UInt(8.W))) 553 554 // indicate whether forward tilelink D channel or mshr data is valid 555 val forward_result_valid = Input(Bool()) 556 557 val feedbackFast = ValidIO(new RSFeedback) 558 val lqReplayFull = Input(Bool()) 559 560 val s2_forward_fail = Output(Bool()) 561 val s2_can_replay_from_fetch = Output(Bool()) // dirty code 562 val s2_dcache_require_replay = Output(Bool()) // dirty code 563 val s2_dcache_require_fast_replay = Output(Bool()) // dirty code 564 val l2Hint = Input(Valid(new L2ToL1Hint)) 565 }) 566 567 val pmp = WireInit(io.pmpResp) 568 when (io.static_pm.valid) { 569 pmp.ld := false.B 570 pmp.st := false.B 571 pmp.instr := false.B 572 pmp.mmio := io.static_pm.bits 573 } 574 575 val s2_is_prefetch = io.in.bits.isPrefetch 576 val s2_is_hw_prefetch = io.in.bits.isHWPrefetch 577 578 val forward_D_or_mshr_valid = io.forward_result_valid && (io.forward_D || io.forward_mshr) 579 580 // assert(!reset && io.forward_D && io.forward_mshr && io.in.valid && io.in.bits.forward_tlDchannel, "forward D and mshr at the same time") 581 582 // exception that may cause load addr to be invalid / illegal 583 // 584 // if such exception happen, that inst and its exception info 585 // will be force writebacked to rob 586 val s2_exception_vec = WireInit(io.in.bits.uop.cf.exceptionVec) 587 s2_exception_vec(loadAccessFault) := io.in.bits.uop.cf.exceptionVec(loadAccessFault) || pmp.ld 588 // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered) 589 when (s2_is_prefetch || io.in.bits.tlbMiss) { 590 s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 591 } 592 val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, lduCfg).asUInt.orR 593 594 // writeback access fault caused by ecc error / bus error 595 // 596 // * ecc data error is slow to generate, so we will not use it until load stage 3 597 // * in load stage 3, an extra signal io.load_error will be used to 598 599 // now cache ecc error will raise an access fault 600 // at the same time, error info (including error paddr) will be write to 601 // an customized CSR "CACHE_ERROR" 602 // if (EnableAccurateLoadError) { 603 // io.s3_delayed_load_error := io.dcacheResp.bits.error_delayed && 604 // io.csrCtrl.cache_error_enable && 605 // RegNext(io.out.valid) 606 // } else { 607 // io.s3_delayed_load_error := false.B 608 // } 609 610 val actually_mmio = pmp.mmio 611 val s2_uop = io.in.bits.uop 612 val s2_mask = io.in.bits.mask 613 val s2_paddr = io.in.bits.paddr 614 val s2_tlb_miss = io.in.bits.tlbMiss 615 val s2_mmio = !s2_is_prefetch && actually_mmio && !s2_exception && !s2_tlb_miss 616 val s2_cache_miss = io.dcacheResp.bits.miss && !forward_D_or_mshr_valid 617 val s2_cache_replay = io.dcacheResp.bits.replay && !forward_D_or_mshr_valid 618 val s2_cache_handled = io.dcacheResp.bits.handled 619 val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) && io.dcacheResp.bits.tag_error 620 val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid 621 val s2_wait_store = io.in.bits.uop.cf.storeSetHit && 622 io.lsq.addrInvalid && 623 !s2_mmio && 624 !s2_is_prefetch 625 val s2_data_invalid = io.lsq.dataInvalid && !s2_exception 626 val s2_fullForward = WireInit(false.B) 627 628 629 io.s2_forward_fail := s2_forward_fail 630 io.dcache_kill := pmp.ld || pmp.mmio // move pmp resp kill to outside 631 io.dcacheResp.ready := true.B 632 val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio || s2_is_prefetch) 633 assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid)), "DCache response got lost") 634 635 // st-ld violation query 636 // NeedFastRecovery Valid when 637 // 1. Fast recovery query request Valid. 638 // 2. Load instruction is younger than requestors(store instructions). 639 // 3. Physical address match. 640 // 4. Data contains. 641 val s2_schedError = VecInit((0 until StorePipelineWidth).map(w => io.reExecuteQuery(w).valid && 642 isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) && 643 (s2_paddr(PAddrBits-1,3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) && 644 (s2_mask & io.reExecuteQuery(w).bits.mask).orR)).asUInt.orR && 645 !s2_tlb_miss 646 647 val s2_fast_replay = ((s2_schedError || io.in.bits.replayInfo.cause(LoadReplayCauses.schedError)) || 648 (!s2_wait_store && 649 !s2_tlb_miss && 650 s2_cache_replay) || 651 (io.out.bits.miss && io.l2Hint.valid && (io.out.bits.replayInfo.missMSHRId === io.l2Hint.bits.sourceId))) && 652 !s2_exception && 653 !s2_mmio && 654 !s2_is_prefetch 655 // need allocate new entry 656 val s2_allocValid = !s2_tlb_miss && 657 !s2_is_prefetch && 658 !s2_exception && 659 !s2_mmio && 660 !s2_wait_store && 661 !s2_fast_replay && 662 !io.in.bits.replayInfo.cause(LoadReplayCauses.schedError) 663 664 // ld-ld violation require 665 io.loadLoadViolationQueryReq.valid := io.in.valid && s2_allocValid 666 io.loadLoadViolationQueryReq.bits.uop := io.in.bits.uop 667 io.loadLoadViolationQueryReq.bits.mask := s2_mask 668 io.loadLoadViolationQueryReq.bits.paddr := s2_paddr 669 if (EnableFastForward) { 670 io.loadLoadViolationQueryReq.bits.datavalid := Mux(s2_fullForward, true.B, !s2_cache_miss) && !io.s2_dcache_require_replay 671 } else { 672 io.loadLoadViolationQueryReq.bits.datavalid := Mux(s2_fullForward, true.B, !s2_cache_miss) 673 } 674 675 // st-ld violation require 676 io.storeLoadViolationQueryReq.valid := io.in.valid && s2_allocValid 677 io.storeLoadViolationQueryReq.bits.uop := io.in.bits.uop 678 io.storeLoadViolationQueryReq.bits.mask := s2_mask 679 io.storeLoadViolationQueryReq.bits.paddr := s2_paddr 680 io.storeLoadViolationQueryReq.bits.datavalid := io.loadLoadViolationQueryReq.bits.datavalid 681 682 val s2_rarCanAccept = !io.loadLoadViolationQueryReq.valid || io.loadLoadViolationQueryReq.ready 683 val s2_rawCanAccept = !io.storeLoadViolationQueryReq.valid || io.storeLoadViolationQueryReq.ready 684 val s2_rarReject = !s2_rarCanAccept 685 val s2_rawReject = !s2_rawCanAccept 686 687 // merge forward result 688 // lsq has higher priority than sbuffer 689 val forwardMask = Wire(Vec(8, Bool())) 690 val forwardData = Wire(Vec(8, UInt(8.W))) 691 692 val fullForward = ((~forwardMask.asUInt).asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid 693 io.lsq := DontCare 694 io.sbuffer := DontCare 695 io.fullForward := fullForward 696 s2_fullForward := fullForward 697 698 // generate XLEN/8 Muxs 699 for (i <- 0 until XLEN / 8) { 700 forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i) 701 forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i)) 702 } 703 704 XSDebug(io.out.fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 705 s2_uop.cf.pc, 706 io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt, 707 io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt 708 ) 709 710 // 711 io.s2_dcache_require_fast_replay := s2_fast_replay 712 713 // data merge 714 // val rdataVec = VecInit((0 until XLEN / 8).map(j => 715 // Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j)) 716 // )) // s2_rdataVec will be write to load queue 717 // val rdata = rdataVec.asUInt 718 // val rdataSel = LookupTree(s2_paddr(2, 0), List( 719 // "b000".U -> rdata(63, 0), 720 // "b001".U -> rdata(63, 8), 721 // "b010".U -> rdata(63, 16), 722 // "b011".U -> rdata(63, 24), 723 // "b100".U -> rdata(63, 32), 724 // "b101".U -> rdata(63, 40), 725 // "b110".U -> rdata(63, 48), 726 // "b111".U -> rdata(63, 56) 727 // )) 728 // val rdataPartialLoad = rdataHelper(s2_uop, rdataSel) // s2_rdataPartialLoad is not used 729 io.feedbackFast.valid := io.in.valid && !io.in.bits.isLoadReplay && !s2_exception && io.lqReplayFull && io.out.bits.replayInfo.needReplay() && !io.out.bits.uop.robIdx.needFlush(io.redirect) 730 io.feedbackFast.bits.hit := false.B 731 io.feedbackFast.bits.flushState := io.in.bits.ptwBack 732 io.feedbackFast.bits.rsIdx := io.in.bits.rsIdx 733 io.feedbackFast.bits.sourceType := RSFeedbackType.lrqFull 734 io.feedbackFast.bits.dataInvalidSqIdx := DontCare 735 736 io.out.valid := io.in.valid && !io.feedbackFast.valid && !s2_is_hw_prefetch // hardware prefetch flow should not be writebacked 737 // write_lq_safe is needed by dup logic 738 // io.write_lq_safe := !s2_tlb_miss && !s2_data_invalid 739 // Inst will be canceled in store queue / lsq, 740 // so we do not need to care about flush in load / store unit's out.valid 741 io.out.bits := io.in.bits 742 // io.out.bits.data := rdataPartialLoad 743 io.out.bits.data := 0.U // data will be generated in load_s3 744 // when exception occurs, set it to not miss and let it write back to rob (via int port) 745 if (EnableFastForward) { 746 io.out.bits.miss := s2_cache_miss && 747 !s2_exception && 748 !fullForward && 749 !s2_is_prefetch && 750 !s2_mmio 751 } else { 752 io.out.bits.miss := s2_cache_miss && 753 !s2_exception && 754 !s2_is_prefetch && 755 !s2_mmio 756 } 757 io.out.bits.uop.ctrl.fpWen := io.in.bits.uop.ctrl.fpWen && !s2_exception 758 759 // val s2_loadDataFromDcache = new LoadDataFromDcacheBundle 760 // s2_loadDataFromDcache.forwardMask := forwardMask 761 // s2_loadDataFromDcache.forwardData := forwardData 762 // s2_loadDataFromDcache.uop := io.out.bits.uop 763 // s2_loadDataFromDcache.addrOffset := s2_paddr(2, 0) 764 // // forward D or mshr 765 // s2_loadDataFromDcache.forward_D := io.forward_D 766 // s2_loadDataFromDcache.forwardData_D := io.forwardData_D 767 // s2_loadDataFromDcache.forward_mshr := io.forward_mshr 768 // s2_loadDataFromDcache.forwardData_mshr := io.forwardData_mshr 769 // s2_loadDataFromDcache.forward_result_valid := io.forward_result_valid 770 // io.loadDataFromDcache := RegEnable(s2_loadDataFromDcache, io.in.valid) 771 io.loadDataFromDcache.respDcacheData := io.dcacheResp.bits.data_delayed 772 io.loadDataFromDcache.forwardMask := RegEnable(forwardMask, io.in.valid) 773 io.loadDataFromDcache.forwardData := RegEnable(forwardData, io.in.valid) 774 io.loadDataFromDcache.uop := RegEnable(io.out.bits.uop, io.in.valid) 775 io.loadDataFromDcache.addrOffset := RegEnable(s2_paddr(2, 0), io.in.valid) 776 // forward D or mshr 777 io.loadDataFromDcache.forward_D := RegEnable(io.forward_D, io.in.valid) 778 io.loadDataFromDcache.forwardData_D := RegEnable(io.forwardData_D, io.in.valid) 779 io.loadDataFromDcache.forward_mshr := RegEnable(io.forward_mshr, io.in.valid) 780 io.loadDataFromDcache.forwardData_mshr := RegEnable(io.forwardData_mshr, io.in.valid) 781 io.loadDataFromDcache.forward_result_valid := RegEnable(io.forward_result_valid, io.in.valid) 782 783 io.s2_can_replay_from_fetch := !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 784 // if forward fail, replay this inst from fetch 785 val debug_forwardFailReplay = s2_forward_fail && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 786 // if ld-ld violation is detected, replay from this inst from fetch 787 val debug_ldldVioReplay = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 788 // io.out.bits.uop.ctrl.replayInst := false.B 789 790 io.out.bits.mmio := s2_mmio 791 io.out.bits.uop.ctrl.flushPipe := io.sentFastUop && s2_mmio // remove io.sentFastUop 792 io.out.bits.uop.cf.exceptionVec := s2_exception_vec // cache error not included 793 794 // For timing reasons, sometimes we can not let 795 // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward 796 // We use io.dataForwarded instead. It means: 797 // 1. Forward logic have prepared all data needed, 798 // and dcache query is no longer needed. 799 // 2. ... or data cache tag error is detected, this kind of inst 800 // will not update miss queue. That is to say, if miss, that inst 801 // may not be refilled 802 // Such inst will be writebacked from load queue. 803 io.dataForwarded := s2_cache_miss && !s2_exception && 804 (fullForward || RegNext(io.csrCtrl.cache_error_enable) && s2_cache_tag_error) 805 // io.out.bits.forwardX will be send to lq 806 io.out.bits.forwardMask := forwardMask 807 // data from dcache is not included in io.out.bits.forwardData 808 io.out.bits.forwardData := forwardData 809 io.out.bits.handledByMSHR := s2_cache_handled 810 811 io.in.ready := io.out.ready || !io.in.valid 812 813 // Generate replay signal caused by: 814 // * st-ld violation check 815 // * tlb miss 816 // * dcache replay 817 // * forward data invalid 818 // * dcache miss 819 io.out.bits.replayInfo.cause(LoadReplayCauses.waitStore) := s2_wait_store && !s2_mmio && !s2_is_prefetch 820 io.out.bits.replayInfo.cause(LoadReplayCauses.tlbMiss) := s2_tlb_miss 821 io.out.bits.replayInfo.cause(LoadReplayCauses.schedError) := (io.in.bits.replayInfo.cause(LoadReplayCauses.schedError) || s2_schedError) && !s2_mmio && !s2_is_prefetch 822 io.out.bits.replayInfo.cause(LoadReplayCauses.bankConflict) := io.dcacheBankConflict && !s2_mmio && !s2_is_prefetch 823 io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheMiss) := io.out.bits.miss 824 if (EnableFastForward) { 825 io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheReplay) := s2_cache_replay && !s2_is_prefetch && !s2_mmio && !s2_exception && !fullForward 826 }else { 827 io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheReplay) := s2_cache_replay && !s2_is_prefetch && !s2_mmio && !s2_exception && !io.dataForwarded 828 } 829 io.out.bits.replayInfo.cause(LoadReplayCauses.forwardFail) := s2_data_invalid && !s2_mmio && !s2_is_prefetch 830 io.out.bits.replayInfo.cause(LoadReplayCauses.rarReject) := s2_rarReject && !s2_mmio && !s2_is_prefetch && !s2_exception 831 io.out.bits.replayInfo.cause(LoadReplayCauses.rawReject) := s2_rawReject && !s2_mmio && !s2_is_prefetch && !s2_exception 832 io.out.bits.replayInfo.canForwardFullData := io.dataForwarded 833 io.out.bits.replayInfo.dataInvalidSqIdx := io.dataInvalidSqIdx 834 io.out.bits.replayInfo.addrInvalidSqIdx := io.addrInvalidSqIdx // io.in.bits.uop.sqIdx - io.oracleMDPQuery.resp.distance // io.addrInvalidSqIdx 835 io.out.bits.replayInfo.replayCarry := io.dcacheResp.bits.replayCarry 836 io.out.bits.replayInfo.missMSHRId := io.dcacheResp.bits.mshr_id 837 io.out.bits.replayInfo.dataInLastBeat := io.in.bits.paddr(log2Up(refillBytes)) 838 io.out.bits.replayInfo.debug := io.in.bits.uop.debugInfo 839 840 // To be removed 841 val s2_need_replay_from_rs = WireInit(false.B) 842 // s2_cache_replay is quite slow to generate, send it separately to LQ 843 if (EnableFastForward) { 844 io.s2_dcache_require_replay := s2_cache_replay && !fullForward 845 } else { 846 io.s2_dcache_require_replay := s2_cache_replay && 847 s2_need_replay_from_rs && 848 !io.dataForwarded && 849 !s2_is_prefetch && 850 io.out.bits.miss 851 } 852 853 XSPerfAccumulate("in_valid", io.in.valid) 854 XSPerfAccumulate("in_fire", io.in.fire) 855 XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 856 XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss) 857 XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue) 858 XSPerfAccumulate("full_forward", io.in.valid && fullForward) 859 XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward) 860 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 861 XSPerfAccumulate("prefetch", io.in.fire && s2_is_prefetch) 862 XSPerfAccumulate("prefetch_ignored", io.in.fire && s2_is_prefetch && s2_cache_replay) // ignore prefetch for mshr full / miss req port conflict 863 XSPerfAccumulate("prefetch_miss", io.in.fire && s2_is_prefetch && s2_cache_miss) // prefetch req miss in l1 864 XSPerfAccumulate("prefetch_hit", io.in.fire && s2_is_prefetch && !s2_cache_miss) // prefetch req hit in l1 865 // prefetch a missed line in l1, and l1 accepted it 866 XSPerfAccumulate("prefetch_accept", io.in.fire && s2_is_prefetch && s2_cache_miss && !s2_cache_replay) 867} 868 869class LoadUnit(implicit p: Parameters) extends XSModule 870 with HasLoadHelper 871 with HasPerfEvents 872 with HasDCacheParameters 873 with HasCircularQueuePtrHelper 874{ 875 val io = IO(new Bundle() { 876 val loadIn = Flipped(Decoupled(new ExuInput)) 877 val loadOut = Decoupled(new ExuOutput) 878 val rsIdx = Input(UInt()) 879 val redirect = Flipped(ValidIO(new Redirect)) 880 val isFirstIssue = Input(Bool()) 881 val dcache = new DCacheLoadIO 882 val sbuffer = new LoadForwardQueryIO 883 val lsq = new LoadToLsqIO 884 val tlDchannel = Input(new DcacheToLduForwardIO) 885 val forward_mshr = Flipped(new LduToMissqueueForwardIO) 886 val refill = Flipped(ValidIO(new Refill)) 887 val fastUop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1, send to RS in load_s2 888 val trigger = Vec(3, new LoadUnitTriggerIO) 889 890 val tlb = new TlbRequestIO(2) 891 val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 892 893 // provide prefetch info 894 val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) 895 896 // hardware prefetch to l1 cache req 897 val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) 898 899 // load to load fast path 900 val fastpathOut = Output(new LoadToLoadIO) 901 val fastpathIn = Input(new LoadToLoadIO) 902 val loadFastMatch = Input(Bool()) 903 val loadFastImm = Input(UInt(12.W)) 904 905 // rs feedback 906 val feedbackFast = ValidIO(new RSFeedback) // stage 2 907 val feedbackSlow = ValidIO(new RSFeedback) // stage 3 908 909 // load ecc 910 val s3_delayedLoadError = Output(Bool()) // load ecc error 911 // Note that io.s3_delayed_load_error and io.lsq.s3_delayed_load_error is different 912 913 // load unit ctrl 914 val csrCtrl = Flipped(new CustomCSRCtrlIO) 915 916 val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO))) // load replay 917 val replay = Flipped(Decoupled(new LsPipelineBundle)) 918 val debug_ls = Output(new DebugLsInfoBundle) 919 val lsTopdownInfo = Output(new LsTopdownInfo) 920 val s2IsPointerChasing = Output(Bool()) // provide right pc for hw prefetch 921 val lqReplayFull = Input(Bool()) 922 923 // Load fast replay path 924 val fastReplayIn = Flipped(Decoupled(new LqWriteBundle)) 925 val fastReplayOut = Decoupled(new LqWriteBundle) 926 927 val l2Hint = Input(Valid(new L2ToL1Hint)) 928 }) 929 930 val load_s0 = Module(new LoadUnit_S0) 931 val load_s1 = Module(new LoadUnit_S1) 932 val load_s2 = Module(new LoadUnit_S2) 933 934 // load s0 935 load_s0.io.in <> io.loadIn 936 load_s0.io.dtlbReq <> io.tlb.req 937 load_s0.io.dcacheReq <> io.dcache.req 938 load_s0.io.rsIdx := io.rsIdx 939 load_s0.io.isFirstIssue <> io.isFirstIssue 940 load_s0.io.s0_kill := false.B 941 load_s0.io.replay <> io.replay 942 // hareware prefetch to l1 943 load_s0.io.prefetch_in <> io.prefetch_req 944 io.dcache.replacementUpdated := load_s0.io.replacementUpdated 945 load_s0.io.fastReplay <> io.fastReplayIn 946 947 // we try pointerchasing if lfsrc_l2lForward_select condition is satisfied 948 val s0_tryPointerChasing = load_s0.io.l2lForward_select 949 val s0_pointerChasingVAddr = io.fastpathIn.data(5, 0) +& io.loadFastImm(5, 0) 950 load_s0.io.fastpath.valid := io.fastpathIn.valid 951 load_s0.io.fastpath.data := Cat(io.fastpathIn.data(XLEN-1, 6), s0_pointerChasingVAddr(5,0)) 952 953 val s1_data = PipelineConnect(load_s0.io.out, load_s1.io.in, true.B, 954 load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect) && !s0_tryPointerChasing).get 955 956 // load s1 957 // update s1_kill when any source has valid request 958 load_s1.io.s1_kill := RegEnable(load_s0.io.s0_kill, false.B, io.loadIn.valid || io.replay.valid || io.fastpathIn.valid || load_s0.io.fastReplay.valid) 959 io.tlb.req_kill := load_s1.io.s1_kill 960 load_s1.io.dtlbResp <> io.tlb.resp 961 load_s1.io.lsuPAddr <> io.dcache.s1_paddr_dup_lsu 962 load_s1.io.dcachePAddr <> io.dcache.s1_paddr_dup_dcache 963 load_s1.io.dcacheKill <> io.dcache.s1_kill 964 load_s1.io.sbuffer <> io.sbuffer 965 load_s1.io.lsq <> io.lsq.forward 966 load_s1.io.csrCtrl <> io.csrCtrl 967 load_s1.io.reExecuteQuery := io.reExecuteQuery 968 969 // when S0 has opportunity to try pointerchasing, make sure it truely goes to S1 970 // which is S0's out is ready and dcache is ready 971 val s0_doTryPointerChasing = s0_tryPointerChasing && load_s0.io.out.ready && load_s0.io.dcacheReq.ready 972 val s1_tryPointerChasing = RegNext(s0_doTryPointerChasing, false.B) 973 val s1_pointerChasingVAddr = RegEnable(s0_pointerChasingVAddr, s0_doTryPointerChasing) 974 val cancelPointerChasing = WireInit(false.B) 975 if (EnableLoadToLoadForward) { 976 // Sometimes, we need to cancel the load-load forwarding. 977 // These can be put at S0 if timing is bad at S1. 978 // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 979 val addressMisMatch = s1_pointerChasingVAddr(6) || RegEnable(io.loadFastImm(11, 6).orR, s0_doTryPointerChasing) 980 // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 981 val addressNotAligned = s1_pointerChasingVAddr(2, 0).orR 982 val fuOpTypeIsNotLd = io.loadIn.bits.uop.ctrl.fuOpType =/= LSUOpType.ld 983 // Case 2: this is not a valid load-load pair 984 val notFastMatch = RegEnable(!io.loadFastMatch, s0_tryPointerChasing) 985 // Case 3: this load-load uop is cancelled 986 val isCancelled = !io.loadIn.valid 987 when (s1_tryPointerChasing) { 988 cancelPointerChasing := addressMisMatch || addressNotAligned || fuOpTypeIsNotLd || notFastMatch || isCancelled 989 load_s1.io.in.bits.uop := io.loadIn.bits.uop 990 load_s1.io.in.bits.rsIdx := io.rsIdx 991 val spec_vaddr = s1_data.vaddr 992 val vaddr = Cat(spec_vaddr(VAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W)) 993 load_s1.io.in.bits.vaddr := vaddr 994 load_s1.io.in.bits.isFirstIssue := io.isFirstIssue 995 // We need to replace vaddr(5, 3). 996 val spec_paddr = io.tlb.resp.bits.paddr(0) 997 load_s1.io.dtlbResp.bits.paddr.foreach(_ := Cat(spec_paddr(PAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W))) 998 // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb) 999 load_s1.io.in.bits.uop.debugInfo.tlbFirstReqTime := GTimer() 1000 load_s1.io.in.bits.uop.debugInfo.tlbRespTime := GTimer() 1001 } 1002 when (cancelPointerChasing) { 1003 load_s1.io.s1_kill := true.B 1004 }.otherwise { 1005 load_s0.io.s0_kill := s1_tryPointerChasing && !io.replay.fire && !load_s0.io.fastReplay.fire 1006 when (s1_tryPointerChasing) { 1007 io.loadIn.ready := true.B 1008 } 1009 } 1010 1011 XSPerfAccumulate("load_to_load_forward", s1_tryPointerChasing && !cancelPointerChasing) 1012 XSPerfAccumulate("load_to_load_forward_try", s1_tryPointerChasing) 1013 XSPerfAccumulate("load_to_load_forward_fail", cancelPointerChasing) 1014 XSPerfAccumulate("load_to_load_forward_fail_cancelled", cancelPointerChasing && isCancelled) 1015 XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", cancelPointerChasing && !isCancelled && notFastMatch) 1016 XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", 1017 cancelPointerChasing && !isCancelled && !notFastMatch && fuOpTypeIsNotLd) 1018 XSPerfAccumulate("load_to_load_forward_fail_addr_align", 1019 cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && addressNotAligned) 1020 XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", 1021 cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && !addressNotAligned && addressMisMatch) 1022 } 1023 PipelineConnect(load_s1.io.out, load_s2.io.in, true.B, 1024 load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect) || cancelPointerChasing) 1025 1026 val (forward_D, forwardData_D) = io.tlDchannel.forward(load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel, load_s1.io.out.bits.mshrid, load_s1.io.out.bits.paddr) 1027 1028 io.forward_mshr.valid := load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel 1029 io.forward_mshr.mshrid := load_s1.io.out.bits.mshrid 1030 io.forward_mshr.paddr := load_s1.io.out.bits.paddr 1031 val (forward_result_valid, forward_mshr, forwardData_mshr) = io.forward_mshr.forward() 1032 1033 XSPerfAccumulate("successfully_forward_channel_D", forward_D && forward_result_valid) 1034 XSPerfAccumulate("successfully_forward_mshr", forward_mshr && forward_result_valid) 1035 1036 // load s2 1037 load_s2.io.redirect <> io.redirect 1038 load_s2.io.forward_D := forward_D 1039 load_s2.io.forwardData_D := forwardData_D 1040 load_s2.io.forward_result_valid := forward_result_valid 1041 load_s2.io.dcacheBankConflict <> io.dcache.s2_bank_conflict 1042 load_s2.io.forward_mshr := forward_mshr 1043 load_s2.io.forwardData_mshr := forwardData_mshr 1044 io.s2IsPointerChasing := RegEnable(s1_tryPointerChasing && !cancelPointerChasing, load_s1.io.out.fire) 1045 io.prefetch_train.bits.fromLsPipelineBundle(load_s2.io.in.bits) 1046 // override miss bit 1047 io.prefetch_train.bits.miss := io.dcache.resp.bits.miss 1048 io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch 1049 io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access 1050 io.prefetch_train.valid := load_s2.io.in.fire && !load_s2.io.out.bits.mmio && !load_s2.io.in.bits.tlbMiss 1051 io.dcache.s2_kill := load_s2.io.dcache_kill // to kill mmio resp which are redirected 1052 if (env.FPGAPlatform) 1053 io.dcache.s2_pc := DontCare 1054 else 1055 io.dcache.s2_pc := load_s2.io.out.bits.uop.cf.pc 1056 load_s2.io.dcacheResp <> io.dcache.resp 1057 load_s2.io.pmpResp <> io.pmp 1058 load_s2.io.static_pm := RegNext(io.tlb.resp.bits.static_pm) 1059 load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData 1060 load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask 1061 load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2 1062 load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid 1063 load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid 1064 load_s2.io.lsq.addrInvalid <> io.lsq.forward.addrInvalid 1065 load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData 1066 load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask 1067 load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2 1068 load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false 1069 load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid 1070 load_s2.io.sbuffer.addrInvalid := DontCare // useless 1071 load_s2.io.dataInvalidSqIdx <> io.lsq.forward.dataInvalidSqIdx // provide dataInvalidSqIdx to make wakeup faster 1072 load_s2.io.addrInvalidSqIdx <> io.lsq.forward.addrInvalidSqIdx // provide addrInvalidSqIdx to make wakeup faster 1073 load_s2.io.csrCtrl <> io.csrCtrl 1074 load_s2.io.sentFastUop := io.fastUop.valid 1075 load_s2.io.reExecuteQuery := io.reExecuteQuery 1076 load_s2.io.loadLoadViolationQueryReq <> io.lsq.loadLoadViolationQuery.req 1077 load_s2.io.storeLoadViolationQueryReq <> io.lsq.storeLoadViolationQuery.req 1078 load_s2.io.feedbackFast <> io.feedbackFast 1079 load_s2.io.lqReplayFull <> io.lqReplayFull 1080 load_s2.io.l2Hint <> io.l2Hint 1081 1082 // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 1083 val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.s0_sqIdx.value, StoreQueueSize)) 1084 // to enable load-load, sqIdxMask must be calculated based on loadIn.uop 1085 // If the timing here is not OK, load-load forwarding has to be disabled. 1086 // Or we calculate sqIdxMask at RS?? 1087 io.lsq.forward.sqIdxMask := sqIdxMaskReg 1088 if (EnableLoadToLoadForward) { 1089 when (s1_tryPointerChasing) { 1090 io.lsq.forward.sqIdxMask := UIntToMask(io.loadIn.bits.uop.sqIdx.value, StoreQueueSize) 1091 } 1092 } 1093 1094 // // use s2_hit_way to select data received in s1 1095 // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data)) 1096 // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data) 1097 1098 // now io.fastUop.valid is sent to RS in load_s2 1099 // val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr) 1100 // val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side 1101 1102 // never fast wakeup 1103 val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr) 1104 val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side 1105 1106 io.fastUop.valid := RegNext( 1107 !io.dcache.s1_disable_fast_wakeup && // load fast wakeup should be disabled when dcache data read is not ready 1108 load_s1.io.in.valid && // valid load request 1109 !load_s1.io.s1_kill && // killed by load-load forwarding 1110 !load_s1.io.dtlbResp.bits.fast_miss && // not mmio or tlb miss, pf / af not included here 1111 !io.lsq.forward.dataInvalidFast // forward failed 1112 ) && 1113 !RegNext(load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) && 1114 (load_s2.io.in.valid && s2_dcache_hit && !load_s2.io.out.bits.replayInfo.needReplay()) 1115 io.fastUop.bits := RegNext(load_s1.io.out.bits.uop) 1116 1117 XSDebug(load_s0.io.out.valid, 1118 p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " + 1119 p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n") 1120 XSDebug(load_s1.io.out.valid, 1121 p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 1122 p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n") 1123 1124 // load s2 1125 load_s2.io.out.ready := true.B 1126 val s2_loadOutValid = load_s2.io.out.valid 1127 // generate duplicated load queue data wen 1128 val s2_loadValidVec = RegInit(0.U(6.W)) 1129 val s2_loadLeftFire = load_s1.io.out.valid && load_s2.io.in.ready 1130 // val write_lq_safe = load_s2.io.write_lq_safe 1131 s2_loadValidVec := 0x0.U(6.W) 1132 when (s2_loadLeftFire && !load_s1.io.out.bits.isHWPrefetch) { s2_loadValidVec := 0x3f.U(6.W) } // TODO: refactor me 1133 when (load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) { s2_loadValidVec := 0x0.U(6.W) } 1134 assert(RegNext((load_s2.io.in.valid === s2_loadValidVec(0)) || RegNext(load_s1.io.out.bits.isHWPrefetch))) 1135 1136 // load s3 1137 // writeback to LSQ 1138 // Current dcache use MSHR 1139 // Load queue will be updated at s2 for both hit/miss int/fp load 1140 val s3_loadOutBits = RegEnable(load_s2.io.out.bits, s2_loadOutValid) 1141 val s3_loadOutValid = RegNext(s2_loadOutValid) && !RegNext(load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect)) 1142 val s3_fast_replay = WireInit(false.B) 1143 io.lsq.loadIn.valid := s3_loadOutValid && (!s3_fast_replay || !io.fastReplayOut.ready) 1144 io.lsq.loadIn.bits := s3_loadOutBits 1145 1146 // s3 load fast replay 1147 io.fastReplayOut.valid := s3_loadOutValid && s3_fast_replay && !s3_loadOutBits.uop.robIdx.needFlush(io.redirect) 1148 io.fastReplayOut.bits := s3_loadOutBits 1149 1150 1151 /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1152 1153 // make chisel happy 1154 val s3_loadValidVec = Reg(UInt(6.W)) 1155 s3_loadValidVec := s2_loadValidVec 1156 io.lsq.loadIn.bits.lqDataWenDup := s3_loadValidVec.asBools 1157 1158 io.lsq.loadIn.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated 1159 1160 // s2_dcache_require_replay signal will be RegNexted, then used in s3 1161 val s3_dcacheRequireReplay = RegNext(load_s2.io.s2_dcache_require_replay) 1162 val s3_delayedLoadError = 1163 if (EnableAccurateLoadError) { 1164 io.dcache.resp.bits.error_delayed && RegNext(io.csrCtrl.cache_error_enable) 1165 } else { 1166 WireInit(false.B) 1167 } 1168 val s3_canReplayFromFetch = RegNext(load_s2.io.s2_can_replay_from_fetch) 1169 io.s3_delayedLoadError := false.B // s3_delayedLoadError 1170 io.lsq.loadIn.bits.dcacheRequireReplay := s3_dcacheRequireReplay 1171 1172 1173 val s3_vpMatchInvalid = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) 1174 val s3_ldld_replayFromFetch = 1175 io.lsq.loadLoadViolationQuery.resp.valid && 1176 io.lsq.loadLoadViolationQuery.resp.bits.replayFromFetch && 1177 RegNext(io.csrCtrl.ldld_vio_check_enable) 1178 1179 // write to rob and writeback bus 1180 val s3_replayInfo = s3_loadOutBits.replayInfo 1181 val s3_replayInst = s3_vpMatchInvalid || s3_ldld_replayFromFetch 1182 val s3_selReplayCause = PriorityEncoderOH(s3_replayInfo.cause.asUInt) 1183 dontTouch(s3_selReplayCause) // for debug 1184 val s3_forceReplay = s3_selReplayCause(LoadReplayCauses.schedError) || 1185 s3_selReplayCause(LoadReplayCauses.tlbMiss) || 1186 s3_selReplayCause(LoadReplayCauses.waitStore) 1187 1188 val s3_exception = ExceptionNO.selectByFu(s3_loadOutBits.uop.cf.exceptionVec, lduCfg).asUInt.orR 1189 when ((s3_exception || s3_delayedLoadError || s3_replayInst) && !s3_forceReplay) { 1190 io.lsq.loadIn.bits.replayInfo.cause := 0.U.asTypeOf(s3_replayInfo.cause.cloneType) 1191 } .otherwise { 1192 io.lsq.loadIn.bits.replayInfo.cause := VecInit(s3_selReplayCause.asBools) 1193 } 1194 dontTouch(io.lsq.loadIn.bits.replayInfo.cause) 1195 1196 1197 1198 // Int load, if hit, will be writebacked at s2 1199 val hitLoadOut = Wire(Valid(new ExuOutput)) 1200 hitLoadOut.valid := s3_loadOutValid && !io.lsq.loadIn.bits.replayInfo.needReplay() && !s3_loadOutBits.mmio 1201 hitLoadOut.bits.uop := s3_loadOutBits.uop 1202 hitLoadOut.bits.uop.cf.exceptionVec(loadAccessFault) := s3_delayedLoadError && !s3_loadOutBits.tlbMiss || 1203 s3_loadOutBits.uop.cf.exceptionVec(loadAccessFault) 1204 hitLoadOut.bits.uop.ctrl.replayInst := s3_replayInst 1205 hitLoadOut.bits.data := s3_loadOutBits.data 1206 hitLoadOut.bits.redirectValid := false.B 1207 hitLoadOut.bits.redirect := DontCare 1208 hitLoadOut.bits.debug.isMMIO := s3_loadOutBits.mmio 1209 hitLoadOut.bits.debug.isPerfCnt := false.B 1210 hitLoadOut.bits.debug.paddr := s3_loadOutBits.paddr 1211 hitLoadOut.bits.debug.vaddr := s3_loadOutBits.vaddr 1212 hitLoadOut.bits.fflags := DontCare 1213 1214 when (s3_forceReplay) { 1215 hitLoadOut.bits.uop.cf.exceptionVec := 0.U.asTypeOf(s3_loadOutBits.uop.cf.exceptionVec.cloneType) 1216 } 1217 1218 /* <------- DANGEROUS: Don't change sequence here ! -------> */ 1219 1220 io.lsq.loadIn.bits.uop := hitLoadOut.bits.uop 1221 1222 val s3_needRelease = s3_exception || io.lsq.loadIn.bits.replayInfo.needReplay() 1223 io.lsq.loadLoadViolationQuery.preReq := load_s1.io.out.valid 1224 io.lsq.loadLoadViolationQuery.release := s3_needRelease 1225 io.lsq.storeLoadViolationQuery.preReq := load_s1.io.out.valid 1226 io.lsq.storeLoadViolationQuery.release := s3_needRelease 1227 1228 // feedback slow 1229 s3_fast_replay := (RegNext(load_s2.io.s2_dcache_require_fast_replay) || 1230 (s3_loadOutBits.replayInfo.cause(LoadReplayCauses.dcacheMiss) && io.l2Hint.valid && io.l2Hint.bits.sourceId === s3_loadOutBits.replayInfo.missMSHRId)) && 1231 !s3_exception 1232 val s3_need_feedback = !s3_loadOutBits.isLoadReplay && !(s3_fast_replay && io.fastReplayOut.ready) 1233 1234 // 1235 io.feedbackSlow.valid := s3_loadOutValid && !s3_loadOutBits.uop.robIdx.needFlush(io.redirect) && s3_need_feedback 1236 io.feedbackSlow.bits.hit := !io.lsq.loadIn.bits.replayInfo.needReplay() || io.lsq.loadIn.ready 1237 io.feedbackSlow.bits.flushState := s3_loadOutBits.ptwBack 1238 io.feedbackSlow.bits.rsIdx := s3_loadOutBits.rsIdx 1239 io.feedbackSlow.bits.sourceType := RSFeedbackType.lrqFull 1240 io.feedbackSlow.bits.dataInvalidSqIdx := DontCare 1241 1242 val s3_loadWbMeta = Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.loadOut.bits) 1243 // data from load queue refill 1244 val s3_loadDataFromLQ = io.lsq.ldRawData 1245 val s3_rdataLQ = s3_loadDataFromLQ.mergedData() 1246 val s3_rdataSelLQ = LookupTree(s3_loadDataFromLQ.addrOffset, List( 1247 "b000".U -> s3_rdataLQ(63, 0), 1248 "b001".U -> s3_rdataLQ(63, 8), 1249 "b010".U -> s3_rdataLQ(63, 16), 1250 "b011".U -> s3_rdataLQ(63, 24), 1251 "b100".U -> s3_rdataLQ(63, 32), 1252 "b101".U -> s3_rdataLQ(63, 40), 1253 "b110".U -> s3_rdataLQ(63, 48), 1254 "b111".U -> s3_rdataLQ(63, 56) 1255 )) 1256 val s3_rdataPartialLoadLQ = rdataHelper(s3_loadDataFromLQ.uop, s3_rdataSelLQ) 1257 1258 // data from dcache hit 1259 val s3_loadDataFromDcache = load_s2.io.loadDataFromDcache 1260 val s3_rdataDcache = s3_loadDataFromDcache.mergedData() 1261 val s3_rdataSelDcache = LookupTree(s3_loadDataFromDcache.addrOffset, List( 1262 "b000".U -> s3_rdataDcache(63, 0), 1263 "b001".U -> s3_rdataDcache(63, 8), 1264 "b010".U -> s3_rdataDcache(63, 16), 1265 "b011".U -> s3_rdataDcache(63, 24), 1266 "b100".U -> s3_rdataDcache(63, 32), 1267 "b101".U -> s3_rdataDcache(63, 40), 1268 "b110".U -> s3_rdataDcache(63, 48), 1269 "b111".U -> s3_rdataDcache(63, 56) 1270 )) 1271 val s3_rdataPartialLoadDcache = rdataHelper(s3_loadDataFromDcache.uop, s3_rdataSelDcache) 1272 1273 // FIXME: add 1 cycle delay ? 1274 io.loadOut.bits := s3_loadWbMeta 1275 io.loadOut.bits.data := Mux(hitLoadOut.valid, s3_rdataPartialLoadDcache, s3_rdataPartialLoadLQ) 1276 io.loadOut.valid := hitLoadOut.valid && !hitLoadOut.bits.uop.robIdx.needFlush(io.redirect) || 1277 io.lsq.loadOut.valid && !io.lsq.loadOut.bits.uop.robIdx.needFlush(io.redirect) && !hitLoadOut.valid 1278 1279 io.lsq.loadOut.ready := !hitLoadOut.valid 1280 1281 // fast load to load forward 1282 io.fastpathOut.valid := hitLoadOut.valid // for debug only 1283 io.fastpathOut.data := s3_loadDataFromDcache.mergedData() // fastpath is for ld only 1284 1285 // trigger 1286 val lastValidData = RegNext(RegEnable(io.loadOut.bits.data, io.loadOut.fire)) 1287 val hitLoadAddrTriggerHitVec = Wire(Vec(3, Bool())) 1288 val lqLoadAddrTriggerHitVec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1289 (0 until 3).map{i => { 1290 val tdata2 = RegNext(io.trigger(i).tdata2) 1291 val matchType = RegNext(io.trigger(i).matchType) 1292 val tEnable = RegNext(io.trigger(i).tEnable) 1293 1294 hitLoadAddrTriggerHitVec(i) := TriggerCmp(RegNext(load_s2.io.out.bits.vaddr), tdata2, matchType, tEnable) 1295 io.trigger(i).addrHit := Mux(hitLoadOut.valid, hitLoadAddrTriggerHitVec(i), lqLoadAddrTriggerHitVec(i)) 1296 io.trigger(i).lastDataHit := TriggerCmp(lastValidData, tdata2, matchType, tEnable) 1297 }} 1298 io.lsq.trigger.hitLoadAddrTriggerHitVec := hitLoadAddrTriggerHitVec 1299 1300 // FIXME: please move this part to LoadQueueReplay 1301 io.debug_ls := DontCare 1302 // io.debug_ls.s1.isBankConflict := load_s1.io.in.fire && (!load_s1.io.dcacheKill && load_s1.io.dcacheBankConflict) 1303 // io.debug_ls.s1.isLoadToLoadForward := load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing 1304 // io.debug_ls.s1.isTlbFirstMiss := io.tlb.resp.valid && io.tlb.resp.bits.miss && io.tlb.resp.bits.debug.isFirstIssue 1305 // io.debug_ls.s1.isReplayFast := io.lsq.replayFast.valid && io.lsq.replayFast.needreplay 1306 // io.debug_ls.s1_robIdx := load_s1.io.in.bits.uop.robIdx.value 1307 // // s2 1308 // io.debug_ls.s2.isDcacheFirstMiss := load_s2.io.in.fire && load_s2.io.in.bits.isFirstIssue && load_s2.io.dcacheResp.bits.miss 1309 // io.debug_ls.s2.isForwardFail := load_s2.io.in.fire && load_s2.io.s2_forward_fail 1310 // io.debug_ls.s2.isReplaySlow := io.lsq.replaySlow.valid && io.lsq.replaySlow.needreplay 1311 // io.debug_ls.s2.isLoadReplayTLBMiss := io.lsq.replaySlow.valid && !io.lsq.replaySlow.tlb_hited 1312 // io.debug_ls.s2.isLoadReplayCacheMiss := io.lsq.replaySlow.valid && !io.lsq.replaySlow.cache_hited 1313 // io.debug_ls.replayCnt := DontCare 1314 // io.debug_ls.s2_robIdx := load_s2.io.in.bits.uop.robIdx.value 1315 1316 io.lsTopdownInfo.s1.robIdx := load_s1.io.in.bits.uop.robIdx.value 1317 io.lsTopdownInfo.s1.vaddr_valid := load_s1.io.in.fire && load_s1.io.in.bits.hasROBEntry 1318 io.lsTopdownInfo.s1.vaddr_bits := load_s1.io.in.bits.vaddr 1319 io.lsTopdownInfo.s2.robIdx := load_s2.io.in.bits.uop.robIdx.value 1320 io.lsTopdownInfo.s2.paddr_valid := load_s2.io.in.fire && load_s2.io.in.bits.hasROBEntry && !load_s2.io.in.bits.tlbMiss 1321 io.lsTopdownInfo.s2.paddr_bits := load_s2.io.in.bits.paddr 1322 1323 // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design 1324 // hardware performance counter 1325 val perfEvents = Seq( 1326 ("load_s0_in_fire ", load_s0.io.in.fire ), 1327 ("load_to_load_forward ", load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing ), 1328 ("stall_dcache ", load_s0.io.out.valid && load_s0.io.out.ready && !load_s0.io.dcacheReq.ready ), 1329 ("load_s1_in_fire ", load_s1.io.in.fire ), 1330 ("load_s1_tlb_miss ", load_s1.io.in.fire && load_s1.io.dtlbResp.bits.miss ), 1331 ("load_s2_in_fire ", load_s2.io.in.fire ), 1332 ("load_s2_dcache_miss ", load_s2.io.in.fire && load_s2.io.dcacheResp.bits.miss ), 1333 ) 1334 generatePerfEvent() 1335 1336 when(io.loadOut.fire){ 1337 XSDebug("loadOut %x\n", io.loadOut.bits.uop.cf.pc) 1338 } 1339} 1340