xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision b9e121dff513e733e443a16e49648e82b9583af6)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import utility._
24import xiangshan.ExceptionNO._
25import xiangshan._
26import xiangshan.backend.fu.PMPRespBundle
27import xiangshan.backend.rob.{DebugLsInfoBundle, RobPtr}
28import xiangshan.cache._
29import xiangshan.cache.dcache.ReplayCarry
30import xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp}
31import xiangshan.mem.mdp._
32
33class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters {
34  // mshr refill index
35  val missMSHRId = UInt(log2Up(cfg.nMissEntries).W)
36  // get full data from store queue and sbuffer
37  val canForwardFullData = Bool()
38  // wait for data from store inst's store queue index
39  val dataInvalidSqIdx = new SqPtr
40  // wait for address from store queue index
41  val addrInvalidSqIdx = new SqPtr
42  // replay carry
43  val replayCarry = new ReplayCarry
44  // data in last beat
45  val dataInLastBeat = Bool()
46  // replay cause
47  val cause = Vec(LoadReplayCauses.allCauses, Bool())
48  //
49  // performance debug information
50  val debug = new PerfDebugInfo
51
52  //
53  def tlbMiss       = cause(LoadReplayCauses.tlbMiss)
54  def waitStore     = cause(LoadReplayCauses.waitStore)
55  def schedError    = cause(LoadReplayCauses.schedError)
56  def rarReject     = cause(LoadReplayCauses.rarReject)
57  def rawReject     = cause(LoadReplayCauses.rawReject)
58  def dcacheMiss    = cause(LoadReplayCauses.dcacheMiss)
59  def bankConflict  = cause(LoadReplayCauses.bankConflict)
60  def dcacheReplay  = cause(LoadReplayCauses.dcacheReplay)
61  def forwardFail   = cause(LoadReplayCauses.forwardFail)
62
63  def forceReplay() = rarReject || rawReject || schedError || waitStore || tlbMiss
64  def needReplay()  = cause.asUInt.orR
65}
66
67class LoadToReplayIO(implicit p: Parameters) extends XSBundle {
68  val req = ValidIO(new LqWriteBundle)
69  val resp = Input(UInt(log2Up(LoadQueueReplaySize).W))
70}
71
72class LoadToLsqIO(implicit p: Parameters) extends XSBundle {
73  val loadIn = DecoupledIO(new LqWriteBundle)
74  val loadOut = Flipped(DecoupledIO(new ExuOutput))
75  val ldRawData = Input(new LoadDataFromLQBundle)
76  val forward = new PipeLoadForwardQueryIO
77  val storeLoadViolationQuery = new LoadViolationQueryIO
78  val loadLoadViolationQuery = new LoadViolationQueryIO
79  val trigger = Flipped(new LqTriggerIO)
80}
81
82class LoadToLoadIO(implicit p: Parameters) extends XSBundle {
83  // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
84  val data = UInt(XLEN.W)
85  val valid = Bool()
86}
87
88class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
89  val tdata2 = Input(UInt(64.W))
90  val matchType = Input(UInt(2.W))
91  val tEnable = Input(Bool()) // timing is calculated before this
92  val addrHit = Output(Bool())
93  val lastDataHit = Output(Bool())
94}
95
96// Load Pipeline Stage 0
97// Generate addr, use addr to query DCache and DTLB
98class LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasCircularQueuePtrHelper {
99  val io = IO(new Bundle() {
100    val in = Flipped(Decoupled(new ExuInput))
101    val out = Decoupled(new LqWriteBundle)
102    val prefetch_in = Flipped(ValidIO(new L1PrefetchReq))
103    val dtlbReq = DecoupledIO(new TlbReq)
104    val dcacheReq = DecoupledIO(new DCacheWordReq)
105    val rsIdx = Input(UInt(log2Up(IssQueSize).W))
106    val isFirstIssue = Input(Bool())
107    val fastpath = Input(new LoadToLoadIO)
108    val s0_kill = Input(Bool())
109    // wire from lq to load pipeline
110    val replay = Flipped(Decoupled(new LsPipelineBundle))
111    val fastReplay = Flipped(Decoupled(new LqWriteBundle))
112    val s0_sqIdx = Output(new SqPtr)
113    // l2l
114    val l2lForward_select = Output(Bool())
115    val replacementUpdated = Output(Bool())
116  })
117  require(LoadPipelineWidth == exuParameters.LduCnt)
118
119  val s0_vaddr = Wire(UInt(VAddrBits.W))
120  val s0_mask = Wire(UInt(8.W))
121  val s0_uop = Wire(new MicroOp)
122  val s0_isFirstIssue = Wire(Bool())
123  val s0_sqIdx = Wire(new SqPtr)
124  val s0_tryFastpath = WireInit(false.B)
125  val s0_replayCarry = Wire(new ReplayCarry) // way info for way predict related logic
126  val s0_rsIdx = Wire(UInt())
127  val s0_isLoadReplay = WireInit(false.B)
128  val s0_sleepIndex = Wire(UInt())
129  // default value
130  s0_replayCarry.valid := false.B
131  s0_replayCarry.real_way_en := 0.U
132  s0_sleepIndex := DontCare
133  s0_rsIdx := DontCare
134  io.s0_sqIdx := s0_sqIdx
135
136  val s0_replayShouldWait = io.in.valid && isAfter(io.replay.bits.uop.robIdx, io.in.bits.uop.robIdx)
137  // load flow select/gen
138  //
139  // src0: load replayed by LSQ (io.replay)
140  // src1: hardware prefetch from prefetchor (high confidence) (io.prefetch)
141  // src2: int read / software prefetch first issue from RS (io.in)
142  // src3: vec read first issue from RS (TODO)
143  // src4: load try pointchaising when no issued or replayed load (io.fastpath)
144  // src5: hardware prefetch from prefetchor (high confidence) (io.prefetch)
145
146  // load flow source valid
147  val lfsrc0_loadFastReplay_valid = io.fastReplay.valid
148  val lfsrc1_loadReplay_valid = io.replay.valid && !s0_replayShouldWait
149  val lfsrc2_highconfhwPrefetch_valid = io.prefetch_in.valid && io.prefetch_in.bits.confidence > 0.U
150  val lfsrc3_intloadFirstIssue_valid = io.in.valid // int flow first issue or software prefetch
151  val lfsrc4_vecloadFirstIssue_valid = WireInit(false.B) // TODO
152  val lfsrc5_l2lForward_valid = io.fastpath.valid
153  val lfsrc6_lowconfhwPrefetch_valid = io.prefetch_in.valid && io.prefetch_in.bits.confidence === 0.U
154  dontTouch(lfsrc0_loadFastReplay_valid)
155  dontTouch(lfsrc1_loadReplay_valid)
156  dontTouch(lfsrc2_highconfhwPrefetch_valid)
157  dontTouch(lfsrc3_intloadFirstIssue_valid)
158  dontTouch(lfsrc4_vecloadFirstIssue_valid)
159  dontTouch(lfsrc5_l2lForward_valid)
160  dontTouch(lfsrc6_lowconfhwPrefetch_valid)
161
162  // load flow source ready
163  val lfsrc_loadFastReplay_ready = WireInit(true.B)
164  val lfsrc_loadReplay_ready = !lfsrc0_loadFastReplay_valid
165  val lfsrc_highconfhwPrefetch_ready = !lfsrc0_loadFastReplay_valid &&
166    !lfsrc1_loadReplay_valid
167  val lfsrc_intloadFirstIssue_ready = !lfsrc0_loadFastReplay_valid &&
168    !lfsrc1_loadReplay_valid &&
169    !lfsrc2_highconfhwPrefetch_valid
170  val lfsrc_vecloadFirstIssue_ready = !lfsrc0_loadFastReplay_valid &&
171    !lfsrc1_loadReplay_valid &&
172    !lfsrc2_highconfhwPrefetch_valid &&
173    !lfsrc3_intloadFirstIssue_valid
174  val lfsrc_l2lForward_ready = !lfsrc0_loadFastReplay_valid &&
175    !lfsrc1_loadReplay_valid &&
176    !lfsrc2_highconfhwPrefetch_valid &&
177    !lfsrc3_intloadFirstIssue_valid &&
178    !lfsrc4_vecloadFirstIssue_valid
179  val lfsrc_lowconfhwPrefetch_ready = !lfsrc0_loadFastReplay_valid &&
180    !lfsrc1_loadReplay_valid &&
181    !lfsrc2_highconfhwPrefetch_valid &&
182    !lfsrc3_intloadFirstIssue_valid &&
183    !lfsrc4_vecloadFirstIssue_valid &&
184    !lfsrc5_l2lForward_valid
185  dontTouch(lfsrc_loadFastReplay_ready)
186  dontTouch(lfsrc_loadReplay_ready)
187  dontTouch(lfsrc_highconfhwPrefetch_ready)
188  dontTouch(lfsrc_intloadFirstIssue_ready)
189  dontTouch(lfsrc_vecloadFirstIssue_ready)
190  dontTouch(lfsrc_l2lForward_ready)
191  dontTouch(lfsrc_lowconfhwPrefetch_ready)
192
193  // load flow source select (OH)
194  val lfsrc_loadFastReplay_select = lfsrc0_loadFastReplay_valid && lfsrc_loadFastReplay_ready
195  val lfsrc_loadReplay_select = lfsrc1_loadReplay_valid && lfsrc_loadReplay_ready
196  val lfsrc_hwprefetch_select = lfsrc_highconfhwPrefetch_ready && lfsrc2_highconfhwPrefetch_valid ||
197    lfsrc_lowconfhwPrefetch_ready && lfsrc6_lowconfhwPrefetch_valid
198  val lfsrc_intloadFirstIssue_select = lfsrc_intloadFirstIssue_ready && lfsrc3_intloadFirstIssue_valid
199  val lfsrc_vecloadFirstIssue_select = lfsrc_vecloadFirstIssue_ready && lfsrc4_vecloadFirstIssue_valid
200  val lfsrc_l2lForward_select = lfsrc_l2lForward_ready && lfsrc5_l2lForward_valid
201  assert(!lfsrc_vecloadFirstIssue_select) // to be added
202  dontTouch(lfsrc_loadFastReplay_select)
203  dontTouch(lfsrc_loadReplay_select)
204  dontTouch(lfsrc_hwprefetch_select)
205  dontTouch(lfsrc_intloadFirstIssue_select)
206  dontTouch(lfsrc_vecloadFirstIssue_select)
207  dontTouch(lfsrc_l2lForward_select)
208
209  io.l2lForward_select := lfsrc_l2lForward_select
210
211  // s0_valid == ture iff there is a valid load flow in load_s0
212  val s0_valid = lfsrc0_loadFastReplay_valid ||
213    lfsrc1_loadReplay_valid ||
214    lfsrc2_highconfhwPrefetch_valid ||
215    lfsrc3_intloadFirstIssue_valid ||
216    lfsrc4_vecloadFirstIssue_valid ||
217    lfsrc5_l2lForward_valid ||
218    lfsrc6_lowconfhwPrefetch_valid
219
220  // prefetch related ctrl signal
221  val isPrefetch = WireInit(false.B)
222  val isPrefetchRead = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_r)
223  val isPrefetchWrite = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_w)
224  val isHWPrefetch = lfsrc_hwprefetch_select
225
226  // query DTLB
227  io.dtlbReq.valid := s0_valid
228  // hw prefetch addr does not need to be translated, give tlb paddr
229  io.dtlbReq.bits.vaddr := Mux(lfsrc_hwprefetch_select, io.prefetch_in.bits.paddr, s0_vaddr)
230  io.dtlbReq.bits.cmd := Mux(isPrefetch,
231    Mux(isPrefetchWrite, TlbCmd.write, TlbCmd.read),
232    TlbCmd.read
233  )
234  io.dtlbReq.bits.size := LSUOpType.size(s0_uop.ctrl.fuOpType)
235  io.dtlbReq.bits.kill := DontCare
236  io.dtlbReq.bits.memidx.is_ld := true.B
237  io.dtlbReq.bits.memidx.is_st := false.B
238  io.dtlbReq.bits.memidx.idx := s0_uop.lqIdx.value
239  io.dtlbReq.bits.debug.robIdx := s0_uop.robIdx
240  // hw prefetch addr does not need to be translated
241  io.dtlbReq.bits.no_translate := lfsrc_hwprefetch_select
242  io.dtlbReq.bits.debug.pc := s0_uop.cf.pc
243  io.dtlbReq.bits.debug.isFirstIssue := s0_isFirstIssue
244
245  // query DCache
246  io.dcacheReq.valid := s0_valid
247  when (isPrefetchRead) {
248    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFR
249  }.elsewhen (isPrefetchWrite) {
250    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFW
251  }.otherwise {
252    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_XRD
253  }
254  io.dcacheReq.bits.addr := s0_vaddr
255  io.dcacheReq.bits.mask := s0_mask
256  io.dcacheReq.bits.data := DontCare
257  io.dcacheReq.bits.isFirstIssue := s0_isFirstIssue
258  when(isPrefetch) {
259    io.dcacheReq.bits.instrtype := DCACHE_PREFETCH_SOURCE.U
260  }.otherwise {
261    io.dcacheReq.bits.instrtype := LOAD_SOURCE.U
262  }
263  io.dcacheReq.bits.debug_robIdx := s0_uop.robIdx.value
264  io.dcacheReq.bits.replayCarry := s0_replayCarry
265
266  // TODO: update cache meta
267  io.dcacheReq.bits.id := DontCare
268
269  // assign default value
270  s0_uop := DontCare
271  // load flow priority mux
272  when (lfsrc_loadFastReplay_select) {
273    s0_vaddr := io.fastReplay.bits.vaddr
274    s0_mask := io.fastReplay.bits.mask
275    s0_uop := io.fastReplay.bits.uop
276    s0_isFirstIssue := false.B
277    s0_sqIdx := io.fastReplay.bits.uop.sqIdx
278    s0_replayCarry := io.fastReplay.bits.replayCarry
279    s0_rsIdx := io.fastReplay.bits.rsIdx
280    s0_isLoadReplay := io.fastReplay.bits.isLoadReplay
281    s0_sleepIndex := io.fastReplay.bits.sleepIndex
282    val replayUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.fastReplay.bits.uop.ctrl.fuOpType))
283    when (replayUopIsPrefetch) {
284      isPrefetch := true.B
285    }
286  } .elsewhen(lfsrc_loadReplay_select) {
287    s0_vaddr := io.replay.bits.vaddr
288    s0_mask := genWmask(io.replay.bits.vaddr, io.replay.bits.uop.ctrl.fuOpType(1, 0))
289    s0_uop := io.replay.bits.uop
290    s0_isFirstIssue := io.replay.bits.isFirstIssue
291    s0_sqIdx := io.replay.bits.uop.sqIdx
292    s0_replayCarry := io.replay.bits.replayCarry
293    s0_rsIdx := io.replay.bits.rsIdx
294    s0_isLoadReplay := true.B
295    s0_sleepIndex := io.replay.bits.sleepIndex
296    val replayUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.replay.bits.uop.ctrl.fuOpType))
297    when (replayUopIsPrefetch) {
298      isPrefetch := true.B
299    }
300  }.elsewhen(lfsrc_hwprefetch_select) {
301    // vaddr based index for dcache
302    s0_vaddr := io.prefetch_in.bits.getVaddr()
303    s0_mask := 0.U
304    s0_uop := DontCare
305    s0_isFirstIssue := false.B
306    s0_sqIdx := DontCare
307    s0_replayCarry := DontCare
308    s0_rsIdx := DontCare
309    s0_isLoadReplay := DontCare
310    // ctrl signal
311    isPrefetch := true.B
312    isPrefetchRead := !io.prefetch_in.bits.is_store
313    isPrefetchWrite := io.prefetch_in.bits.is_store
314  }.elsewhen(lfsrc_intloadFirstIssue_select) {
315    val imm12 = io.in.bits.uop.ctrl.imm(11, 0)
316    s0_vaddr := io.in.bits.src(0) + SignExt(imm12, VAddrBits)
317    s0_mask := genWmask(s0_vaddr, io.in.bits.uop.ctrl.fuOpType(1,0))
318    s0_uop := io.in.bits.uop
319    s0_isFirstIssue := true.B
320    s0_sqIdx := io.in.bits.uop.sqIdx
321    s0_rsIdx := io.rsIdx
322    s0_isLoadReplay := false.B
323    val issueUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.in.bits.uop.ctrl.fuOpType))
324    when (issueUopIsPrefetch) {
325      isPrefetch := true.B
326    }
327  }.otherwise {
328    if (EnableLoadToLoadForward) {
329      s0_tryFastpath := lfsrc_l2lForward_select
330      // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
331      s0_vaddr := io.fastpath.data
332      // Assume the pointer chasing is always ld.
333      s0_uop.ctrl.fuOpType := LSUOpType.ld
334      s0_mask := genWmask(0.U, LSUOpType.ld)
335      // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing
336      // because these signals will be updated in S1
337      s0_isFirstIssue := true.B
338      s0_sqIdx := DontCare
339      s0_rsIdx := DontCare
340      s0_isLoadReplay := DontCare
341    }
342  }
343
344  // address align check
345  val addrAligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List(
346    "b00".U   -> true.B,                   //b
347    "b01".U   -> (s0_vaddr(0)    === 0.U), //h
348    "b10".U   -> (s0_vaddr(1, 0) === 0.U), //w
349    "b11".U   -> (s0_vaddr(2, 0) === 0.U)  //d
350  ))
351
352
353  // accept load flow if dcache ready (dtlb is always ready)
354  // TODO: prefetch need writeback to loadQueueFlag
355  io.out.valid := s0_valid && io.dcacheReq.ready && !io.s0_kill
356  io.out.bits := DontCare
357  io.out.bits.rsIdx := s0_rsIdx
358  io.out.bits.vaddr := s0_vaddr
359  io.out.bits.mask := s0_mask
360  io.out.bits.uop := s0_uop
361  io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) := !addrAligned
362  io.out.bits.isFirstIssue := s0_isFirstIssue
363  io.out.bits.isPrefetch := isPrefetch
364  io.out.bits.isHWPrefetch := isHWPrefetch
365  io.out.bits.isLoadReplay := s0_isLoadReplay
366  io.out.bits.mshrid := io.replay.bits.mshrid
367  io.out.bits.forward_tlDchannel := io.replay.valid && io.replay.bits.forward_tlDchannel
368  when(io.dtlbReq.valid && s0_isFirstIssue) {
369    io.out.bits.uop.debugInfo.tlbFirstReqTime := GTimer()
370  }.otherwise{
371    io.out.bits.uop.debugInfo.tlbFirstReqTime := s0_uop.debugInfo.tlbFirstReqTime
372  }
373  io.out.bits.sleepIndex := s0_sleepIndex
374
375  // load fast replay
376  io.fastReplay.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_loadFastReplay_select)
377
378  // load flow source ready
379  // always accept load flow from load replay queue
380  // io.replay has highest priority
381  io.replay.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_loadReplay_select && !s0_replayShouldWait)
382
383  // accept load flow from rs when:
384  // 1) there is no lsq-replayed load
385  // 2) there is no high confidence prefetch request
386  io.in.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_intloadFirstIssue_select)
387
388  // for hw prefetch load flow feedback, to be added later
389  // io.prefetch_in.ready := lfsrc_hwprefetch_select
390
391  // dcache replacement extra info
392  // TODO: should prefetch load update replacement?
393  io.replacementUpdated := Mux(lfsrc_loadReplay_select, io.replay.bits.replacementUpdated, false.B)
394
395  XSDebug(io.dcacheReq.fire,
396    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n"
397  )
398  XSPerfAccumulate("in_valid", io.in.valid)
399  XSPerfAccumulate("in_fire", io.in.fire)
400  XSPerfAccumulate("in_fire_first_issue", s0_valid && s0_isFirstIssue)
401  XSPerfAccumulate("lsq_fire_first_issue", io.replay.fire)
402  XSPerfAccumulate("ldu_fire_first_issue", io.in.fire && io.isFirstIssue)
403  XSPerfAccumulate("fast_replay_issue", io.fastReplay.fire)
404  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready)
405  XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready)
406  XSPerfAccumulate("addr_spec_success", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12))
407  XSPerfAccumulate("addr_spec_failed", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12))
408  XSPerfAccumulate("addr_spec_success_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue)
409  XSPerfAccumulate("addr_spec_failed_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue)
410  XSPerfAccumulate("forward_tlDchannel", io.out.bits.forward_tlDchannel)
411  XSPerfAccumulate("hardware_prefetch_fire", io.out.fire && lfsrc_hwprefetch_select)
412  XSPerfAccumulate("software_prefetch_fire", io.out.fire && isPrefetch && lfsrc_intloadFirstIssue_select)
413  XSPerfAccumulate("hardware_prefetch_blocked", io.prefetch_in.valid && !lfsrc_hwprefetch_select)
414  XSPerfAccumulate("hardware_prefetch_total", io.prefetch_in.valid)
415}
416
417// Load Pipeline Stage 1
418// TLB resp (send paddr to dcache)
419class LoadUnit_S1(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
420  val io = IO(new Bundle() {
421    val in = Flipped(Decoupled(new LqWriteBundle))
422    val s1_kill = Input(Bool())
423    val out = Decoupled(new LqWriteBundle)
424    val dtlbResp = Flipped(DecoupledIO(new TlbResp(2)))
425    val lsuPAddr = Output(UInt(PAddrBits.W))
426    val dcachePAddr = Output(UInt(PAddrBits.W))
427    val dcacheKill = Output(Bool())
428    val fullForwardFast = Output(Bool())
429    val sbuffer = new LoadForwardQueryIO
430    val lsq = new PipeLoadForwardQueryIO
431    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))
432    val csrCtrl = Flipped(new CustomCSRCtrlIO)
433  })
434
435  val s1_uop = io.in.bits.uop
436  val s1_paddr_dup_lsu = io.dtlbResp.bits.paddr(0)
437  val s1_paddr_dup_dcache = io.dtlbResp.bits.paddr(1)
438  // af & pf exception were modified below.
439  val s1_exception = ExceptionNO.selectByFu(io.out.bits.uop.cf.exceptionVec, lduCfg).asUInt.orR
440  val s1_tlb_miss = io.dtlbResp.bits.miss
441  val s1_mask = io.in.bits.mask
442  val s1_is_prefetch = io.in.bits.isPrefetch
443  val s1_is_hw_prefetch = io.in.bits.isHWPrefetch
444  val s1_is_sw_prefetch = s1_is_prefetch && !s1_is_hw_prefetch
445
446  io.out.bits := io.in.bits // forwardXX field will be updated in s1
447
448  val s1_tlb_memidx = io.dtlbResp.bits.memidx
449  when(s1_tlb_memidx.is_ld && io.dtlbResp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === io.out.bits.uop.lqIdx.value) {
450    // printf("load idx = %d\n", s1_tlb_memidx.idx)
451    io.out.bits.uop.debugInfo.tlbRespTime := GTimer()
452  }
453
454  io.dtlbResp.ready := true.B
455
456  io.lsuPAddr := s1_paddr_dup_lsu
457  io.dcachePAddr := s1_paddr_dup_dcache
458  //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio
459  io.dcacheKill := s1_tlb_miss || s1_exception || io.s1_kill
460  // load forward query datapath
461  io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_prefetch)
462  io.sbuffer.vaddr := io.in.bits.vaddr
463  io.sbuffer.paddr := s1_paddr_dup_lsu
464  io.sbuffer.uop := s1_uop
465  io.sbuffer.sqIdx := s1_uop.sqIdx
466  io.sbuffer.mask := s1_mask
467  io.sbuffer.pc := s1_uop.cf.pc // FIXME: remove it
468
469  io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_prefetch)
470  io.lsq.vaddr := io.in.bits.vaddr
471  io.lsq.paddr := s1_paddr_dup_lsu
472  io.lsq.uop := s1_uop
473  io.lsq.sqIdx := s1_uop.sqIdx
474  io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0
475  io.lsq.mask := s1_mask
476  io.lsq.pc := s1_uop.cf.pc // FIXME: remove it
477
478  // st-ld violation query
479  val s1_schedError =  VecInit((0 until StorePipelineWidth).map(w => io.reExecuteQuery(w).valid &&
480                          isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) &&
481                          (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) &&
482                          (s1_mask & io.reExecuteQuery(w).bits.mask).orR)).asUInt.orR && !s1_tlb_miss
483
484  // Generate forwardMaskFast to wake up insts earlier
485  val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt
486  io.fullForwardFast := ((~forwardMaskFast).asUInt & s1_mask) === 0.U
487
488  io.out.valid := io.in.valid && !io.s1_kill
489  io.out.bits.paddr := s1_paddr_dup_lsu
490  io.out.bits.tlbMiss := s1_tlb_miss
491
492  // Generate replay signal caused by:
493  // * st-ld violation check
494  // * dcache bank conflict
495  io.out.bits.replayInfo.cause(LoadReplayCauses.schedError) := s1_schedError && !s1_is_sw_prefetch
496  io.out.bits.replayInfo.debug := io.in.bits.uop.debugInfo
497
498  // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
499  // af & pf exception were modified
500  io.out.bits.uop.cf.exceptionVec(loadPageFault) := io.dtlbResp.bits.excp(0).pf.ld
501  io.out.bits.uop.cf.exceptionVec(loadAccessFault) := io.dtlbResp.bits.excp(0).af.ld
502  io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack
503  io.out.bits.rsIdx := io.in.bits.rsIdx
504
505  io.in.ready := !io.in.valid || io.out.ready
506
507  XSPerfAccumulate("in_valid", io.in.valid)
508  XSPerfAccumulate("in_fire", io.in.fire)
509  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
510  XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss)
511  XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue)
512  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
513}
514
515// Load Pipeline Stage 2
516// DCache resp
517class LoadUnit_S2(implicit p: Parameters) extends XSModule
518  with HasLoadHelper
519  with HasCircularQueuePtrHelper
520  with HasDCacheParameters
521{
522  val io = IO(new Bundle() {
523    val redirect = Flipped(Valid(new Redirect))
524    val in = Flipped(Decoupled(new LqWriteBundle))
525    val out = Decoupled(new LqWriteBundle)
526    val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp))
527    val dcacheBankConflict = Input(Bool())
528    val pmpResp = Flipped(new PMPRespBundle())
529    val lsq = new LoadForwardQueryIO
530    val dataInvalidSqIdx = Input(new SqPtr)
531    val addrInvalidSqIdx = Input(new SqPtr)
532    val sbuffer = new LoadForwardQueryIO
533    val dataForwarded = Output(Bool())
534    val fullForward = Output(Bool())
535    val dcache_kill = Output(Bool())
536    val loadLoadViolationQueryReq = DecoupledIO(new LoadViolationQueryReq)
537    val storeLoadViolationQueryReq = DecoupledIO(new LoadViolationQueryReq)
538    val csrCtrl = Flipped(new CustomCSRCtrlIO)
539    val static_pm = Input(Valid(Bool())) // valid for static, bits for mmio
540    val loadDataFromDcache = Output(new LoadDataFromDcacheBundle)
541    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))
542    // forward tilelink D channel
543    val forward_D = Input(Bool())
544    val forwardData_D = Input(Vec(8, UInt(8.W)))
545    val sentFastUop = Input(Bool())
546    // forward mshr data
547    val forward_mshr = Input(Bool())
548    val forwardData_mshr = Input(Vec(8, UInt(8.W)))
549
550    // indicate whether forward tilelink D channel or mshr data is valid
551    val forward_result_valid = Input(Bool())
552
553    val feedbackFast = ValidIO(new RSFeedback)
554    val lqReplayFull = Input(Bool())
555
556    val s2_forward_fail = Output(Bool())
557    val s2_can_replay_from_fetch = Output(Bool()) // dirty code
558    val s2_dcache_require_replay = Output(Bool()) // dirty code
559    val s2_dcache_require_fast_replay = Output(Bool()) // dirty code
560    val l2Hint = Input(Valid(new L2ToL1Hint))
561  })
562
563  val pmp = WireInit(io.pmpResp)
564  when (io.static_pm.valid) {
565    pmp.ld := false.B
566    pmp.st := false.B
567    pmp.instr := false.B
568    pmp.mmio := io.static_pm.bits
569  }
570
571  val s2_is_prefetch = io.in.bits.isPrefetch
572  val s2_is_hw_prefetch = io.in.bits.isHWPrefetch
573
574  val forward_D_or_mshr_valid = io.forward_result_valid && (io.forward_D || io.forward_mshr)
575
576  // assert(!reset && io.forward_D && io.forward_mshr && io.in.valid && io.in.bits.forward_tlDchannel, "forward D and mshr at the same time")
577
578  // exception that may cause load addr to be invalid / illegal
579  //
580  // if such exception happen, that inst and its exception info
581  // will be force writebacked to rob
582  val s2_exception_vec = WireInit(io.in.bits.uop.cf.exceptionVec)
583  s2_exception_vec(loadAccessFault) := io.in.bits.uop.cf.exceptionVec(loadAccessFault) || pmp.ld
584  // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered)
585  when (s2_is_prefetch || io.in.bits.tlbMiss) {
586    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
587  }
588  val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, lduCfg).asUInt.orR
589
590  // writeback access fault caused by ecc error / bus error
591  //
592  // * ecc data error is slow to generate, so we will not use it until load stage 3
593  // * in load stage 3, an extra signal io.load_error will be used to
594
595  // now cache ecc error will raise an access fault
596  // at the same time, error info (including error paddr) will be write to
597  // an customized CSR "CACHE_ERROR"
598  // if (EnableAccurateLoadError) {
599  //   io.s3_delayed_load_error := io.dcacheResp.bits.error_delayed &&
600  //     io.csrCtrl.cache_error_enable &&
601  //     RegNext(io.out.valid)
602  // } else {
603  //   io.s3_delayed_load_error := false.B
604  // }
605
606  val actually_mmio = pmp.mmio
607  val s2_uop = io.in.bits.uop
608  val s2_mask = io.in.bits.mask
609  val s2_paddr = io.in.bits.paddr
610  val s2_tlb_miss = io.in.bits.tlbMiss
611  val s2_mmio = !s2_is_prefetch && actually_mmio && !s2_exception && !s2_tlb_miss
612  val s2_cache_miss = io.dcacheResp.bits.miss && !forward_D_or_mshr_valid
613  val s2_cache_replay = io.dcacheResp.bits.replay && !forward_D_or_mshr_valid
614  val s2_cache_handled = io.dcacheResp.bits.handled
615  val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) && io.dcacheResp.bits.tag_error
616  val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid
617  val s2_wait_store = io.in.bits.uop.cf.storeSetHit &&
618                      io.lsq.addrInvalid &&
619                      !s2_mmio &&
620                      !s2_is_prefetch
621  val s2_data_invalid = io.lsq.dataInvalid && !s2_exception
622  val s2_fullForward = WireInit(false.B)
623
624
625  io.s2_forward_fail := s2_forward_fail
626  io.dcache_kill := pmp.ld || pmp.mmio // move pmp resp kill to outside
627  io.dcacheResp.ready := true.B
628  val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio || s2_is_prefetch)
629  assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid)), "DCache response got lost")
630
631  // st-ld violation query
632  //  NeedFastRecovery Valid when
633  //  1. Fast recovery query request Valid.
634  //  2. Load instruction is younger than requestors(store instructions).
635  //  3. Physical address match.
636  //  4. Data contains.
637  val s2_schedError = VecInit((0 until StorePipelineWidth).map(w => io.reExecuteQuery(w).valid &&
638                              isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) &&
639                              (s2_paddr(PAddrBits-1,3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) &&
640                              (s2_mask & io.reExecuteQuery(w).bits.mask).orR)).asUInt.orR &&
641                              !s2_tlb_miss
642
643  val s2_fast_replay = ((s2_schedError || io.in.bits.replayInfo.cause(LoadReplayCauses.schedError)) ||
644                       (!s2_wait_store &&
645                       !s2_tlb_miss &&
646                       s2_cache_replay) ||
647                      (io.out.bits.miss && io.l2Hint.valid && (io.out.bits.replayInfo.missMSHRId === io.l2Hint.bits.sourceId))) &&
648                       !s2_exception &&
649                       !s2_mmio &&
650                       !s2_is_prefetch
651  // need allocate new entry
652  val s2_allocValid = !s2_tlb_miss &&
653                      !s2_is_prefetch &&
654                      !s2_exception &&
655                      !s2_mmio  &&
656                      !s2_wait_store &&
657                      !s2_fast_replay &&
658                      !io.in.bits.replayInfo.cause(LoadReplayCauses.schedError)
659
660  // ld-ld violation require
661  io.loadLoadViolationQueryReq.valid := io.in.valid && s2_allocValid
662  io.loadLoadViolationQueryReq.bits.uop := io.in.bits.uop
663  io.loadLoadViolationQueryReq.bits.mask := s2_mask
664  io.loadLoadViolationQueryReq.bits.paddr := s2_paddr
665  if (EnableFastForward) {
666    io.loadLoadViolationQueryReq.bits.datavalid := Mux(s2_fullForward, true.B, !s2_cache_miss) && !io.s2_dcache_require_replay
667  } else {
668    io.loadLoadViolationQueryReq.bits.datavalid := Mux(s2_fullForward, true.B, !s2_cache_miss)
669  }
670
671  // st-ld violation require
672  io.storeLoadViolationQueryReq.valid := io.in.valid && s2_allocValid
673  io.storeLoadViolationQueryReq.bits.uop := io.in.bits.uop
674  io.storeLoadViolationQueryReq.bits.mask := s2_mask
675  io.storeLoadViolationQueryReq.bits.paddr := s2_paddr
676  io.storeLoadViolationQueryReq.bits.datavalid := io.loadLoadViolationQueryReq.bits.datavalid
677
678  val s2_rarCanAccept = !io.loadLoadViolationQueryReq.valid || io.loadLoadViolationQueryReq.ready
679  val s2_rawCanAccept = !io.storeLoadViolationQueryReq.valid || io.storeLoadViolationQueryReq.ready
680  val s2_rarReject = !s2_rarCanAccept
681  val s2_rawReject = !s2_rawCanAccept
682
683  // merge forward result
684  // lsq has higher priority than sbuffer
685  val forwardMask = Wire(Vec(8, Bool()))
686  val forwardData = Wire(Vec(8, UInt(8.W)))
687
688  val fullForward = ((~forwardMask.asUInt).asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid
689  io.lsq := DontCare
690  io.sbuffer := DontCare
691  io.fullForward := fullForward
692  s2_fullForward := fullForward
693
694  // generate XLEN/8 Muxs
695  for (i <- 0 until XLEN / 8) {
696    forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i)
697    forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i))
698  }
699
700  XSDebug(io.out.fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
701    s2_uop.cf.pc,
702    io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt,
703    io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt
704  )
705
706  //
707  io.s2_dcache_require_fast_replay := s2_fast_replay
708
709  // data merge
710  // val rdataVec = VecInit((0 until XLEN / 8).map(j =>
711  //   Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j))
712  // )) // s2_rdataVec will be write to load queue
713  // val rdata = rdataVec.asUInt
714  // val rdataSel = LookupTree(s2_paddr(2, 0), List(
715  //   "b000".U -> rdata(63, 0),
716  //   "b001".U -> rdata(63, 8),
717  //   "b010".U -> rdata(63, 16),
718  //   "b011".U -> rdata(63, 24),
719  //   "b100".U -> rdata(63, 32),
720  //   "b101".U -> rdata(63, 40),
721  //   "b110".U -> rdata(63, 48),
722  //   "b111".U -> rdata(63, 56)
723  // ))
724  // val rdataPartialLoad = rdataHelper(s2_uop, rdataSel) // s2_rdataPartialLoad is not used
725  io.feedbackFast.valid := io.in.valid && !io.in.bits.isLoadReplay && !s2_exception && io.lqReplayFull && io.out.bits.replayInfo.needReplay() && !io.out.bits.uop.robIdx.needFlush(io.redirect)
726  io.feedbackFast.bits.hit := false.B
727  io.feedbackFast.bits.flushState := io.in.bits.ptwBack
728  io.feedbackFast.bits.rsIdx := io.in.bits.rsIdx
729  io.feedbackFast.bits.sourceType := RSFeedbackType.lrqFull
730  io.feedbackFast.bits.dataInvalidSqIdx := DontCare
731
732  io.out.valid := io.in.valid && !io.feedbackFast.valid && !s2_is_hw_prefetch // hardware prefetch flow should not be writebacked
733  // write_lq_safe is needed by dup logic
734  // io.write_lq_safe := !s2_tlb_miss && !s2_data_invalid
735  // Inst will be canceled in store queue / lsq,
736  // so we do not need to care about flush in load / store unit's out.valid
737  io.out.bits := io.in.bits
738  // io.out.bits.data := rdataPartialLoad
739  io.out.bits.data := 0.U // data will be generated in load_s3
740  // when exception occurs, set it to not miss and let it write back to rob (via int port)
741  if (EnableFastForward) {
742    io.out.bits.miss := s2_cache_miss &&
743      !s2_exception &&
744      !fullForward &&
745      !s2_is_prefetch &&
746      !s2_mmio
747  } else {
748    io.out.bits.miss := s2_cache_miss &&
749      !s2_exception &&
750      !s2_is_prefetch &&
751      !s2_mmio
752  }
753  io.out.bits.uop.ctrl.fpWen := io.in.bits.uop.ctrl.fpWen && !s2_exception
754
755  // val s2_loadDataFromDcache = new LoadDataFromDcacheBundle
756  // s2_loadDataFromDcache.forwardMask := forwardMask
757  // s2_loadDataFromDcache.forwardData := forwardData
758  // s2_loadDataFromDcache.uop := io.out.bits.uop
759  // s2_loadDataFromDcache.addrOffset := s2_paddr(2, 0)
760  // // forward D or mshr
761  // s2_loadDataFromDcache.forward_D := io.forward_D
762  // s2_loadDataFromDcache.forwardData_D := io.forwardData_D
763  // s2_loadDataFromDcache.forward_mshr := io.forward_mshr
764  // s2_loadDataFromDcache.forwardData_mshr := io.forwardData_mshr
765  // s2_loadDataFromDcache.forward_result_valid := io.forward_result_valid
766  // io.loadDataFromDcache := RegEnable(s2_loadDataFromDcache, io.in.valid)
767  io.loadDataFromDcache.respDcacheData := io.dcacheResp.bits.data_delayed
768  io.loadDataFromDcache.forwardMask := RegEnable(forwardMask, io.in.valid)
769  io.loadDataFromDcache.forwardData := RegEnable(forwardData, io.in.valid)
770  io.loadDataFromDcache.uop := RegEnable(io.out.bits.uop, io.in.valid)
771  io.loadDataFromDcache.addrOffset := RegEnable(s2_paddr(2, 0), io.in.valid)
772  // forward D or mshr
773  io.loadDataFromDcache.forward_D := RegEnable(io.forward_D, io.in.valid)
774  io.loadDataFromDcache.forwardData_D := RegEnable(io.forwardData_D, io.in.valid)
775  io.loadDataFromDcache.forward_mshr := RegEnable(io.forward_mshr, io.in.valid)
776  io.loadDataFromDcache.forwardData_mshr := RegEnable(io.forwardData_mshr, io.in.valid)
777  io.loadDataFromDcache.forward_result_valid := RegEnable(io.forward_result_valid, io.in.valid)
778
779  io.s2_can_replay_from_fetch := !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
780  // if forward fail, replay this inst from fetch
781  val debug_forwardFailReplay = s2_forward_fail && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
782  // if ld-ld violation is detected, replay from this inst from fetch
783  val debug_ldldVioReplay = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
784  // io.out.bits.uop.ctrl.replayInst := false.B
785
786  io.out.bits.mmio := s2_mmio
787  io.out.bits.uop.ctrl.flushPipe := io.sentFastUop && s2_mmio // remove io.sentFastUop
788  io.out.bits.uop.cf.exceptionVec := s2_exception_vec // cache error not included
789
790  // For timing reasons, sometimes we can not let
791  // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward
792  // We use io.dataForwarded instead. It means:
793  // 1. Forward logic have prepared all data needed,
794  //    and dcache query is no longer needed.
795  // 2. ... or data cache tag error is detected, this kind of inst
796  //    will not update miss queue. That is to say, if miss, that inst
797  //    may not be refilled
798  // Such inst will be writebacked from load queue.
799  io.dataForwarded := s2_cache_miss && !s2_exception &&
800    (fullForward || RegNext(io.csrCtrl.cache_error_enable) && s2_cache_tag_error)
801  // io.out.bits.forwardX will be send to lq
802  io.out.bits.forwardMask := forwardMask
803  // data from dcache is not included in io.out.bits.forwardData
804  io.out.bits.forwardData := forwardData
805  io.out.bits.handledByMSHR := s2_cache_handled
806
807  io.in.ready := io.out.ready || !io.in.valid
808
809  // Generate replay signal caused by:
810  // * st-ld violation check
811  // * tlb miss
812  // * dcache replay
813  // * forward data invalid
814  // * dcache miss
815  io.out.bits.replayInfo.cause(LoadReplayCauses.waitStore) := s2_wait_store && !s2_mmio && !s2_is_prefetch
816  io.out.bits.replayInfo.cause(LoadReplayCauses.tlbMiss) := s2_tlb_miss
817  io.out.bits.replayInfo.cause(LoadReplayCauses.schedError) := (io.in.bits.replayInfo.cause(LoadReplayCauses.schedError) || s2_schedError) && !s2_mmio && !s2_is_prefetch
818  io.out.bits.replayInfo.cause(LoadReplayCauses.bankConflict) := io.dcacheBankConflict && !s2_mmio && !s2_is_prefetch
819  io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheMiss) := io.out.bits.miss
820  if (EnableFastForward) {
821    io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheReplay) := s2_cache_replay && !s2_is_prefetch && !s2_mmio && !s2_exception && !fullForward
822  }else {
823    io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheReplay) := s2_cache_replay && !s2_is_prefetch && !s2_mmio && !s2_exception && !io.dataForwarded
824  }
825  io.out.bits.replayInfo.cause(LoadReplayCauses.forwardFail) := s2_data_invalid && !s2_mmio && !s2_is_prefetch
826  io.out.bits.replayInfo.cause(LoadReplayCauses.rarReject) := s2_rarReject && !s2_mmio && !s2_is_prefetch && !s2_exception
827  io.out.bits.replayInfo.cause(LoadReplayCauses.rawReject) := s2_rawReject && !s2_mmio && !s2_is_prefetch && !s2_exception
828  io.out.bits.replayInfo.canForwardFullData := io.dataForwarded
829  io.out.bits.replayInfo.dataInvalidSqIdx := io.dataInvalidSqIdx
830  io.out.bits.replayInfo.addrInvalidSqIdx := io.addrInvalidSqIdx // io.in.bits.uop.sqIdx - io.oracleMDPQuery.resp.distance // io.addrInvalidSqIdx
831  io.out.bits.replayInfo.replayCarry := io.dcacheResp.bits.replayCarry
832  io.out.bits.replayInfo.missMSHRId := io.dcacheResp.bits.mshr_id
833  io.out.bits.replayInfo.dataInLastBeat := io.in.bits.paddr(log2Up(refillBytes))
834  io.out.bits.replayInfo.debug := io.in.bits.uop.debugInfo
835
836  // To be removed
837  val s2_need_replay_from_rs = WireInit(false.B)
838  // s2_cache_replay is quite slow to generate, send it separately to LQ
839  if (EnableFastForward) {
840    io.s2_dcache_require_replay := s2_cache_replay && !fullForward
841  } else {
842    io.s2_dcache_require_replay := s2_cache_replay &&
843      s2_need_replay_from_rs &&
844      !io.dataForwarded &&
845      !s2_is_prefetch &&
846      io.out.bits.miss
847  }
848
849  XSPerfAccumulate("in_valid", io.in.valid)
850  XSPerfAccumulate("in_fire", io.in.fire)
851  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
852  XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss)
853  XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue)
854  XSPerfAccumulate("full_forward", io.in.valid && fullForward)
855  XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward)
856  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
857  XSPerfAccumulate("prefetch", io.in.fire && s2_is_prefetch)
858  XSPerfAccumulate("prefetch_ignored", io.in.fire && s2_is_prefetch && s2_cache_replay) // ignore prefetch for mshr full / miss req port conflict
859  XSPerfAccumulate("prefetch_miss", io.in.fire && s2_is_prefetch && s2_cache_miss) // prefetch req miss in l1
860  XSPerfAccumulate("prefetch_hit", io.in.fire && s2_is_prefetch && !s2_cache_miss) // prefetch req hit in l1
861  // prefetch a missed line in l1, and l1 accepted it
862  XSPerfAccumulate("prefetch_accept", io.in.fire && s2_is_prefetch && s2_cache_miss && !s2_cache_replay)
863}
864
865class LoadUnit(implicit p: Parameters) extends XSModule
866  with HasLoadHelper
867  with HasPerfEvents
868  with HasDCacheParameters
869  with HasCircularQueuePtrHelper
870{
871  val io = IO(new Bundle() {
872    val loadIn = Flipped(Decoupled(new ExuInput))
873    val loadOut = Decoupled(new ExuOutput)
874    val rsIdx = Input(UInt())
875    val redirect = Flipped(ValidIO(new Redirect))
876    val isFirstIssue = Input(Bool())
877    val dcache = new DCacheLoadIO
878    val sbuffer = new LoadForwardQueryIO
879    val lsq = new LoadToLsqIO
880    val tlDchannel = Input(new DcacheToLduForwardIO)
881    val forward_mshr = Flipped(new LduToMissqueueForwardIO)
882    val refill = Flipped(ValidIO(new Refill))
883    val fastUop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1, send to RS in load_s2
884    val trigger = Vec(3, new LoadUnitTriggerIO)
885
886    val tlb = new TlbRequestIO(2)
887    val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now
888
889    // provide prefetch info
890    val prefetch_train = ValidIO(new LdPrefetchTrainBundle())
891
892    // hardware prefetch to l1 cache req
893    val prefetch_req = Flipped(ValidIO(new L1PrefetchReq))
894
895    // load to load fast path
896    val fastpathOut = Output(new LoadToLoadIO)
897    val fastpathIn = Input(new LoadToLoadIO)
898    val loadFastMatch = Input(Bool())
899    val loadFastImm = Input(UInt(12.W))
900
901    // rs feedback
902    val feedbackFast = ValidIO(new RSFeedback) // stage 2
903    val feedbackSlow = ValidIO(new RSFeedback) // stage 3
904
905    // load ecc
906    val s3_delayedLoadError = Output(Bool()) // load ecc error
907    // Note that io.s3_delayed_load_error and io.lsq.s3_delayed_load_error is different
908
909    // load unit ctrl
910    val csrCtrl = Flipped(new CustomCSRCtrlIO)
911
912    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))    // load replay
913    val replay = Flipped(Decoupled(new LsPipelineBundle))
914    val debug_ls = Output(new DebugLsInfoBundle)
915    val s2IsPointerChasing = Output(Bool()) // provide right pc for hw prefetch
916    val lqReplayFull = Input(Bool())
917
918    // Load fast replay path
919    val fastReplayIn = Flipped(Decoupled(new LqWriteBundle))
920    val fastReplayOut = Decoupled(new LqWriteBundle)
921
922    val l2Hint = Input(Valid(new L2ToL1Hint))
923  })
924
925  val load_s0 = Module(new LoadUnit_S0)
926  val load_s1 = Module(new LoadUnit_S1)
927  val load_s2 = Module(new LoadUnit_S2)
928
929  // load s0
930  load_s0.io.in <> io.loadIn
931  load_s0.io.dtlbReq <> io.tlb.req
932  load_s0.io.dcacheReq <> io.dcache.req
933  load_s0.io.rsIdx := io.rsIdx
934  load_s0.io.isFirstIssue <> io.isFirstIssue
935  load_s0.io.s0_kill := false.B
936  load_s0.io.replay <> io.replay
937  // hareware prefetch to l1
938  load_s0.io.prefetch_in <> io.prefetch_req
939  io.dcache.replacementUpdated := load_s0.io.replacementUpdated
940  load_s0.io.fastReplay <> io.fastReplayIn
941
942  // we try pointerchasing if lfsrc_l2lForward_select condition is satisfied
943  val s0_tryPointerChasing = load_s0.io.l2lForward_select
944  val s0_pointerChasingVAddr = io.fastpathIn.data(5, 0) +& io.loadFastImm(5, 0)
945  load_s0.io.fastpath.valid := io.fastpathIn.valid
946  load_s0.io.fastpath.data := Cat(io.fastpathIn.data(XLEN-1, 6), s0_pointerChasingVAddr(5,0))
947
948  val s1_data = PipelineConnect(load_s0.io.out, load_s1.io.in, true.B,
949    load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect) && !s0_tryPointerChasing).get
950
951  // load s1
952  // update s1_kill when any source has valid request
953  load_s1.io.s1_kill := RegEnable(load_s0.io.s0_kill, false.B, io.loadIn.valid || io.replay.valid || io.fastpathIn.valid || load_s0.io.fastReplay.valid)
954  io.tlb.req_kill := load_s1.io.s1_kill
955  load_s1.io.dtlbResp <> io.tlb.resp
956  load_s1.io.lsuPAddr <> io.dcache.s1_paddr_dup_lsu
957  load_s1.io.dcachePAddr <> io.dcache.s1_paddr_dup_dcache
958  load_s1.io.dcacheKill <> io.dcache.s1_kill
959  load_s1.io.sbuffer <> io.sbuffer
960  load_s1.io.lsq <> io.lsq.forward
961  load_s1.io.csrCtrl <> io.csrCtrl
962  load_s1.io.reExecuteQuery := io.reExecuteQuery
963
964  // when S0 has opportunity to try pointerchasing, make sure it truely goes to S1
965  // which is S0's out is ready and dcache is ready
966  val s0_doTryPointerChasing = s0_tryPointerChasing && load_s0.io.out.ready && load_s0.io.dcacheReq.ready
967  val s1_tryPointerChasing = RegNext(s0_doTryPointerChasing, false.B)
968  val s1_pointerChasingVAddr = RegEnable(s0_pointerChasingVAddr, s0_doTryPointerChasing)
969  val cancelPointerChasing = WireInit(false.B)
970  if (EnableLoadToLoadForward) {
971    // Sometimes, we need to cancel the load-load forwarding.
972    // These can be put at S0 if timing is bad at S1.
973    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
974    val addressMisMatch = s1_pointerChasingVAddr(6) || RegEnable(io.loadFastImm(11, 6).orR, s0_doTryPointerChasing)
975    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
976    val addressNotAligned = s1_pointerChasingVAddr(2, 0).orR
977    val fuOpTypeIsNotLd = io.loadIn.bits.uop.ctrl.fuOpType =/= LSUOpType.ld
978    // Case 2: this is not a valid load-load pair
979    val notFastMatch = RegEnable(!io.loadFastMatch, s0_tryPointerChasing)
980    // Case 3: this load-load uop is cancelled
981    val isCancelled = !io.loadIn.valid
982    when (s1_tryPointerChasing) {
983      cancelPointerChasing := addressMisMatch || addressNotAligned || fuOpTypeIsNotLd || notFastMatch || isCancelled
984      load_s1.io.in.bits.uop := io.loadIn.bits.uop
985      load_s1.io.in.bits.rsIdx := io.rsIdx
986      val spec_vaddr = s1_data.vaddr
987      val vaddr = Cat(spec_vaddr(VAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W))
988      load_s1.io.in.bits.vaddr := vaddr
989      load_s1.io.in.bits.isFirstIssue := io.isFirstIssue
990      // We need to replace vaddr(5, 3).
991      val spec_paddr = io.tlb.resp.bits.paddr(0)
992      load_s1.io.dtlbResp.bits.paddr.foreach(_ := Cat(spec_paddr(PAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W)))
993      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
994      load_s1.io.in.bits.uop.debugInfo.tlbFirstReqTime := GTimer()
995      load_s1.io.in.bits.uop.debugInfo.tlbRespTime := GTimer()
996    }
997    when (cancelPointerChasing) {
998      load_s1.io.s1_kill := true.B
999    }.otherwise {
1000      load_s0.io.s0_kill := s1_tryPointerChasing && !io.replay.fire && !load_s0.io.fastReplay.fire
1001      when (s1_tryPointerChasing) {
1002        io.loadIn.ready := true.B
1003      }
1004    }
1005
1006    XSPerfAccumulate("load_to_load_forward", s1_tryPointerChasing && !cancelPointerChasing)
1007    XSPerfAccumulate("load_to_load_forward_try", s1_tryPointerChasing)
1008    XSPerfAccumulate("load_to_load_forward_fail", cancelPointerChasing)
1009    XSPerfAccumulate("load_to_load_forward_fail_cancelled", cancelPointerChasing && isCancelled)
1010    XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", cancelPointerChasing && !isCancelled && notFastMatch)
1011    XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",
1012      cancelPointerChasing && !isCancelled && !notFastMatch && fuOpTypeIsNotLd)
1013    XSPerfAccumulate("load_to_load_forward_fail_addr_align",
1014      cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && addressNotAligned)
1015    XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",
1016      cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && !addressNotAligned && addressMisMatch)
1017  }
1018  PipelineConnect(load_s1.io.out, load_s2.io.in, true.B,
1019    load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect) || cancelPointerChasing)
1020
1021  val (forward_D, forwardData_D) = io.tlDchannel.forward(load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel, load_s1.io.out.bits.mshrid, load_s1.io.out.bits.paddr)
1022
1023  io.forward_mshr.valid := load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel
1024  io.forward_mshr.mshrid := load_s1.io.out.bits.mshrid
1025  io.forward_mshr.paddr := load_s1.io.out.bits.paddr
1026  val (forward_result_valid, forward_mshr, forwardData_mshr) = io.forward_mshr.forward()
1027
1028  XSPerfAccumulate("successfully_forward_channel_D", forward_D && forward_result_valid)
1029  XSPerfAccumulate("successfully_forward_mshr", forward_mshr && forward_result_valid)
1030
1031  // load s2
1032  load_s2.io.redirect <> io.redirect
1033  load_s2.io.forward_D := forward_D
1034  load_s2.io.forwardData_D := forwardData_D
1035  load_s2.io.forward_result_valid := forward_result_valid
1036  load_s2.io.dcacheBankConflict <> io.dcache.s2_bank_conflict
1037  load_s2.io.forward_mshr := forward_mshr
1038  load_s2.io.forwardData_mshr := forwardData_mshr
1039  io.s2IsPointerChasing := RegEnable(s1_tryPointerChasing && !cancelPointerChasing, load_s1.io.out.fire)
1040  io.prefetch_train.bits.fromLsPipelineBundle(load_s2.io.in.bits)
1041  // override miss bit
1042  io.prefetch_train.bits.miss := io.dcache.resp.bits.miss
1043  io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch
1044  io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access
1045  io.prefetch_train.valid := load_s2.io.in.fire && !load_s2.io.out.bits.mmio && !load_s2.io.in.bits.tlbMiss
1046  io.dcache.s2_kill := load_s2.io.dcache_kill // to kill mmio resp which are redirected
1047  if (env.FPGAPlatform)
1048    io.dcache.s2_pc := DontCare
1049  else
1050    io.dcache.s2_pc := load_s2.io.out.bits.uop.cf.pc
1051  load_s2.io.dcacheResp <> io.dcache.resp
1052  load_s2.io.pmpResp <> io.pmp
1053  load_s2.io.static_pm := RegNext(io.tlb.resp.bits.static_pm)
1054  load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData
1055  load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask
1056  load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2
1057  load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid
1058  load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid
1059  load_s2.io.lsq.addrInvalid <> io.lsq.forward.addrInvalid
1060  load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData
1061  load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask
1062  load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2
1063  load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false
1064  load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid
1065  load_s2.io.sbuffer.addrInvalid := DontCare // useless
1066  load_s2.io.dataInvalidSqIdx <> io.lsq.forward.dataInvalidSqIdx // provide dataInvalidSqIdx to make wakeup faster
1067  load_s2.io.addrInvalidSqIdx <> io.lsq.forward.addrInvalidSqIdx // provide addrInvalidSqIdx to make wakeup faster
1068  load_s2.io.csrCtrl <> io.csrCtrl
1069  load_s2.io.sentFastUop := io.fastUop.valid
1070  load_s2.io.reExecuteQuery := io.reExecuteQuery
1071  load_s2.io.loadLoadViolationQueryReq <> io.lsq.loadLoadViolationQuery.req
1072  load_s2.io.storeLoadViolationQueryReq <> io.lsq.storeLoadViolationQuery.req
1073  load_s2.io.feedbackFast <> io.feedbackFast
1074  load_s2.io.lqReplayFull <> io.lqReplayFull
1075  load_s2.io.l2Hint <> io.l2Hint
1076
1077  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
1078  val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.s0_sqIdx.value, StoreQueueSize))
1079  // to enable load-load, sqIdxMask must be calculated based on loadIn.uop
1080  // If the timing here is not OK, load-load forwarding has to be disabled.
1081  // Or we calculate sqIdxMask at RS??
1082  io.lsq.forward.sqIdxMask := sqIdxMaskReg
1083  if (EnableLoadToLoadForward) {
1084    when (s1_tryPointerChasing) {
1085      io.lsq.forward.sqIdxMask := UIntToMask(io.loadIn.bits.uop.sqIdx.value, StoreQueueSize)
1086    }
1087  }
1088
1089  // // use s2_hit_way to select data received in s1
1090  // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data))
1091  // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data)
1092
1093  // now io.fastUop.valid is sent to RS in load_s2
1094  // val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr)
1095  // val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side
1096
1097  // never fast wakeup
1098  val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr)
1099  val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side
1100
1101  io.fastUop.valid := RegNext(
1102      !io.dcache.s1_disable_fast_wakeup &&  // load fast wakeup should be disabled when dcache data read is not ready
1103      load_s1.io.in.valid && // valid load request
1104      !load_s1.io.s1_kill && // killed by load-load forwarding
1105      !load_s1.io.dtlbResp.bits.fast_miss && // not mmio or tlb miss, pf / af not included here
1106      !io.lsq.forward.dataInvalidFast // forward failed
1107    ) &&
1108    !RegNext(load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) &&
1109    (load_s2.io.in.valid && s2_dcache_hit && !load_s2.io.out.bits.replayInfo.needReplay())
1110  io.fastUop.bits := RegNext(load_s1.io.out.bits.uop)
1111
1112  XSDebug(load_s0.io.out.valid,
1113    p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " +
1114    p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n")
1115  XSDebug(load_s1.io.out.valid,
1116    p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
1117    p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n")
1118
1119  // load s2
1120  load_s2.io.out.ready := true.B
1121  val s2_loadOutValid = load_s2.io.out.valid
1122  // generate duplicated load queue data wen
1123  val s2_loadValidVec = RegInit(0.U(6.W))
1124  val s2_loadLeftFire = load_s1.io.out.valid && load_s2.io.in.ready
1125  // val write_lq_safe = load_s2.io.write_lq_safe
1126  s2_loadValidVec := 0x0.U(6.W)
1127  when (s2_loadLeftFire && !load_s1.io.out.bits.isHWPrefetch) { s2_loadValidVec := 0x3f.U(6.W) } // TODO: refactor me
1128  when (load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) { s2_loadValidVec := 0x0.U(6.W) }
1129  assert(RegNext((load_s2.io.in.valid === s2_loadValidVec(0)) || RegNext(load_s1.io.out.bits.isHWPrefetch)))
1130
1131  // load s3
1132  // writeback to LSQ
1133  // Current dcache use MSHR
1134  // Load queue will be updated at s2 for both hit/miss int/fp load
1135  val s3_loadOutBits = RegEnable(load_s2.io.out.bits, s2_loadOutValid)
1136  val s3_loadOutValid = RegNext(s2_loadOutValid) && !RegNext(load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect))
1137  val s3_fast_replay = WireInit(false.B)
1138  io.lsq.loadIn.valid := s3_loadOutValid && (!s3_fast_replay || !io.fastReplayOut.ready)
1139  io.lsq.loadIn.bits := s3_loadOutBits
1140
1141  // s3 load fast replay
1142  io.fastReplayOut.valid := s3_loadOutValid && s3_fast_replay && !s3_loadOutBits.uop.robIdx.needFlush(io.redirect)
1143  io.fastReplayOut.bits := s3_loadOutBits
1144
1145
1146  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1147
1148  // make chisel happy
1149  val s3_loadValidVec = Reg(UInt(6.W))
1150  s3_loadValidVec := s2_loadValidVec
1151  io.lsq.loadIn.bits.lqDataWenDup := s3_loadValidVec.asBools
1152
1153  io.lsq.loadIn.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated
1154
1155  // s2_dcache_require_replay signal will be RegNexted, then used in s3
1156  val s3_dcacheRequireReplay = RegNext(load_s2.io.s2_dcache_require_replay)
1157  val s3_delayedLoadError =
1158    if (EnableAccurateLoadError) {
1159      io.dcache.resp.bits.error_delayed && RegNext(io.csrCtrl.cache_error_enable)
1160    } else {
1161      WireInit(false.B)
1162    }
1163  val s3_canReplayFromFetch = RegNext(load_s2.io.s2_can_replay_from_fetch)
1164  io.s3_delayedLoadError := false.B // s3_delayedLoadError
1165  io.lsq.loadIn.bits.dcacheRequireReplay := s3_dcacheRequireReplay
1166
1167
1168  val s3_vpMatchInvalid = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid)
1169  val s3_ldld_replayFromFetch =
1170    io.lsq.loadLoadViolationQuery.resp.valid &&
1171    io.lsq.loadLoadViolationQuery.resp.bits.replayFromFetch &&
1172    RegNext(io.csrCtrl.ldld_vio_check_enable)
1173
1174  // write to rob and writeback bus
1175  val s3_replayInfo = s3_loadOutBits.replayInfo
1176  val s3_replayInst = s3_vpMatchInvalid || s3_ldld_replayFromFetch
1177  val s3_selReplayCause = PriorityEncoderOH(s3_replayInfo.cause.asUInt)
1178  dontTouch(s3_selReplayCause) // for debug
1179  val s3_forceReplay = s3_selReplayCause(LoadReplayCauses.schedError) ||
1180                       s3_selReplayCause(LoadReplayCauses.tlbMiss) ||
1181                       s3_selReplayCause(LoadReplayCauses.waitStore)
1182
1183  val s3_exception = ExceptionNO.selectByFu(s3_loadOutBits.uop.cf.exceptionVec, lduCfg).asUInt.orR
1184  when ((s3_exception || s3_delayedLoadError || s3_replayInst) && !s3_forceReplay) {
1185    io.lsq.loadIn.bits.replayInfo.cause := 0.U.asTypeOf(s3_replayInfo.cause.cloneType)
1186  } .otherwise {
1187    io.lsq.loadIn.bits.replayInfo.cause := VecInit(s3_selReplayCause.asBools)
1188  }
1189  dontTouch(io.lsq.loadIn.bits.replayInfo.cause)
1190
1191
1192
1193  // Int load, if hit, will be writebacked at s2
1194  val hitLoadOut = Wire(Valid(new ExuOutput))
1195  hitLoadOut.valid := s3_loadOutValid && !io.lsq.loadIn.bits.replayInfo.needReplay() && !s3_loadOutBits.mmio
1196  hitLoadOut.bits.uop := s3_loadOutBits.uop
1197  hitLoadOut.bits.uop.cf.exceptionVec(loadAccessFault) := s3_delayedLoadError && !s3_loadOutBits.tlbMiss  ||
1198                                                          s3_loadOutBits.uop.cf.exceptionVec(loadAccessFault)
1199  hitLoadOut.bits.uop.ctrl.replayInst := s3_replayInst
1200  hitLoadOut.bits.data := s3_loadOutBits.data
1201  hitLoadOut.bits.redirectValid := false.B
1202  hitLoadOut.bits.redirect := DontCare
1203  hitLoadOut.bits.debug.isMMIO := s3_loadOutBits.mmio
1204  hitLoadOut.bits.debug.isPerfCnt := false.B
1205  hitLoadOut.bits.debug.paddr := s3_loadOutBits.paddr
1206  hitLoadOut.bits.debug.vaddr := s3_loadOutBits.vaddr
1207  hitLoadOut.bits.fflags := DontCare
1208
1209  when (s3_forceReplay) {
1210    hitLoadOut.bits.uop.cf.exceptionVec := 0.U.asTypeOf(s3_loadOutBits.uop.cf.exceptionVec.cloneType)
1211  }
1212
1213  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1214
1215  io.lsq.loadIn.bits.uop := hitLoadOut.bits.uop
1216
1217  val s3_needRelease = s3_exception || io.lsq.loadIn.bits.replayInfo.needReplay()
1218  io.lsq.loadLoadViolationQuery.preReq := load_s1.io.out.valid
1219  io.lsq.loadLoadViolationQuery.release := s3_needRelease
1220  io.lsq.storeLoadViolationQuery.preReq := load_s1.io.out.valid
1221  io.lsq.storeLoadViolationQuery.release := s3_needRelease
1222
1223  // feedback slow
1224  s3_fast_replay := (RegNext(load_s2.io.s2_dcache_require_fast_replay) ||
1225                    (s3_loadOutBits.replayInfo.cause(LoadReplayCauses.dcacheMiss) && io.l2Hint.valid && io.l2Hint.bits.sourceId === s3_loadOutBits.replayInfo.missMSHRId)) &&
1226                    !s3_exception
1227  val s3_need_feedback = !s3_loadOutBits.isLoadReplay && !(s3_fast_replay && io.fastReplayOut.ready)
1228
1229  //
1230  io.feedbackSlow.valid := s3_loadOutValid && !s3_loadOutBits.uop.robIdx.needFlush(io.redirect) && s3_need_feedback
1231  io.feedbackSlow.bits.hit := !io.lsq.loadIn.bits.replayInfo.needReplay() || io.lsq.loadIn.ready
1232  io.feedbackSlow.bits.flushState := s3_loadOutBits.ptwBack
1233  io.feedbackSlow.bits.rsIdx := s3_loadOutBits.rsIdx
1234  io.feedbackSlow.bits.sourceType := RSFeedbackType.lrqFull
1235  io.feedbackSlow.bits.dataInvalidSqIdx := DontCare
1236
1237  val s3_loadWbMeta = Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.loadOut.bits)
1238  // data from load queue refill
1239  val s3_loadDataFromLQ = io.lsq.ldRawData
1240  val s3_rdataLQ = s3_loadDataFromLQ.mergedData()
1241  val s3_rdataSelLQ = LookupTree(s3_loadDataFromLQ.addrOffset, List(
1242    "b000".U -> s3_rdataLQ(63,  0),
1243    "b001".U -> s3_rdataLQ(63,  8),
1244    "b010".U -> s3_rdataLQ(63, 16),
1245    "b011".U -> s3_rdataLQ(63, 24),
1246    "b100".U -> s3_rdataLQ(63, 32),
1247    "b101".U -> s3_rdataLQ(63, 40),
1248    "b110".U -> s3_rdataLQ(63, 48),
1249    "b111".U -> s3_rdataLQ(63, 56)
1250  ))
1251  val s3_rdataPartialLoadLQ = rdataHelper(s3_loadDataFromLQ.uop, s3_rdataSelLQ)
1252
1253  // data from dcache hit
1254  val s3_loadDataFromDcache = load_s2.io.loadDataFromDcache
1255  val s3_rdataDcache = s3_loadDataFromDcache.mergedData()
1256  val s3_rdataSelDcache = LookupTree(s3_loadDataFromDcache.addrOffset, List(
1257    "b000".U -> s3_rdataDcache(63,  0),
1258    "b001".U -> s3_rdataDcache(63,  8),
1259    "b010".U -> s3_rdataDcache(63, 16),
1260    "b011".U -> s3_rdataDcache(63, 24),
1261    "b100".U -> s3_rdataDcache(63, 32),
1262    "b101".U -> s3_rdataDcache(63, 40),
1263    "b110".U -> s3_rdataDcache(63, 48),
1264    "b111".U -> s3_rdataDcache(63, 56)
1265  ))
1266  val s3_rdataPartialLoadDcache = rdataHelper(s3_loadDataFromDcache.uop, s3_rdataSelDcache)
1267
1268  // FIXME: add 1 cycle delay ?
1269  io.loadOut.bits := s3_loadWbMeta
1270  io.loadOut.bits.data := Mux(hitLoadOut.valid, s3_rdataPartialLoadDcache, s3_rdataPartialLoadLQ)
1271  io.loadOut.valid := hitLoadOut.valid && !hitLoadOut.bits.uop.robIdx.needFlush(io.redirect) ||
1272                    io.lsq.loadOut.valid && !io.lsq.loadOut.bits.uop.robIdx.needFlush(io.redirect) && !hitLoadOut.valid
1273
1274  io.lsq.loadOut.ready := !hitLoadOut.valid
1275
1276  // fast load to load forward
1277  io.fastpathOut.valid := hitLoadOut.valid // for debug only
1278  io.fastpathOut.data := s3_loadDataFromDcache.mergedData() // fastpath is for ld only
1279
1280   // trigger
1281  val lastValidData = RegNext(RegEnable(io.loadOut.bits.data, io.loadOut.fire))
1282  val hitLoadAddrTriggerHitVec = Wire(Vec(3, Bool()))
1283  val lqLoadAddrTriggerHitVec = io.lsq.trigger.lqLoadAddrTriggerHitVec
1284  (0 until 3).map{i => {
1285    val tdata2 = RegNext(io.trigger(i).tdata2)
1286    val matchType = RegNext(io.trigger(i).matchType)
1287    val tEnable = RegNext(io.trigger(i).tEnable)
1288
1289    hitLoadAddrTriggerHitVec(i) := TriggerCmp(RegNext(load_s2.io.out.bits.vaddr), tdata2, matchType, tEnable)
1290    io.trigger(i).addrHit := Mux(hitLoadOut.valid, hitLoadAddrTriggerHitVec(i), lqLoadAddrTriggerHitVec(i))
1291    io.trigger(i).lastDataHit := TriggerCmp(lastValidData, tdata2, matchType, tEnable)
1292  }}
1293  io.lsq.trigger.hitLoadAddrTriggerHitVec := hitLoadAddrTriggerHitVec
1294
1295  // FIXME: please move this part to LoadQueueReplay
1296  io.debug_ls := DontCare
1297  // io.debug_ls.s1.isBankConflict := load_s1.io.in.fire && (!load_s1.io.dcacheKill && load_s1.io.dcacheBankConflict)
1298  // io.debug_ls.s1.isLoadToLoadForward := load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing
1299  // io.debug_ls.s1.isTlbFirstMiss := io.tlb.resp.valid && io.tlb.resp.bits.miss && io.tlb.resp.bits.debug.isFirstIssue
1300  // io.debug_ls.s1.isReplayFast := io.lsq.replayFast.valid && io.lsq.replayFast.needreplay
1301  // io.debug_ls.s1_robIdx := load_s1.io.in.bits.uop.robIdx.value
1302  // // s2
1303  // io.debug_ls.s2.isDcacheFirstMiss := load_s2.io.in.fire && load_s2.io.in.bits.isFirstIssue && load_s2.io.dcacheResp.bits.miss
1304  // io.debug_ls.s2.isForwardFail := load_s2.io.in.fire && load_s2.io.s2_forward_fail
1305  // io.debug_ls.s2.isReplaySlow := io.lsq.replaySlow.valid && io.lsq.replaySlow.needreplay
1306  // io.debug_ls.s2.isLoadReplayTLBMiss := io.lsq.replaySlow.valid && !io.lsq.replaySlow.tlb_hited
1307  // io.debug_ls.s2.isLoadReplayCacheMiss := io.lsq.replaySlow.valid && !io.lsq.replaySlow.cache_hited
1308  // io.debug_ls.replayCnt := DontCare
1309  // io.debug_ls.s2_robIdx := load_s2.io.in.bits.uop.robIdx.value
1310
1311  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1312  // hardware performance counter
1313  val perfEvents = Seq(
1314    ("load_s0_in_fire         ", load_s0.io.in.fire                                                                                                              ),
1315    ("load_to_load_forward    ", load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing                                                           ),
1316    ("stall_dcache            ", load_s0.io.out.valid && load_s0.io.out.ready && !load_s0.io.dcacheReq.ready                                                     ),
1317    ("load_s1_in_fire         ", load_s1.io.in.fire                                                                                                              ),
1318    ("load_s1_tlb_miss        ", load_s1.io.in.fire && load_s1.io.dtlbResp.bits.miss                                                                             ),
1319    ("load_s2_in_fire         ", load_s2.io.in.fire                                                                                                              ),
1320    ("load_s2_dcache_miss     ", load_s2.io.in.fire && load_s2.io.dcacheResp.bits.miss                                                                           ),
1321  )
1322  generatePerfEvent()
1323
1324  when(io.loadOut.fire){
1325    XSDebug("loadOut %x\n", io.loadOut.bits.uop.cf.pc)
1326  }
1327}
1328