xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision 98cfe81bc227fcb004cb17eeba2f56f63cf1dde9)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import utility._
24import xiangshan.ExceptionNO._
25import xiangshan._
26import xiangshan.backend.fu.PMPRespBundle
27import xiangshan.backend.fu.FuConfig.LduCfg
28import xiangshan.backend.rob.{DebugLsInfoBundle, RobPtr}
29import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput}
30import xiangshan.cache._
31import xiangshan.cache.dcache.ReplayCarry
32import xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp}
33import xiangshan.mem.mdp._
34
35class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters {
36  // mshr refill index
37  val missMSHRId = UInt(log2Up(cfg.nMissEntries).W)
38  // get full data from store queue and sbuffer
39  val canForwardFullData = Bool()
40  // wait for data from store inst's store queue index
41  val dataInvalidSqIdx = new SqPtr
42  // wait for address from store queue index
43  val addrInvalidSqIdx = new SqPtr
44  // replay carry
45  val replayCarry = new ReplayCarry
46  // data in last beat
47  val dataInLastBeat = Bool()
48  // replay cause
49  val cause = Vec(LoadReplayCauses.allCauses, Bool())
50  //
51  // performance debug information
52  val debug = new PerfDebugInfo
53
54  //
55  def tlbMiss       = cause(LoadReplayCauses.tlbMiss)
56  def waitStore     = cause(LoadReplayCauses.waitStore)
57  def schedError    = cause(LoadReplayCauses.schedError)
58  def rejectEnq     = cause(LoadReplayCauses.rejectEnq)
59  def dcacheMiss    = cause(LoadReplayCauses.dcacheMiss)
60  def bankConflict  = cause(LoadReplayCauses.bankConflict)
61  def dcacheReplay  = cause(LoadReplayCauses.dcacheReplay)
62  def forwardFail   = cause(LoadReplayCauses.forwardFail)
63
64  def forceReplay() = rejectEnq || schedError || waitStore || tlbMiss
65  def needReplay()  = cause.asUInt.orR
66}
67
68class LoadToReplayIO(implicit p: Parameters) extends XSBundle {
69  val req = ValidIO(new LqWriteBundle)
70  val resp = Input(UInt(log2Up(LoadQueueReplaySize).W))
71}
72
73class LoadToLsqIO(implicit p: Parameters) extends XSBundle {
74  val loadIn = DecoupledIO(new LqWriteBundle)
75  val loadOut = Flipped(DecoupledIO(new MemExuOutput))
76  val ldRawData = Input(new LoadDataFromLQBundle)
77  val forward = new PipeLoadForwardQueryIO
78  val storeLoadViolationQuery = new LoadViolationQueryIO
79  val loadLoadViolationQuery = new LoadViolationQueryIO
80  val trigger = Flipped(new LqTriggerIO)
81}
82
83class LoadToLoadIO(implicit p: Parameters) extends XSBundle {
84  // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
85  val data = UInt(XLEN.W)
86  val valid = Bool()
87}
88
89class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
90  val tdata2 = Input(UInt(64.W))
91  val matchType = Input(UInt(2.W))
92  val tEnable = Input(Bool()) // timing is calculated before this
93  val addrHit = Output(Bool())
94  val lastDataHit = Output(Bool())
95}
96
97// Load Pipeline Stage 0
98// Generate addr, use addr to query DCache and DTLB
99class LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasCircularQueuePtrHelper {
100  val io = IO(new Bundle() {
101    val in = Flipped(Decoupled(new MemExuInput))
102    val out = Decoupled(new LqWriteBundle)
103    val prefetch_in = Flipped(ValidIO(new L1PrefetchReq))
104    val dtlbReq = DecoupledIO(new TlbReq)
105    val dcacheReq = DecoupledIO(new DCacheWordReq)
106    val fastpath = Input(new LoadToLoadIO)
107    val s0_kill = Input(Bool())
108    // wire from lq to load pipeline
109    val replay = Flipped(Decoupled(new LsPipelineBundle))
110    val s0_sqIdx = Output(new SqPtr)
111    // l2l
112    val l2lForward_select = Output(Bool())
113  })
114  require(LoadPipelineWidth == backendParams.LduCnt)
115
116  val s0_vaddr = Wire(UInt(VAddrBits.W))
117  val s0_mask = Wire(UInt(8.W))
118  val s0_uop = Wire(new DynInst)
119  val s0_isFirstIssue = Wire(Bool())
120  val s0_rsIdx = Wire(UInt(log2Up(MemIQSizeMax).W))
121  val s0_sqIdx = Wire(new SqPtr)
122  val s0_tryFastpath = WireInit(false.B)
123  val s0_replayCarry = Wire(new ReplayCarry) // way info for way predict related logic
124
125  // default value
126  s0_replayCarry.valid := false.B
127  s0_replayCarry.real_way_en := 0.U
128  io.s0_sqIdx := s0_sqIdx
129
130  val s0_replayShouldWait = io.in.valid && isAfter(io.replay.bits.uop.robIdx, io.in.bits.uop.robIdx)
131  // load flow select/gen
132  //
133  // src0: load replayed by LSQ (io.replay)
134  // src1: hardware prefetch from prefetchor (high confidence) (io.prefetch)
135  // src2: int read / software prefetch first issue from RS (io.in)
136  // src3: vec read first issue from RS (TODO)
137  // src4: load try pointchaising when no issued or replayed load (io.fastpath)
138  // src5: hardware prefetch from prefetchor (high confidence) (io.prefetch)
139
140  // load flow source valid
141  val lfsrc0_loadReplay_valid = io.replay.valid && !s0_replayShouldWait
142  val lfsrc1_highconfhwPrefetch_valid = io.prefetch_in.valid && io.prefetch_in.bits.confidence > 0.U
143  val lfsrc2_intloadFirstIssue_valid = io.in.valid // int flow first issue or software prefetch
144  val lfsrc3_vecloadFirstIssue_valid = WireInit(false.B) // TODO
145  val lfsrc4_l2lForward_valid = io.fastpath.valid
146  val lfsrc5_lowconfhwPrefetch_valid = io.prefetch_in.valid && io.prefetch_in.bits.confidence === 0.U
147  dontTouch(lfsrc0_loadReplay_valid)
148  dontTouch(lfsrc1_highconfhwPrefetch_valid)
149  dontTouch(lfsrc2_intloadFirstIssue_valid)
150  dontTouch(lfsrc3_vecloadFirstIssue_valid)
151  dontTouch(lfsrc4_l2lForward_valid)
152  dontTouch(lfsrc5_lowconfhwPrefetch_valid)
153
154  // load flow source ready
155  val lfsrc_loadReplay_ready = WireInit(true.B)
156  val lfsrc_highconfhwPrefetch_ready = !lfsrc0_loadReplay_valid
157  val lfsrc_intloadFirstIssue_ready = !lfsrc0_loadReplay_valid &&
158    !lfsrc1_highconfhwPrefetch_valid
159  val lfsrc_vecloadFirstIssue_ready = !lfsrc0_loadReplay_valid &&
160    !lfsrc1_highconfhwPrefetch_valid &&
161    !lfsrc2_intloadFirstIssue_valid
162  val lfsrc_l2lForward_ready = !lfsrc0_loadReplay_valid &&
163    !lfsrc1_highconfhwPrefetch_valid &&
164    !lfsrc2_intloadFirstIssue_valid &&
165    !lfsrc3_vecloadFirstIssue_valid
166  val lfsrc_lowconfhwPrefetch_ready = !lfsrc0_loadReplay_valid &&
167    !lfsrc1_highconfhwPrefetch_valid &&
168    !lfsrc2_intloadFirstIssue_valid &&
169    !lfsrc3_vecloadFirstIssue_valid &&
170    !lfsrc4_l2lForward_valid
171  dontTouch(lfsrc_loadReplay_ready)
172  dontTouch(lfsrc_highconfhwPrefetch_ready)
173  dontTouch(lfsrc_intloadFirstIssue_ready)
174  dontTouch(lfsrc_vecloadFirstIssue_ready)
175  dontTouch(lfsrc_l2lForward_ready)
176  dontTouch(lfsrc_lowconfhwPrefetch_ready)
177
178  // load flow source select (OH)
179  val lfsrc_loadReplay_select = lfsrc0_loadReplay_valid && lfsrc_loadReplay_ready
180  val lfsrc_hwprefetch_select = lfsrc_highconfhwPrefetch_ready && lfsrc1_highconfhwPrefetch_valid ||
181    lfsrc_lowconfhwPrefetch_ready && lfsrc5_lowconfhwPrefetch_valid
182  val lfsrc_intloadFirstIssue_select = lfsrc_intloadFirstIssue_ready && lfsrc2_intloadFirstIssue_valid
183  val lfsrc_vecloadFirstIssue_select = lfsrc_vecloadFirstIssue_ready && lfsrc3_vecloadFirstIssue_valid
184  val lfsrc_l2lForward_select = lfsrc_l2lForward_ready && lfsrc4_l2lForward_valid
185  assert(!lfsrc_vecloadFirstIssue_select) // to be added
186  dontTouch(lfsrc_loadReplay_select)
187  dontTouch(lfsrc_hwprefetch_select)
188  dontTouch(lfsrc_intloadFirstIssue_select)
189  dontTouch(lfsrc_vecloadFirstIssue_select)
190  dontTouch(lfsrc_l2lForward_select)
191
192  io.l2lForward_select := lfsrc_l2lForward_select
193
194  // s0_valid == ture iff there is a valid load flow in load_s0
195  val s0_valid = lfsrc0_loadReplay_valid ||
196    lfsrc1_highconfhwPrefetch_valid ||
197    lfsrc2_intloadFirstIssue_valid ||
198    lfsrc3_vecloadFirstIssue_valid ||
199    lfsrc4_l2lForward_valid ||
200    lfsrc5_lowconfhwPrefetch_valid
201
202  // prefetch related ctrl signal
203  val isPrefetch = WireInit(false.B)
204  val isPrefetchRead = WireInit(s0_uop.fuOpType === LSUOpType.prefetch_r)
205  val isPrefetchWrite = WireInit(s0_uop.fuOpType === LSUOpType.prefetch_w)
206  val isHWPrefetch = lfsrc_hwprefetch_select
207
208  // query DTLB
209  io.dtlbReq.valid := s0_valid
210  // hw prefetch addr does not need to be translated, give tlb paddr
211  io.dtlbReq.bits.vaddr := Mux(lfsrc_hwprefetch_select, io.prefetch_in.bits.paddr, s0_vaddr)
212  io.dtlbReq.bits.cmd := Mux(isPrefetch,
213    Mux(isPrefetchWrite, TlbCmd.write, TlbCmd.read),
214    TlbCmd.read
215  )
216  io.dtlbReq.bits.size := LSUOpType.size(s0_uop.fuOpType)
217  io.dtlbReq.bits.kill := DontCare
218  io.dtlbReq.bits.memidx.is_ld := true.B
219  io.dtlbReq.bits.memidx.is_st := false.B
220  io.dtlbReq.bits.memidx.idx := s0_uop.lqIdx.value
221  io.dtlbReq.bits.debug.robIdx := s0_uop.robIdx
222  // hw prefetch addr does not need to be translated
223  io.dtlbReq.bits.no_translate := lfsrc_hwprefetch_select
224  io.dtlbReq.bits.debug.pc := s0_uop.pc
225  io.dtlbReq.bits.debug.isFirstIssue := s0_isFirstIssue
226
227  // query DCache
228  io.dcacheReq.valid := s0_valid
229  when (isPrefetchRead) {
230    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFR
231  }.elsewhen (isPrefetchWrite) {
232    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFW
233  }.otherwise {
234    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_XRD
235  }
236  io.dcacheReq.bits.addr := s0_vaddr
237  io.dcacheReq.bits.mask := s0_mask
238  io.dcacheReq.bits.data := DontCare
239  io.dcacheReq.bits.isFirstIssue := s0_isFirstIssue
240  when(isPrefetch) {
241    io.dcacheReq.bits.instrtype := DCACHE_PREFETCH_SOURCE.U
242  }.otherwise {
243    io.dcacheReq.bits.instrtype := LOAD_SOURCE.U
244  }
245  io.dcacheReq.bits.debug_robIdx := s0_uop.robIdx.value
246  io.dcacheReq.bits.replayCarry := s0_replayCarry
247
248  // TODO: update cache meta
249  io.dcacheReq.bits.id := DontCare
250
251  // assign default value
252  s0_uop := DontCare
253  // load flow priority mux
254  when(lfsrc_loadReplay_select) {
255    s0_vaddr := io.replay.bits.vaddr
256    s0_mask := genWmask(io.replay.bits.vaddr, io.replay.bits.uop.fuOpType(1, 0))
257    s0_uop := io.replay.bits.uop
258    s0_isFirstIssue := io.replay.bits.isFirstIssue
259    s0_rsIdx := io.replay.bits.rsIdx
260    s0_sqIdx := io.replay.bits.uop.sqIdx
261    s0_replayCarry := io.replay.bits.replayCarry
262    val replayUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.replay.bits.uop.fuOpType))
263    when (replayUopIsPrefetch) {
264      isPrefetch := true.B
265    }
266  }.elsewhen(lfsrc_hwprefetch_select) {
267    // vaddr based index for dcache
268    s0_vaddr := io.prefetch_in.bits.getVaddr()
269    s0_mask := 0.U
270    s0_uop := DontCare
271    s0_isFirstIssue := false.B
272    s0_rsIdx := DontCare
273    s0_sqIdx := DontCare
274    s0_replayCarry := DontCare
275    // ctrl signal
276    isPrefetch := true.B
277    isPrefetchRead := !io.prefetch_in.bits.is_store
278    isPrefetchWrite := io.prefetch_in.bits.is_store
279  }.elsewhen(lfsrc_intloadFirstIssue_select) {
280    val imm12 = io.in.bits.uop.imm(11, 0)
281    s0_vaddr := io.in.bits.src(0) + SignExt(imm12, VAddrBits)
282    s0_mask := genWmask(s0_vaddr, io.in.bits.uop.fuOpType(1,0))
283    s0_uop := io.in.bits.uop
284    s0_isFirstIssue := true.B
285    s0_rsIdx := io.in.bits.iqIdx
286    s0_sqIdx := io.in.bits.uop.sqIdx
287    val issueUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.in.bits.uop.fuOpType))
288    when (issueUopIsPrefetch) {
289      isPrefetch := true.B
290    }
291  }.otherwise {
292    if (EnableLoadToLoadForward) {
293      s0_tryFastpath := lfsrc_l2lForward_select
294      // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
295      s0_vaddr := io.fastpath.data
296      // Assume the pointer chasing is always ld.
297      s0_uop.fuOpType := LSUOpType.ld
298      s0_mask := genWmask(0.U, LSUOpType.ld)
299      // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing
300      // because these signals will be updated in S1
301      s0_isFirstIssue := true.B
302      s0_rsIdx := DontCare
303      s0_sqIdx := DontCare
304    }
305  }
306
307  // address align check
308  val addrAligned = LookupTree(s0_uop.fuOpType(1, 0), List(
309    "b00".U   -> true.B,                   //b
310    "b01".U   -> (s0_vaddr(0)    === 0.U), //h
311    "b10".U   -> (s0_vaddr(1, 0) === 0.U), //w
312    "b11".U   -> (s0_vaddr(2, 0) === 0.U)  //d
313  ))
314
315
316  // accept load flow if dcache ready (dtlb is always ready)
317  // TODO: prefetch need writeback to loadQueueFlag
318  io.out.valid := s0_valid && io.dcacheReq.ready && !io.s0_kill
319  io.out.bits := DontCare
320  io.out.bits.vaddr := s0_vaddr
321  io.out.bits.mask := s0_mask
322  io.out.bits.uop := s0_uop
323  io.out.bits.uop.exceptionVec(loadAddrMisaligned) := !addrAligned
324  io.out.bits.rsIdx := s0_rsIdx
325  io.out.bits.isFirstIssue := s0_isFirstIssue
326  io.out.bits.isPrefetch := isPrefetch
327  io.out.bits.isHWPrefetch := isHWPrefetch
328  io.out.bits.isLoadReplay := lfsrc_loadReplay_select
329  io.out.bits.mshrid := io.replay.bits.mshrid
330  io.out.bits.forward_tlDchannel := io.replay.valid && io.replay.bits.forward_tlDchannel
331  when(io.dtlbReq.valid && s0_isFirstIssue) {
332    io.out.bits.uop.debugInfo.tlbFirstReqTime := GTimer()
333  }.otherwise{
334    io.out.bits.uop.debugInfo.tlbFirstReqTime := s0_uop.debugInfo.tlbFirstReqTime
335  }
336  io.out.bits.sleepIndex := io.replay.bits.sleepIndex
337
338  // load flow source ready
339  // always accept load flow from load replay queue
340  // io.replay has highest priority
341  io.replay.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_loadReplay_select && !s0_replayShouldWait)
342
343  // accept load flow from rs when:
344  // 1) there is no lsq-replayed load
345  // 2) there is no high confidence prefetch request
346  io.in.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_intloadFirstIssue_select)
347
348  // for hw prefetch load flow feedback, to be added later
349  // io.prefetch_in.ready := lfsrc_hwprefetch_select
350
351  XSDebug(io.dcacheReq.fire,
352    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n"
353  )
354  XSPerfAccumulate("in_valid", io.in.valid)
355  XSPerfAccumulate("in_fire", io.in.fire)
356  XSPerfAccumulate("in_fire_first_issue", s0_valid && s0_isFirstIssue)
357  XSPerfAccumulate("lsq_fire_first_issue", io.replay.fire)
358  XSPerfAccumulate("ldu_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
359  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready)
360  XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready)
361  XSPerfAccumulate("addr_spec_success", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12))
362  XSPerfAccumulate("addr_spec_failed", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12))
363  XSPerfAccumulate("addr_spec_success_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.in.bits.isFirstIssue)
364  XSPerfAccumulate("addr_spec_failed_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.in.bits.isFirstIssue)
365  XSPerfAccumulate("forward_tlDchannel", io.out.bits.forward_tlDchannel)
366  XSPerfAccumulate("hardware_prefetch_fire", io.out.fire && lfsrc_hwprefetch_select)
367  XSPerfAccumulate("software_prefetch_fire", io.out.fire && isPrefetch && lfsrc_intloadFirstIssue_select)
368  XSPerfAccumulate("hardware_prefetch_blocked", io.prefetch_in.valid && !lfsrc_hwprefetch_select)
369  XSPerfAccumulate("hardware_prefetch_total", io.prefetch_in.valid)
370}
371
372// Load Pipeline Stage 1
373// TLB resp (send paddr to dcache)
374class LoadUnit_S1(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
375  val io = IO(new Bundle() {
376    val in = Flipped(Decoupled(new LqWriteBundle))
377    val s1_kill = Input(Bool())
378    val out = Decoupled(new LqWriteBundle)
379    val dtlbResp = Flipped(DecoupledIO(new TlbResp(2)))
380    val lsuPAddr = Output(UInt(PAddrBits.W))
381    val dcachePAddr = Output(UInt(PAddrBits.W))
382    val dcacheKill = Output(Bool())
383    val dcacheBankConflict = Input(Bool())
384    val fullForwardFast = Output(Bool())
385    val sbuffer = new LoadForwardQueryIO
386    val lsq = new PipeLoadForwardQueryIO
387    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))
388    val csrCtrl = Flipped(new CustomCSRCtrlIO)
389  })
390
391  val s1_uop = io.in.bits.uop
392  val s1_paddr_dup_lsu = io.dtlbResp.bits.paddr(0)
393  val s1_paddr_dup_dcache = io.dtlbResp.bits.paddr(1)
394  // af & pf exception were modified below.
395  val s1_exception = ExceptionNO.selectByFu(io.out.bits.uop.exceptionVec, LduCfg).asUInt.orR
396  val s1_tlb_miss = io.dtlbResp.bits.miss
397  val s1_mask = io.in.bits.mask
398  val s1_is_prefetch = io.in.bits.isPrefetch
399  val s1_is_hw_prefetch = io.in.bits.isHWPrefetch
400  val s1_is_sw_prefetch = s1_is_prefetch && !s1_is_hw_prefetch
401  val s1_bank_conflict = io.dcacheBankConflict
402
403  io.out.bits := io.in.bits // forwardXX field will be updated in s1
404
405  val s1_tlb_memidx = io.dtlbResp.bits.memidx
406  when(s1_tlb_memidx.is_ld && io.dtlbResp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === io.out.bits.uop.lqIdx.value) {
407    // printf("load idx = %d\n", s1_tlb_memidx.idx)
408    io.out.bits.uop.debugInfo.tlbRespTime := GTimer()
409  }
410
411  io.dtlbResp.ready := true.B
412
413  io.lsuPAddr := s1_paddr_dup_lsu
414  io.dcachePAddr := s1_paddr_dup_dcache
415  //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio
416  io.dcacheKill := s1_tlb_miss || s1_exception || io.s1_kill
417  // load forward query datapath
418  io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_prefetch)
419  io.sbuffer.vaddr := io.in.bits.vaddr
420  io.sbuffer.paddr := s1_paddr_dup_lsu
421  io.sbuffer.uop := s1_uop
422  io.sbuffer.sqIdx := s1_uop.sqIdx
423  io.sbuffer.mask := s1_mask
424  io.sbuffer.pc := s1_uop.pc // FIXME: remove it
425
426  io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_prefetch)
427  io.lsq.vaddr := io.in.bits.vaddr
428  io.lsq.paddr := s1_paddr_dup_lsu
429  io.lsq.uop := s1_uop
430  io.lsq.sqIdx := s1_uop.sqIdx
431  io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0
432  io.lsq.mask := s1_mask
433  io.lsq.pc := s1_uop.pc // FIXME: remove it
434
435  // st-ld violation query
436  val s1_schedError =  VecInit((0 until StorePipelineWidth).map(w => io.reExecuteQuery(w).valid &&
437                          isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) &&
438                          (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) &&
439                          (s1_mask & io.reExecuteQuery(w).bits.mask).orR)).asUInt.orR && !s1_tlb_miss
440
441  // Generate forwardMaskFast to wake up insts earlier
442  val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt
443  io.fullForwardFast := ((~forwardMaskFast).asUInt & s1_mask) === 0.U
444
445  io.out.valid := io.in.valid && !io.s1_kill
446  io.out.bits.paddr := s1_paddr_dup_lsu
447  io.out.bits.tlbMiss := s1_tlb_miss
448
449  // Generate replay signal caused by:
450  // * st-ld violation check
451  // * dcache bank conflict
452  io.out.bits.replayInfo.cause(LoadReplayCauses.schedError) := s1_schedError && !s1_is_sw_prefetch
453  io.out.bits.replayInfo.cause(LoadReplayCauses.bankConflict) := s1_bank_conflict && !s1_is_sw_prefetch
454  io.out.bits.replayInfo.debug := io.in.bits.uop.debugInfo
455
456  // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
457  // af & pf exception were modified
458  io.out.bits.uop.exceptionVec(loadPageFault) := io.dtlbResp.bits.excp(0).pf.ld
459  io.out.bits.uop.exceptionVec(loadAccessFault) := io.dtlbResp.bits.excp(0).af.ld
460  io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack
461  io.out.bits.rsIdx := io.in.bits.rsIdx
462
463  io.in.ready := !io.in.valid || io.out.ready
464
465  XSPerfAccumulate("in_valid", io.in.valid)
466  XSPerfAccumulate("in_fire", io.in.fire)
467  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
468  XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss)
469  XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue)
470  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
471}
472
473// Load Pipeline Stage 2
474// DCache resp
475class LoadUnit_S2(implicit p: Parameters) extends XSModule
476  with HasLoadHelper
477  with HasCircularQueuePtrHelper
478  with HasDCacheParameters
479{
480  val io = IO(new Bundle() {
481    val redirect = Flipped(Valid(new Redirect))
482    val in = Flipped(Decoupled(new LqWriteBundle))
483    val out = Decoupled(new LqWriteBundle)
484    val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp))
485    val pmpResp = Flipped(new PMPRespBundle())
486    val lsq = new LoadForwardQueryIO
487    val dataInvalidSqIdx = Input(new SqPtr)
488    val addrInvalidSqIdx = Input(new SqPtr)
489    val sbuffer = new LoadForwardQueryIO
490    val dataForwarded = Output(Bool())
491    val fullForward = Output(Bool())
492    val dcache_kill = Output(Bool())
493    val loadLoadViolationQueryReq = DecoupledIO(new LoadViolationQueryReq)
494    val storeLoadViolationQueryReq = DecoupledIO(new LoadViolationQueryReq)
495    val csrCtrl = Flipped(new CustomCSRCtrlIO)
496    val static_pm = Input(Valid(Bool())) // valid for static, bits for mmio
497    val loadDataFromDcache = Output(new LoadDataFromDcacheBundle)
498    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))
499    // forward tilelink D channel
500    val forward_D = Input(Bool())
501    val forwardData_D = Input(Vec(8, UInt(8.W)))
502    val sentFastUop = Input(Bool())
503    // forward mshr data
504    val forward_mshr = Input(Bool())
505    val forwardData_mshr = Input(Vec(8, UInt(8.W)))
506
507    // indicate whether forward tilelink D channel or mshr data is valid
508    val forward_result_valid = Input(Bool())
509
510    val feedbackFast = ValidIO(new RSFeedback)
511    val lqReplayFull = Input(Bool())
512
513    val s2_forward_fail = Output(Bool())
514    val s2_can_replay_from_fetch = Output(Bool()) // dirty code
515    val s2_dcache_require_replay = Output(Bool()) // dirty code
516  })
517
518  val pmp = WireInit(io.pmpResp)
519  when (io.static_pm.valid) {
520    pmp.ld := false.B
521    pmp.st := false.B
522    pmp.instr := false.B
523    pmp.mmio := io.static_pm.bits
524  }
525
526  val s2_is_prefetch = io.in.bits.isPrefetch
527  val s2_is_hw_prefetch = io.in.bits.isHWPrefetch
528
529  val forward_D_or_mshr_valid = io.forward_result_valid && (io.forward_D || io.forward_mshr)
530
531  // assert(!reset && io.forward_D && io.forward_mshr && io.in.valid && io.in.bits.forward_tlDchannel, "forward D and mshr at the same time")
532
533  // exception that may cause load addr to be invalid / illegal
534  //
535  // if such exception happen, that inst and its exception info
536  // will be force writebacked to rob
537  val s2_exception_vec = WireInit(io.in.bits.uop.exceptionVec)
538  s2_exception_vec(loadAccessFault) := io.in.bits.uop.exceptionVec(loadAccessFault) || pmp.ld
539  // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered)
540  when (s2_is_prefetch || io.in.bits.tlbMiss) {
541    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
542  }
543  val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR
544
545  // writeback access fault caused by ecc error / bus error
546  //
547  // * ecc data error is slow to generate, so we will not use it until load stage 3
548  // * in load stage 3, an extra signal io.load_error will be used to
549
550  // now cache ecc error will raise an access fault
551  // at the same time, error info (including error paddr) will be write to
552  // an customized CSR "CACHE_ERROR"
553  // if (EnableAccurateLoadError) {
554  //   io.s3_delayed_load_error := io.dcacheResp.bits.error_delayed &&
555  //     io.csrCtrl.cache_error_enable &&
556  //     RegNext(io.out.valid)
557  // } else {
558  //   io.s3_delayed_load_error := false.B
559  // }
560
561  val actually_mmio = pmp.mmio
562  val s2_uop = io.in.bits.uop
563  val s2_mask = io.in.bits.mask
564  val s2_paddr = io.in.bits.paddr
565  val s2_tlb_miss = io.in.bits.tlbMiss
566  val s2_mmio = !s2_is_prefetch && actually_mmio && !s2_exception && !s2_tlb_miss
567  val s2_cache_miss = io.dcacheResp.bits.miss && !forward_D_or_mshr_valid
568  val s2_cache_replay = io.dcacheResp.bits.replay && !forward_D_or_mshr_valid
569  val s2_cache_tag_error = RegNext(io.csrCtrl.cache_error_enable) && io.dcacheResp.bits.tag_error
570  val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid
571  val s2_wait_store = WireInit(false.B)
572  val s2_data_invalid = io.lsq.dataInvalid && !s2_exception
573  val s2_fullForward = WireInit(false.B)
574
575
576  io.s2_forward_fail := s2_forward_fail
577  io.dcache_kill := pmp.ld || pmp.mmio // move pmp resp kill to outside
578  io.dcacheResp.ready := true.B
579  val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio || s2_is_prefetch)
580  assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid)), "DCache response got lost")
581
582  // st-ld violation query
583  //  NeedFastRecovery Valid when
584  //  1. Fast recovery query request Valid.
585  //  2. Load instruction is younger than requestors(store instructions).
586  //  3. Physical address match.
587  //  4. Data contains.
588  val s2_schedError = VecInit((0 until StorePipelineWidth).map(w => io.reExecuteQuery(w).valid &&
589                              isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) &&
590                              (s2_paddr(PAddrBits-1,3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) &&
591                              (s2_mask & io.reExecuteQuery(w).bits.mask).orR)).asUInt.orR &&
592                              !s2_tlb_miss
593
594  // need allocate new entry
595  val s2_allocValid = !s2_tlb_miss &&
596                      !s2_is_prefetch &&
597                      !s2_exception &&
598                      !s2_mmio  &&
599                      !s2_wait_store &&
600                      !io.in.bits.replayInfo.cause(LoadReplayCauses.schedError)
601
602  // ld-ld violation require
603  io.loadLoadViolationQueryReq.valid := io.in.valid && s2_allocValid
604  io.loadLoadViolationQueryReq.bits.uop := io.in.bits.uop
605  io.loadLoadViolationQueryReq.bits.mask := s2_mask
606  io.loadLoadViolationQueryReq.bits.paddr := s2_paddr
607  if (EnableFastForward) {
608    io.loadLoadViolationQueryReq.bits.datavalid := Mux(s2_fullForward, true.B, !s2_cache_miss) && !io.s2_dcache_require_replay
609  } else {
610    io.loadLoadViolationQueryReq.bits.datavalid := Mux(s2_fullForward, true.B, !s2_cache_miss)
611  }
612
613  // st-ld violation require
614  io.storeLoadViolationQueryReq.valid := io.in.valid && s2_allocValid
615  io.storeLoadViolationQueryReq.bits.uop := io.in.bits.uop
616  io.storeLoadViolationQueryReq.bits.mask := s2_mask
617  io.storeLoadViolationQueryReq.bits.paddr := s2_paddr
618  io.storeLoadViolationQueryReq.bits.datavalid := io.loadLoadViolationQueryReq.bits.datavalid
619
620  val s2_rarCanAccept = !io.loadLoadViolationQueryReq.valid || io.loadLoadViolationQueryReq.ready
621  val s2_rawCanAccept = !io.storeLoadViolationQueryReq.valid || io.storeLoadViolationQueryReq.ready
622  val s2_rejectEnq = !s2_rarCanAccept || !s2_rawCanAccept
623
624  // merge forward result
625  // lsq has higher priority than sbuffer
626  val forwardMask = Wire(Vec(8, Bool()))
627  val forwardData = Wire(Vec(8, UInt(8.W)))
628
629  val fullForward = ((~forwardMask.asUInt).asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid
630  io.lsq := DontCare
631  io.sbuffer := DontCare
632  io.fullForward := fullForward
633  s2_fullForward := fullForward
634
635  // generate XLEN/8 Muxs
636  for (i <- 0 until XLEN / 8) {
637    forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i)
638    forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i))
639  }
640
641  XSDebug(io.out.fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
642    s2_uop.pc,
643    io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt,
644    io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt
645  )
646
647  // data merge
648  // val rdataVec = VecInit((0 until XLEN / 8).map(j =>
649  //   Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j))
650  // )) // s2_rdataVec will be write to load queue
651  // val rdata = rdataVec.asUInt
652  // val rdataSel = LookupTree(s2_paddr(2, 0), List(
653  //   "b000".U -> rdata(63, 0),
654  //   "b001".U -> rdata(63, 8),
655  //   "b010".U -> rdata(63, 16),
656  //   "b011".U -> rdata(63, 24),
657  //   "b100".U -> rdata(63, 32),
658  //   "b101".U -> rdata(63, 40),
659  //   "b110".U -> rdata(63, 48),
660  //   "b111".U -> rdata(63, 56)
661  // ))
662  // val rdataPartialLoad = rdataHelper(s2_uop, rdataSel) // s2_rdataPartialLoad is not used
663  io.feedbackFast.valid := io.in.valid && !io.in.bits.isLoadReplay && !s2_exception && io.lqReplayFull && io.out.bits.replayInfo.needReplay() && !io.out.bits.uop.robIdx.needFlush(io.redirect)
664  io.feedbackFast.bits.hit := false.B
665  io.feedbackFast.bits.flushState := io.in.bits.ptwBack
666  io.feedbackFast.bits.rsIdx := io.in.bits.rsIdx
667  io.feedbackFast.bits.sourceType := RSFeedbackType.lrqFull
668  io.feedbackFast.bits.dataInvalidSqIdx := DontCare
669
670  io.out.valid := io.in.valid && !io.feedbackFast.valid && !s2_is_hw_prefetch // hardware prefetch flow should not be writebacked
671  // write_lq_safe is needed by dup logic
672  // io.write_lq_safe := !s2_tlb_miss && !s2_data_invalid
673  // Inst will be canceled in store queue / lsq,
674  // so we do not need to care about flush in load / store unit's out.valid
675  io.out.bits := io.in.bits
676  // io.out.bits.data := rdataPartialLoad
677  io.out.bits.data := 0.U // data will be generated in load_s3
678  // when exception occurs, set it to not miss and let it write back to rob (via int port)
679  if (EnableFastForward) {
680    io.out.bits.miss := s2_cache_miss &&
681      !fullForward &&
682      !s2_exception &&
683      !s2_is_prefetch &&
684      !s2_mmio
685  } else {
686    io.out.bits.miss := s2_cache_miss &&
687      !s2_exception &&
688      !s2_is_prefetch &&
689      !s2_mmio
690  }
691  io.out.bits.uop.fpWen := io.in.bits.uop.fpWen && !s2_exception
692
693  // val s2_loadDataFromDcache = new LoadDataFromDcacheBundle
694  // s2_loadDataFromDcache.forwardMask := forwardMask
695  // s2_loadDataFromDcache.forwardData := forwardData
696  // s2_loadDataFromDcache.uop := io.out.bits.uop
697  // s2_loadDataFromDcache.addrOffset := s2_paddr(2, 0)
698  // // forward D or mshr
699  // s2_loadDataFromDcache.forward_D := io.forward_D
700  // s2_loadDataFromDcache.forwardData_D := io.forwardData_D
701  // s2_loadDataFromDcache.forward_mshr := io.forward_mshr
702  // s2_loadDataFromDcache.forwardData_mshr := io.forwardData_mshr
703  // s2_loadDataFromDcache.forward_result_valid := io.forward_result_valid
704  // io.loadDataFromDcache := RegEnable(s2_loadDataFromDcache, io.in.valid)
705  io.loadDataFromDcache.respDcacheData := io.dcacheResp.bits.data_delayed
706  io.loadDataFromDcache.forwardMask := RegEnable(forwardMask, io.in.valid)
707  io.loadDataFromDcache.forwardData := RegEnable(forwardData, io.in.valid)
708  io.loadDataFromDcache.uop := RegEnable(io.out.bits.uop, io.in.valid)
709  io.loadDataFromDcache.addrOffset := RegEnable(s2_paddr(2, 0), io.in.valid)
710  // forward D or mshr
711  io.loadDataFromDcache.forward_D := RegEnable(io.forward_D, io.in.valid)
712  io.loadDataFromDcache.forwardData_D := RegEnable(io.forwardData_D, io.in.valid)
713  io.loadDataFromDcache.forward_mshr := RegEnable(io.forward_mshr, io.in.valid)
714  io.loadDataFromDcache.forwardData_mshr := RegEnable(io.forwardData_mshr, io.in.valid)
715  io.loadDataFromDcache.forward_result_valid := RegEnable(io.forward_result_valid, io.in.valid)
716
717  io.s2_can_replay_from_fetch := !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
718  // if forward fail, replay this inst from fetch
719  val debug_forwardFailReplay = s2_forward_fail && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
720  // if ld-ld violation is detected, replay from this inst from fetch
721  val debug_ldldVioReplay = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
722  // io.out.bits.uop.ctrl.replayInst := false.B
723
724  io.out.bits.mmio := s2_mmio
725  io.out.bits.uop.flushPipe := io.sentFastUop && s2_mmio // remove io.sentFastUop
726  io.out.bits.uop.exceptionVec := s2_exception_vec // cache error not included
727
728  // For timing reasons, sometimes we can not let
729  // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward
730  // We use io.dataForwarded instead. It means:
731  // 1. Forward logic have prepared all data needed,
732  //    and dcache query is no longer needed.
733  // 2. ... or data cache tag error is detected, this kind of inst
734  //    will not update miss queue. That is to say, if miss, that inst
735  //    may not be refilled
736  // Such inst will be writebacked from load queue.
737  io.dataForwarded := s2_cache_miss && !s2_exception &&
738    (fullForward || s2_cache_tag_error)
739  // io.out.bits.forwardX will be send to lq
740  io.out.bits.forwardMask := forwardMask
741  // data from dcache is not included in io.out.bits.forwardData
742  io.out.bits.forwardData := forwardData
743
744  io.in.ready := io.out.ready || !io.in.valid
745
746  // Generate replay signal caused by:
747  // * st-ld violation check
748  // * tlb miss
749  // * dcache replay
750  // * forward data invalid
751  // * dcache miss
752  io.out.bits.replayInfo.cause(LoadReplayCauses.waitStore) := s2_wait_store && !s2_mmio && !s2_is_prefetch
753  io.out.bits.replayInfo.cause(LoadReplayCauses.tlbMiss) := s2_tlb_miss
754  io.out.bits.replayInfo.cause(LoadReplayCauses.schedError) := (io.in.bits.replayInfo.cause(LoadReplayCauses.schedError) || s2_schedError) && !s2_mmio && !s2_is_prefetch
755  io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheMiss) := io.out.bits.miss
756  if (EnableFastForward) {
757    io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheReplay) := !(!s2_cache_replay || s2_is_prefetch || s2_mmio || s2_exception || fullForward)
758  }else {
759    io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheReplay) := !(!s2_cache_replay || s2_is_prefetch || s2_mmio || s2_exception || io.dataForwarded)
760  }
761  io.out.bits.replayInfo.cause(LoadReplayCauses.forwardFail) := s2_data_invalid && !s2_mmio && !s2_is_prefetch
762  io.out.bits.replayInfo.cause(LoadReplayCauses.rejectEnq) := s2_rejectEnq && !s2_mmio && !s2_is_prefetch && !s2_exception
763  io.out.bits.replayInfo.canForwardFullData := io.dataForwarded
764  io.out.bits.replayInfo.dataInvalidSqIdx := io.dataInvalidSqIdx
765  io.out.bits.replayInfo.addrInvalidSqIdx := io.addrInvalidSqIdx // io.in.bits.uop.sqIdx - io.oracleMDPQuery.resp.distance // io.addrInvalidSqIdx
766  io.out.bits.replayInfo.replayCarry := io.dcacheResp.bits.replayCarry
767  io.out.bits.replayInfo.missMSHRId := io.dcacheResp.bits.mshr_id
768  io.out.bits.replayInfo.dataInLastBeat := io.in.bits.paddr(log2Up(refillBytes))
769  io.out.bits.replayInfo.debug := io.in.bits.uop.debugInfo
770
771  // To be removed
772  val s2_need_replay_from_rs = WireInit(false.B)
773  // s2_cache_replay is quite slow to generate, send it separately to LQ
774  if (EnableFastForward) {
775    io.s2_dcache_require_replay := s2_cache_replay && !fullForward
776  } else {
777    io.s2_dcache_require_replay := s2_cache_replay &&
778      s2_need_replay_from_rs &&
779      !io.dataForwarded &&
780      !s2_is_prefetch &&
781      io.out.bits.miss
782  }
783
784  XSPerfAccumulate("in_valid", io.in.valid)
785  XSPerfAccumulate("in_fire", io.in.fire)
786  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
787  XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss)
788  XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue)
789  XSPerfAccumulate("full_forward", io.in.valid && fullForward)
790  XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward)
791  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
792  XSPerfAccumulate("prefetch", io.in.fire && s2_is_prefetch)
793  XSPerfAccumulate("prefetch_ignored", io.in.fire && s2_is_prefetch && s2_cache_replay) // ignore prefetch for mshr full / miss req port conflict
794  XSPerfAccumulate("prefetch_miss", io.in.fire && s2_is_prefetch && s2_cache_miss) // prefetch req miss in l1
795  XSPerfAccumulate("prefetch_hit", io.in.fire && s2_is_prefetch && !s2_cache_miss) // prefetch req hit in l1
796  // prefetch a missed line in l1, and l1 accepted it
797  XSPerfAccumulate("prefetch_accept", io.in.fire && s2_is_prefetch && s2_cache_miss && !s2_cache_replay)
798}
799
800class LoadUnit(implicit p: Parameters) extends XSModule
801  with HasLoadHelper
802  with HasPerfEvents
803  with HasDCacheParameters
804  with HasCircularQueuePtrHelper
805{
806  val io = IO(new Bundle() {
807    val loadIn = Flipped(Decoupled(new MemExuInput))
808    val loadOut = Decoupled(new MemExuOutput)
809    val redirect = Flipped(ValidIO(new Redirect))
810    val dcache = new DCacheLoadIO
811    val sbuffer = new LoadForwardQueryIO
812    val lsq = new LoadToLsqIO
813    val tlDchannel = Input(new DcacheToLduForwardIO)
814    val forward_mshr = Flipped(new LduToMissqueueForwardIO)
815    val refill = Flipped(ValidIO(new Refill))
816    val fastUop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2
817    val trigger = Vec(3, new LoadUnitTriggerIO)
818
819    val tlb = new TlbRequestIO(2)
820    val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now
821
822    // provide prefetch info
823    val prefetch_train = ValidIO(new LdPrefetchTrainBundle())
824
825    // hardware prefetch to l1 cache req
826    val prefetch_req = Flipped(ValidIO(new L1PrefetchReq))
827
828    // load to load fast path
829    val fastpathOut = Output(new LoadToLoadIO)
830    val fastpathIn = Input(new LoadToLoadIO)
831    val loadFastMatch = Input(Bool())
832    val loadFastImm = Input(UInt(12.W))
833
834    // rs feedback
835    val feedbackFast = ValidIO(new RSFeedback) // stage 2
836    val feedbackSlow = ValidIO(new RSFeedback) // stage 3
837
838    // load ecc
839    val s3_delayedLoadError = Output(Bool()) // load ecc error
840    // Note that io.s3_delayed_load_error and io.lsq.s3_delayed_load_error is different
841
842    // load unit ctrl
843    val csrCtrl = Flipped(new CustomCSRCtrlIO)
844
845    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))    // load replay
846    val replay = Flipped(Decoupled(new LsPipelineBundle))
847    val debug_ls = Output(new DebugLsInfoBundle)
848    val s2IsPointerChasing = Output(Bool()) // provide right pc for hw prefetch
849    val lqReplayFull = Input(Bool())
850  })
851
852  val load_s0 = Module(new LoadUnit_S0)
853  val load_s1 = Module(new LoadUnit_S1)
854  val load_s2 = Module(new LoadUnit_S2)
855
856  dontTouch(load_s0.io)
857  dontTouch(load_s1.io)
858  dontTouch(load_s2.io)
859
860  // load s0
861  load_s0.io.in <> io.loadIn
862  load_s0.io.dtlbReq <> io.tlb.req
863  load_s0.io.dcacheReq <> io.dcache.req
864  load_s0.io.s0_kill := false.B
865  load_s0.io.replay <> io.replay
866  // hareware prefetch to l1
867  load_s0.io.prefetch_in <> io.prefetch_req
868
869  // we try pointerchasing if lfsrc_l2lForward_select condition is satisfied
870  val s0_tryPointerChasing = load_s0.io.l2lForward_select
871  val s0_pointerChasingVAddr = io.fastpathIn.data(5, 0) +& io.loadFastImm(5, 0)
872  load_s0.io.fastpath.valid := io.fastpathIn.valid
873  load_s0.io.fastpath.data := Cat(io.fastpathIn.data(XLEN-1, 6), s0_pointerChasingVAddr(5,0))
874
875  val s1_data = PipelineConnect(load_s0.io.out, load_s1.io.in, true.B,
876    load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect) && !s0_tryPointerChasing).get
877
878  // load s1
879  // update s1_kill when any source has valid request
880  load_s1.io.s1_kill := RegEnable(load_s0.io.s0_kill, false.B, io.loadIn.valid || io.replay.valid || io.fastpathIn.valid)
881  io.tlb.req_kill := load_s1.io.s1_kill
882  load_s1.io.dtlbResp <> io.tlb.resp
883  load_s1.io.lsuPAddr <> io.dcache.s1_paddr_dup_lsu
884  load_s1.io.dcachePAddr <> io.dcache.s1_paddr_dup_dcache
885  load_s1.io.dcacheKill <> io.dcache.s1_kill
886  load_s1.io.sbuffer <> io.sbuffer
887  load_s1.io.lsq <> io.lsq.forward
888  load_s1.io.dcacheBankConflict <> io.dcache.s1_bank_conflict
889  load_s1.io.csrCtrl <> io.csrCtrl
890  load_s1.io.reExecuteQuery := io.reExecuteQuery
891
892  // when S0 has opportunity to try pointerchasing, make sure it truely goes to S1
893  // which is S0's out is ready and dcache is ready
894  val s0_doTryPointerChasing = s0_tryPointerChasing && load_s0.io.out.ready && load_s0.io.dcacheReq.ready
895  val s1_tryPointerChasing = RegNext(s0_doTryPointerChasing, false.B)
896  val s1_pointerChasingVAddr = RegEnable(s0_pointerChasingVAddr, s0_doTryPointerChasing)
897  val cancelPointerChasing = WireInit(false.B)
898  if (EnableLoadToLoadForward) {
899    // Sometimes, we need to cancel the load-load forwarding.
900    // These can be put at S0 if timing is bad at S1.
901    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
902    val addressMisMatch = s1_pointerChasingVAddr(6) || RegEnable(io.loadFastImm(11, 6).orR, s0_doTryPointerChasing)
903    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
904    val addressNotAligned = s1_pointerChasingVAddr(2, 0).orR
905    val fuOpTypeIsNotLd = io.loadIn.bits.uop.fuOpType =/= LSUOpType.ld
906    // Case 2: this is not a valid load-load pair
907    val notFastMatch = RegEnable(!io.loadFastMatch, s0_tryPointerChasing)
908    // Case 3: this load-load uop is cancelled
909    val isCancelled = !io.loadIn.valid
910    when (s1_tryPointerChasing) {
911      cancelPointerChasing := addressMisMatch || addressNotAligned || fuOpTypeIsNotLd || notFastMatch || isCancelled
912      load_s1.io.in.bits.uop := io.loadIn.bits.uop
913      val spec_vaddr = s1_data.vaddr
914      val vaddr = Cat(spec_vaddr(VAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W))
915      load_s1.io.in.bits.vaddr := vaddr
916      load_s1.io.in.bits.rsIdx := io.loadIn.bits.iqIdx
917      load_s1.io.in.bits.isFirstIssue := io.loadIn.bits.isFirstIssue
918      // We need to replace vaddr(5, 3).
919      val spec_paddr = io.tlb.resp.bits.paddr(0)
920      load_s1.io.dtlbResp.bits.paddr.foreach(_ := Cat(spec_paddr(PAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W)))
921      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
922      load_s1.io.in.bits.uop.debugInfo.tlbFirstReqTime := GTimer()
923      load_s1.io.in.bits.uop.debugInfo.tlbRespTime := GTimer()
924    }
925    when (cancelPointerChasing) {
926      load_s1.io.s1_kill := true.B
927    }.otherwise {
928      load_s0.io.s0_kill := s1_tryPointerChasing && !io.replay.fire
929      when (s1_tryPointerChasing) {
930        io.loadIn.ready := true.B
931      }
932    }
933
934    XSPerfAccumulate("load_to_load_forward", s1_tryPointerChasing && !cancelPointerChasing)
935    XSPerfAccumulate("load_to_load_forward_try", s1_tryPointerChasing)
936    XSPerfAccumulate("load_to_load_forward_fail", cancelPointerChasing)
937    XSPerfAccumulate("load_to_load_forward_fail_cancelled", cancelPointerChasing && isCancelled)
938    XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", cancelPointerChasing && !isCancelled && notFastMatch)
939    XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",
940      cancelPointerChasing && !isCancelled && !notFastMatch && fuOpTypeIsNotLd)
941    XSPerfAccumulate("load_to_load_forward_fail_addr_align",
942      cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && addressNotAligned)
943    XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",
944      cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && !addressNotAligned && addressMisMatch)
945  }
946  PipelineConnect(load_s1.io.out, load_s2.io.in, true.B,
947    load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect) || cancelPointerChasing)
948
949  val (forward_D, forwardData_D) = io.tlDchannel.forward(load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel, load_s1.io.out.bits.mshrid, load_s1.io.out.bits.paddr)
950
951  io.forward_mshr.valid := load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel
952  io.forward_mshr.mshrid := load_s1.io.out.bits.mshrid
953  io.forward_mshr.paddr := load_s1.io.out.bits.paddr
954  val (forward_result_valid, forward_mshr, forwardData_mshr) = io.forward_mshr.forward()
955
956  XSPerfAccumulate("successfully_forward_channel_D", forward_D && forward_result_valid)
957  XSPerfAccumulate("successfully_forward_mshr", forward_mshr && forward_result_valid)
958
959  // load s2
960  load_s2.io.redirect <> io.redirect
961  load_s2.io.forward_D := forward_D
962  load_s2.io.forwardData_D := forwardData_D
963  load_s2.io.forward_result_valid := forward_result_valid
964  load_s2.io.forward_mshr := forward_mshr
965  load_s2.io.forwardData_mshr := forwardData_mshr
966  io.s2IsPointerChasing := RegEnable(s1_tryPointerChasing && !cancelPointerChasing, load_s1.io.out.fire)
967  io.prefetch_train.bits.fromLsPipelineBundle(load_s2.io.in.bits)
968  // override miss bit
969  io.prefetch_train.bits.miss := io.dcache.resp.bits.miss
970  io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch
971  io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access
972  io.prefetch_train.valid := load_s2.io.in.fire && !load_s2.io.out.bits.mmio && !load_s2.io.in.bits.tlbMiss
973  io.dcache.s2_kill := load_s2.io.dcache_kill // to kill mmio resp which are redirected
974  if (env.FPGAPlatform)
975    io.dcache.s2_pc := DontCare
976  else
977    io.dcache.s2_pc := load_s2.io.out.bits.uop.pc
978  load_s2.io.dcacheResp <> io.dcache.resp
979  load_s2.io.pmpResp <> io.pmp
980  load_s2.io.static_pm := RegNext(io.tlb.resp.bits.static_pm)
981  load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData
982  load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask
983  load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2
984  load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid
985  load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid
986  load_s2.io.lsq.addrInvalid <> io.lsq.forward.addrInvalid
987  load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData
988  load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask
989  load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2
990  load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false
991  load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid
992  load_s2.io.sbuffer.addrInvalid := DontCare // useless
993  load_s2.io.dataInvalidSqIdx <> io.lsq.forward.dataInvalidSqIdx // provide dataInvalidSqIdx to make wakeup faster
994  load_s2.io.addrInvalidSqIdx <> io.lsq.forward.addrInvalidSqIdx // provide addrInvalidSqIdx to make wakeup faster
995  load_s2.io.csrCtrl <> io.csrCtrl
996  load_s2.io.sentFastUop := io.fastUop.valid
997  load_s2.io.reExecuteQuery := io.reExecuteQuery
998  load_s2.io.loadLoadViolationQueryReq <> io.lsq.loadLoadViolationQuery.req
999  load_s2.io.storeLoadViolationQueryReq <> io.lsq.storeLoadViolationQuery.req
1000  load_s2.io.feedbackFast <> io.feedbackFast
1001  load_s2.io.lqReplayFull <> io.lqReplayFull
1002
1003
1004
1005
1006  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
1007  val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.s0_sqIdx.value, StoreQueueSize))
1008  // to enable load-load, sqIdxMask must be calculated based on loadIn.uop
1009  // If the timing here is not OK, load-load forwarding has to be disabled.
1010  // Or we calculate sqIdxMask at RS??
1011  io.lsq.forward.sqIdxMask := sqIdxMaskReg
1012  if (EnableLoadToLoadForward) {
1013    when (s1_tryPointerChasing) {
1014      io.lsq.forward.sqIdxMask := UIntToMask(io.loadIn.bits.uop.sqIdx.value, StoreQueueSize)
1015    }
1016  }
1017
1018  // // use s2_hit_way to select data received in s1
1019  // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data))
1020  // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data)
1021
1022  // now io.fastUop.valid is sent to RS in load_s2
1023  // val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr)
1024  // val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side
1025
1026  // never fast wakeup
1027  val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr)
1028  val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side
1029
1030  io.fastUop.valid := RegNext(
1031      !io.dcache.s1_disable_fast_wakeup &&  // load fast wakeup should be disabled when dcache data read is not ready
1032      load_s1.io.in.valid && // valid load request
1033      !load_s1.io.s1_kill && // killed by load-load forwarding
1034      !load_s1.io.dtlbResp.bits.fast_miss && // not mmio or tlb miss, pf / af not included here
1035      !io.lsq.forward.dataInvalidFast // forward failed
1036    ) &&
1037    !RegNext(load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) &&
1038    (load_s2.io.in.valid && s2_dcache_hit && !load_s2.io.out.bits.replayInfo.needReplay())
1039  io.fastUop.bits := RegNext(load_s1.io.out.bits.uop)
1040
1041  XSDebug(load_s0.io.out.valid,
1042    p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " +
1043    p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n")
1044  XSDebug(load_s1.io.out.valid,
1045    p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
1046    p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n")
1047
1048  // load s2
1049  load_s2.io.out.ready := true.B
1050  val s2_loadOutValid = load_s2.io.out.valid
1051  // generate duplicated load queue data wen
1052  val s2_loadValidVec = RegInit(0.U(6.W))
1053  val s2_loadLeftFire = load_s1.io.out.valid && load_s2.io.in.ready
1054  // val write_lq_safe = load_s2.io.write_lq_safe
1055  s2_loadValidVec := 0x0.U(6.W)
1056  when (s2_loadLeftFire && !load_s1.io.out.bits.isHWPrefetch) { s2_loadValidVec := 0x3f.U(6.W) } // TODO: refactor me
1057  when (load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) { s2_loadValidVec := 0x0.U(6.W) }
1058  assert(RegNext((load_s2.io.in.valid === s2_loadValidVec(0)) || RegNext(load_s1.io.out.bits.isHWPrefetch)))
1059
1060  // load s3
1061  // writeback to LSQ
1062  // Current dcache use MSHR
1063  // Load queue will be updated at s2 for both hit/miss int/fp load
1064  val s3_loadOutBits = RegEnable(load_s2.io.out.bits, s2_loadOutValid)
1065  val s3_loadOutValid = RegNext(s2_loadOutValid) && !RegNext(load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect))
1066  io.lsq.loadIn.valid := s3_loadOutValid
1067  io.lsq.loadIn.bits := s3_loadOutBits
1068
1069  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1070
1071  // make chisel happy
1072  val s3_loadValidVec = Reg(UInt(6.W))
1073  s3_loadValidVec := s2_loadValidVec
1074  io.lsq.loadIn.bits.lqDataWenDup := s3_loadValidVec.asBools
1075
1076  // s2_dcache_require_replay signal will be RegNexted, then used in s3
1077  val s3_dcacheRequireReplay = RegNext(load_s2.io.s2_dcache_require_replay)
1078  val s3_delayedLoadError =
1079    if (EnableAccurateLoadError) {
1080      io.dcache.resp.bits.error_delayed && RegNext(io.csrCtrl.cache_error_enable)
1081    } else {
1082      WireInit(false.B)
1083    }
1084  val s3_canReplayFromFetch = RegNext(load_s2.io.s2_can_replay_from_fetch)
1085  io.s3_delayedLoadError := false.B // s3_delayedLoadError
1086  io.lsq.loadIn.bits.dcacheRequireReplay := s3_dcacheRequireReplay
1087
1088
1089  val s3_vpMatchInvalid = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid)
1090  val s3_ldld_replayFromFetch =
1091    io.lsq.loadLoadViolationQuery.resp.valid &&
1092    io.lsq.loadLoadViolationQuery.resp.bits.replayFromFetch &&
1093    RegNext(io.csrCtrl.ldld_vio_check_enable)
1094
1095  // write to rob and writeback bus
1096  val s3_replayInfo = s3_loadOutBits.replayInfo
1097  val s3_replayInst = s3_vpMatchInvalid || s3_ldld_replayFromFetch
1098  val s3_selReplayCause = PriorityEncoderOH(s3_replayInfo.cause.asUInt)
1099  dontTouch(s3_selReplayCause) // for debug
1100  val s3_forceReplay = s3_selReplayCause(LoadReplayCauses.schedError) ||
1101                       s3_selReplayCause(LoadReplayCauses.tlbMiss) ||
1102                       s3_selReplayCause(LoadReplayCauses.waitStore)
1103
1104  val s3_exception = ExceptionNO.selectByFu(s3_loadOutBits.uop.exceptionVec, LduCfg).asUInt.orR
1105  when ((s3_exception || s3_delayedLoadError || s3_replayInst) && !s3_forceReplay) {
1106    io.lsq.loadIn.bits.replayInfo.cause := 0.U.asTypeOf(s3_replayInfo.cause.cloneType)
1107  } .otherwise {
1108    io.lsq.loadIn.bits.replayInfo.cause := VecInit(s3_selReplayCause.asBools)
1109  }
1110  dontTouch(io.lsq.loadIn.bits.replayInfo.cause)
1111
1112
1113
1114  // Int load, if hit, will be writebacked at s2
1115  val hitLoadOut = Wire(Valid(new MemExuOutput))
1116  hitLoadOut.valid := s3_loadOutValid && !io.lsq.loadIn.bits.replayInfo.needReplay() && !s3_loadOutBits.mmio
1117  hitLoadOut.bits.uop := s3_loadOutBits.uop
1118  hitLoadOut.bits.uop.exceptionVec(loadAccessFault) := s3_delayedLoadError && !s3_loadOutBits.tlbMiss  ||
1119                                                          s3_loadOutBits.uop.exceptionVec(loadAccessFault)
1120  hitLoadOut.bits.uop.replayInst := s3_replayInst
1121  hitLoadOut.bits.data := s3_loadOutBits.data
1122  hitLoadOut.bits.debug.isMMIO := s3_loadOutBits.mmio
1123  hitLoadOut.bits.debug.isPerfCnt := false.B
1124  hitLoadOut.bits.debug.paddr := s3_loadOutBits.paddr
1125  hitLoadOut.bits.debug.vaddr := s3_loadOutBits.vaddr
1126
1127  when (s3_forceReplay) {
1128    hitLoadOut.bits.uop.exceptionVec := 0.U.asTypeOf(s3_loadOutBits.uop.exceptionVec.cloneType)
1129  }
1130
1131  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1132
1133  io.lsq.loadIn.bits.uop := hitLoadOut.bits.uop
1134
1135  val s3_needRelease = s3_exception || io.lsq.loadIn.bits.replayInfo.needReplay()
1136  io.lsq.loadLoadViolationQuery.preReq := load_s1.io.out.valid
1137  io.lsq.loadLoadViolationQuery.release := s3_needRelease
1138  io.lsq.storeLoadViolationQuery.preReq := load_s1.io.out.valid
1139  io.lsq.storeLoadViolationQuery.release := s3_needRelease
1140
1141  // feedback slow
1142  io.feedbackSlow.valid := s3_loadOutValid && !s3_loadOutBits.uop.robIdx.needFlush(io.redirect) && !s3_loadOutBits.isLoadReplay
1143  io.feedbackSlow.bits.hit := !io.lsq.loadIn.bits.replayInfo.needReplay() || io.lsq.loadIn.ready
1144  io.feedbackSlow.bits.flushState := s3_loadOutBits.ptwBack
1145  io.feedbackSlow.bits.rsIdx := s3_loadOutBits.rsIdx
1146  io.feedbackSlow.bits.sourceType := RSFeedbackType.lrqFull
1147  io.feedbackSlow.bits.dataInvalidSqIdx := DontCare
1148
1149  val s3_loadWbMeta = Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.loadOut.bits)
1150  // data from load queue refill
1151  val s3_loadDataFromLQ = io.lsq.ldRawData
1152  val s3_rdataLQ = s3_loadDataFromLQ.mergedData()
1153  val s3_rdataSelLQ = LookupTree(s3_loadDataFromLQ.addrOffset, List(
1154    "b000".U -> s3_rdataLQ(63,  0),
1155    "b001".U -> s3_rdataLQ(63,  8),
1156    "b010".U -> s3_rdataLQ(63, 16),
1157    "b011".U -> s3_rdataLQ(63, 24),
1158    "b100".U -> s3_rdataLQ(63, 32),
1159    "b101".U -> s3_rdataLQ(63, 40),
1160    "b110".U -> s3_rdataLQ(63, 48),
1161    "b111".U -> s3_rdataLQ(63, 56)
1162  ))
1163  val s3_rdataPartialLoadLQ = rdataHelper(s3_loadDataFromLQ.uop, s3_rdataSelLQ)
1164
1165  // data from dcache hit
1166  val s3_loadDataFromDcache = load_s2.io.loadDataFromDcache
1167  val s3_rdataDcache = s3_loadDataFromDcache.mergedData()
1168  val s3_rdataSelDcache = LookupTree(s3_loadDataFromDcache.addrOffset, List(
1169    "b000".U -> s3_rdataDcache(63,  0),
1170    "b001".U -> s3_rdataDcache(63,  8),
1171    "b010".U -> s3_rdataDcache(63, 16),
1172    "b011".U -> s3_rdataDcache(63, 24),
1173    "b100".U -> s3_rdataDcache(63, 32),
1174    "b101".U -> s3_rdataDcache(63, 40),
1175    "b110".U -> s3_rdataDcache(63, 48),
1176    "b111".U -> s3_rdataDcache(63, 56)
1177  ))
1178  val s3_rdataPartialLoadDcache = rdataHelper(s3_loadDataFromDcache.uop, s3_rdataSelDcache)
1179
1180  // FIXME: add 1 cycle delay ?
1181  io.loadOut.bits := s3_loadWbMeta
1182  io.loadOut.bits.data := Mux(hitLoadOut.valid, s3_rdataPartialLoadDcache, s3_rdataPartialLoadLQ)
1183  io.loadOut.valid := hitLoadOut.valid && !hitLoadOut.bits.uop.robIdx.needFlush(io.redirect) ||
1184                    io.lsq.loadOut.valid && !io.lsq.loadOut.bits.uop.robIdx.needFlush(io.redirect) && !hitLoadOut.valid
1185
1186  io.lsq.loadOut.ready := !hitLoadOut.valid
1187
1188  // fast load to load forward
1189  io.fastpathOut.valid := hitLoadOut.valid // for debug only
1190  io.fastpathOut.data := s3_loadDataFromDcache.mergedData() // fastpath is for ld only
1191
1192   // trigger
1193  val lastValidData = RegNext(RegEnable(io.loadOut.bits.data, io.loadOut.fire))
1194  val hitLoadAddrTriggerHitVec = Wire(Vec(3, Bool()))
1195  val lqLoadAddrTriggerHitVec = io.lsq.trigger.lqLoadAddrTriggerHitVec
1196  (0 until 3).map{i => {
1197    val tdata2 = RegNext(io.trigger(i).tdata2)
1198    val matchType = RegNext(io.trigger(i).matchType)
1199    val tEnable = RegNext(io.trigger(i).tEnable)
1200
1201    hitLoadAddrTriggerHitVec(i) := TriggerCmp(RegNext(load_s2.io.out.bits.vaddr), tdata2, matchType, tEnable)
1202    io.trigger(i).addrHit := Mux(hitLoadOut.valid, hitLoadAddrTriggerHitVec(i), lqLoadAddrTriggerHitVec(i))
1203    io.trigger(i).lastDataHit := TriggerCmp(lastValidData, tdata2, matchType, tEnable)
1204  }}
1205  io.lsq.trigger.hitLoadAddrTriggerHitVec := hitLoadAddrTriggerHitVec
1206
1207  // FIXME: please move this part to LoadQueueReplay
1208  io.debug_ls := DontCare
1209  // io.debug_ls.s1.isBankConflict := load_s1.io.in.fire && (!load_s1.io.dcacheKill && load_s1.io.dcacheBankConflict)
1210  // io.debug_ls.s1.isLoadToLoadForward := load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing
1211  // io.debug_ls.s1.isTlbFirstMiss := io.tlb.resp.valid && io.tlb.resp.bits.miss && io.tlb.resp.bits.debug.isFirstIssue
1212  // io.debug_ls.s1.isReplayFast := io.lsq.replayFast.valid && io.lsq.replayFast.needreplay
1213  // io.debug_ls.s1_robIdx := load_s1.io.in.bits.uop.robIdx.value
1214  // // s2
1215  // io.debug_ls.s2.isDcacheFirstMiss := load_s2.io.in.fire && load_s2.io.in.bits.isFirstIssue && load_s2.io.dcacheResp.bits.miss
1216  // io.debug_ls.s2.isForwardFail := load_s2.io.in.fire && load_s2.io.s2_forward_fail
1217  // io.debug_ls.s2.isReplaySlow := io.lsq.replaySlow.valid && io.lsq.replaySlow.needreplay
1218  // io.debug_ls.s2.isLoadReplayTLBMiss := io.lsq.replaySlow.valid && !io.lsq.replaySlow.tlb_hited
1219  // io.debug_ls.s2.isLoadReplayCacheMiss := io.lsq.replaySlow.valid && !io.lsq.replaySlow.cache_hited
1220  // io.debug_ls.replayCnt := DontCare
1221  // io.debug_ls.s2_robIdx := load_s2.io.in.bits.uop.robIdx.value
1222
1223  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1224  // hardware performance counter
1225  val perfEvents = Seq(
1226    ("load_s0_in_fire         ", load_s0.io.in.fire                                                                                                              ),
1227    ("load_to_load_forward    ", load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing                                                           ),
1228    ("stall_dcache            ", load_s0.io.out.valid && load_s0.io.out.ready && !load_s0.io.dcacheReq.ready                                                     ),
1229    ("load_s1_in_fire         ", load_s1.io.in.fire                                                                                                              ),
1230    ("load_s1_tlb_miss        ", load_s1.io.in.fire && load_s1.io.dtlbResp.bits.miss                                                                             ),
1231    ("load_s2_in_fire         ", load_s2.io.in.fire                                                                                                              ),
1232    ("load_s2_dcache_miss     ", load_s2.io.in.fire && load_s2.io.dcacheResp.bits.miss                                                                           ),
1233  )
1234  generatePerfEvent()
1235
1236  when(io.loadOut.fire){
1237    XSDebug("loadOut %x\n", io.loadOut.bits.uop.pc)
1238  }
1239}
1240