xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision 887862dbb8debde8ab099befc426493834a69ee7)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import utility._
24import xiangshan.ExceptionNO._
25import xiangshan._
26import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput}
27import xiangshan.backend.fu.PMPRespBundle
28import xiangshan.backend.fu.FuConfig._
29import xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo}
30import xiangshan.backend.rob.RobPtr
31import xiangshan.backend.ctrlblock.DebugLsInfoBundle
32import xiangshan.backend.fu.util.SdtrigExt
33
34import xiangshan.cache._
35import xiangshan.cache.wpu.ReplayCarry
36import xiangshan.cache.mmu._
37import xiangshan.mem.mdp._
38
39class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle
40  with HasDCacheParameters
41  with HasTlbConst
42{
43  // mshr refill index
44  val mshr_id         = UInt(log2Up(cfg.nMissEntries).W)
45  // get full data from store queue and sbuffer
46  val full_fwd        = Bool()
47  // wait for data from store inst's store queue index
48  val data_inv_sq_idx = new SqPtr
49  // wait for address from store queue index
50  val addr_inv_sq_idx = new SqPtr
51  // replay carry
52  val rep_carry       = new ReplayCarry(nWays)
53  // data in last beat
54  val last_beat       = Bool()
55  // replay cause
56  val cause           = Vec(LoadReplayCauses.allCauses, Bool())
57  // performance debug information
58  val debug           = new PerfDebugInfo
59  // tlb hint
60  val tlb_id          = UInt(log2Up(loadfiltersize).W)
61  val tlb_full        = Bool()
62
63  // alias
64  def mem_amb       = cause(LoadReplayCauses.C_MA)
65  def tlb_miss      = cause(LoadReplayCauses.C_TM)
66  def fwd_fail      = cause(LoadReplayCauses.C_FF)
67  def dcache_rep    = cause(LoadReplayCauses.C_DR)
68  def dcache_miss   = cause(LoadReplayCauses.C_DM)
69  def wpu_fail      = cause(LoadReplayCauses.C_WF)
70  def bank_conflict = cause(LoadReplayCauses.C_BC)
71  def rar_nack      = cause(LoadReplayCauses.C_RAR)
72  def raw_nack      = cause(LoadReplayCauses.C_RAW)
73  def nuke          = cause(LoadReplayCauses.C_NK)
74  def need_rep      = cause.asUInt.orR
75}
76
77
78class LoadToLsqIO(implicit p: Parameters) extends XSBundle {
79  val ldin            = DecoupledIO(new LqWriteBundle)
80  val uncache         = Flipped(DecoupledIO(new MemExuOutput))
81  val ld_raw_data     = Input(new LoadDataFromLQBundle)
82  val forward         = new PipeLoadForwardQueryIO
83  val stld_nuke_query = new LoadNukeQueryIO
84  val ldld_nuke_query = new LoadNukeQueryIO
85  val trigger         = Flipped(new LqTriggerIO)
86}
87
88class LoadToLoadIO(implicit p: Parameters) extends XSBundle {
89  val valid      = Bool()
90  val data       = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
91  val dly_ld_err = Bool()
92}
93
94class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
95  val tdata2      = Input(UInt(64.W))
96  val matchType   = Input(UInt(2.W))
97  val tEnable     = Input(Bool()) // timing is calculated before this
98  val addrHit     = Output(Bool())
99}
100
101class LoadUnit(implicit p: Parameters) extends XSModule
102  with HasLoadHelper
103  with HasPerfEvents
104  with HasDCacheParameters
105  with HasCircularQueuePtrHelper
106  with HasVLSUParameters
107  with SdtrigExt
108{
109  val io = IO(new Bundle() {
110    // control
111    val redirect      = Flipped(ValidIO(new Redirect))
112    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
113
114    // int issue path
115    val ldin          = Flipped(Decoupled(new MemExuInput))
116    val ldout         = Decoupled(new MemExuOutput)
117
118    // vec issue path
119    val vecldin = Flipped(Decoupled(new VecPipeBundle))
120    val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false))
121
122    // misalignBuffer issue path
123    val misalign_ldin = Flipped(Decoupled(new LsPipelineBundle))
124    val misalign_ldout = Valid(new LqWriteBundle)
125
126    // data path
127    val tlb           = new TlbRequestIO(2)
128    val pmp           = Flipped(new PMPRespBundle()) // arrive same to tlb now
129    val dcache        = new DCacheLoadIO
130    val sbuffer       = new LoadForwardQueryIO
131    val lsq           = new LoadToLsqIO
132    val tl_d_channel  = Input(new DcacheToLduForwardIO)
133    val forward_mshr  = Flipped(new LduToMissqueueForwardIO)
134   // val refill        = Flipped(ValidIO(new Refill))
135    val l2_hint       = Input(Valid(new L2ToL1Hint))
136    val tlb_hint      = Flipped(new TlbHintReq)
137    // fast wakeup
138    // TODO: implement vector fast wakeup
139    val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2
140
141    // trigger
142    val trigger = Vec(TriggerNum, new LoadUnitTriggerIO)
143
144    // prefetch
145    val prefetch_train            = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms
146    val prefetch_train_l1         = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride
147    // speculative for gated control
148    val s1_prefetch_spec = Output(Bool())
149    val s2_prefetch_spec = Output(Bool())
150
151    val prefetch_req              = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req
152    val canAcceptLowConfPrefetch  = Output(Bool())
153    val canAcceptHighConfPrefetch = Output(Bool())
154
155    // ifetchPrefetch
156    val ifetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle)
157
158    // load to load fast path
159    val l2l_fwd_in    = Input(new LoadToLoadIO)
160    val l2l_fwd_out   = Output(new LoadToLoadIO)
161
162    val ld_fast_match    = Input(Bool())
163    val ld_fast_fuOpType = Input(UInt())
164    val ld_fast_imm      = Input(UInt(12.W))
165
166    // rs feedback
167    val wakeup = ValidIO(new DynInst)
168    val feedback_fast = ValidIO(new RSFeedback) // stage 2
169    val feedback_slow = ValidIO(new RSFeedback) // stage 3
170    val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load
171
172    // load ecc error
173    val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different
174
175    // schedule error query
176    val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO)))
177
178    // queue-based replay
179    val replay       = Flipped(Decoupled(new LsPipelineBundle))
180    val lq_rep_full  = Input(Bool())
181
182    // misc
183    val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch
184
185    // Load fast replay path
186    val fast_rep_in  = Flipped(Decoupled(new LqWriteBundle))
187    val fast_rep_out = Decoupled(new LqWriteBundle)
188
189    // to misalign buffer
190    val misalign_buf = Valid(new LqWriteBundle)
191
192    // Load RAR rollback
193    val rollback = Valid(new Redirect)
194
195    // perf
196    val debug_ls         = Output(new DebugLsInfoBundle)
197    val lsTopdownInfo    = Output(new LsTopdownInfo)
198    val correctMissTrain = Input(Bool())
199  })
200
201  val s1_ready, s2_ready, s3_ready = WireInit(false.B)
202
203  // Pipeline
204  // --------------------------------------------------------------------------------
205  // stage 0
206  // --------------------------------------------------------------------------------
207  // generate addr, use addr to query DCache and DTLB
208  val s0_valid         = Wire(Bool())
209  val s0_mmio_select   = Wire(Bool())
210  val s0_kill          = Wire(Bool())
211  val s0_can_go        = s1_ready
212  val s0_fire          = s0_valid && s0_can_go
213  val s0_mmio_fire     = s0_mmio_select && s0_can_go
214  val s0_out           = Wire(new LqWriteBundle)
215  val s0_tlb_vaddr     = Wire(UInt(VAddrBits.W))
216  val s0_dcache_vaddr  = Wire(UInt(VAddrBits.W))
217
218  // flow source bundle
219  class FlowSource extends Bundle {
220    val vaddr         = UInt(VAddrBits.W)
221    val mask          = UInt((VLEN/8).W)
222    val uop           = new DynInst
223    val try_l2l       = Bool()
224    val has_rob_entry = Bool()
225    val rep_carry     = new ReplayCarry(nWays)
226    val mshrid        = UInt(log2Up(cfg.nMissEntries).W)
227    val isFirstIssue  = Bool()
228    val fast_rep      = Bool()
229    val ld_rep        = Bool()
230    val l2l_fwd       = Bool()
231    val prf           = Bool()
232    val prf_rd        = Bool()
233    val prf_wr        = Bool()
234    val prf_i         = Bool()
235    val sched_idx     = UInt(log2Up(LoadQueueReplaySize+1).W)
236    val hlv           = Bool()
237    val hlvx          = Bool()
238    // Record the issue port idx of load issue queue. This signal is used by load cancel.
239    val deqPortIdx    = UInt(log2Ceil(LoadPipelineWidth).W)
240    val frm_mabuf     = Bool()
241    // vec only
242    val isvec         = Bool()
243    val is128bit      = Bool()
244    val uop_unit_stride_fof = Bool()
245    val reg_offset    = UInt(vOffsetBits.W)
246    val vecActive     = Bool() // 1: vector active element or scala mem operation, 0: vector not active element
247    val is_first_ele  = Bool()
248    // val flowPtr       = new VlflowPtr
249    val usSecondInv   = Bool()
250    val mbIndex       = UInt(vlmBindexBits.W)
251    val elemIdx       = UInt(elemIdxBits.W)
252    val elemIdxInsideVd = UInt(elemIdxBits.W)
253    val alignedType   = UInt(alignTypeBits.W)
254  }
255  val s0_sel_src = Wire(new FlowSource)
256
257  // load flow select/gen
258  // src0: misalignBuffer load (io.misalign_ldin)
259  // src1: super load replayed by LSQ (cache miss replay) (io.replay)
260  // src2: fast load replay (io.fast_rep_in)
261  // src3: mmio (io.lsq.uncache)
262  // src4: load replayed by LSQ (io.replay)
263  // src5: hardware prefetch from prefetchor (high confidence) (io.prefetch)
264  // NOTE: Now vec/int loads are sent from same RS
265  //       A vec load will be splited into multiple uops,
266  //       so as long as one uop is issued,
267  //       the other uops should have higher priority
268  // src6: vec read from RS (io.vecldin)
269  // src7: int read / software prefetch first issue from RS (io.in)
270  // src8: load try pointchaising when no issued or replayed load (io.fastpath)
271  // src9: hardware prefetch from prefetchor (high confidence) (io.prefetch)
272  // priority: high to low
273  val s0_rep_stall           = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx)
274  private val SRC_NUM = 10
275  private val Seq(
276    mab_idx, super_rep_idx, fast_rep_idx, mmio_idx, lsq_rep_idx,
277    high_pf_idx, vec_iss_idx, int_iss_idx, l2l_fwd_idx, low_pf_idx
278  ) = (0 until SRC_NUM).toSeq
279  // load flow source valid
280  val s0_src_valid_vec = WireInit(VecInit(Seq(
281    io.misalign_ldin.valid,
282    io.replay.valid && io.replay.bits.forward_tlDchannel,
283    io.fast_rep_in.valid,
284    io.lsq.uncache.valid,
285    io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall,
286    io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U,
287    io.vecldin.valid,
288    io.ldin.valid, // int flow first issue or software prefetch
289    io.l2l_fwd_in.valid,
290    io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U,
291  )))
292  // load flow source ready
293  val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool()))
294  s0_src_ready_vec(0) := true.B
295  for(i <- 1 until SRC_NUM){
296    s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _)
297  }
298  // load flow source select (OH)
299  val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)}))
300  val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx)
301  dontTouch(s0_src_valid_vec)
302  dontTouch(s0_src_ready_vec)
303  dontTouch(s0_src_select_vec)
304
305  s0_valid := (
306    s0_src_valid_vec(mab_idx) ||
307    s0_src_valid_vec(super_rep_idx) ||
308    s0_src_valid_vec(fast_rep_idx) ||
309    s0_src_valid_vec(lsq_rep_idx) ||
310    s0_src_valid_vec(high_pf_idx) ||
311    s0_src_valid_vec(vec_iss_idx) ||
312    s0_src_valid_vec(int_iss_idx) ||
313    s0_src_valid_vec(l2l_fwd_idx) ||
314    s0_src_valid_vec(low_pf_idx)
315  ) && !s0_src_select_vec(mmio_idx) && io.dcache.req.ready && !s0_kill
316
317  s0_mmio_select := s0_src_select_vec(mmio_idx) && !s0_kill
318
319  // which is S0's out is ready and dcache is ready
320  val s0_try_ptr_chasing      = s0_src_select_vec(l2l_fwd_idx)
321  val s0_do_try_ptr_chasing   = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready
322  val s0_ptr_chasing_vaddr    = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0)
323  val s0_ptr_chasing_canceled = WireInit(false.B)
324  s0_kill := s0_ptr_chasing_canceled
325
326  // prefetch related ctrl signal
327  io.canAcceptLowConfPrefetch  := s0_src_ready_vec(low_pf_idx) && io.dcache.req.ready
328  io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.dcache.req.ready
329
330  // query DTLB
331  io.tlb.req.valid                   := s0_valid && !s0_hw_prf_select && !s0_sel_src.prf_i  // if is hardware prefetch, don't send valid to tlb, but need no_translate
332  io.tlb.req.bits.cmd                := Mux(s0_sel_src.prf,
333                                         Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read),
334                                         TlbCmd.read
335                                       )
336  io.tlb.req.bits.vaddr              := s0_tlb_vaddr
337  io.tlb.req.bits.hyperinst          := s0_sel_src.hlv
338  io.tlb.req.bits.hlvx               := s0_sel_src.hlvx
339  io.tlb.req.bits.size               := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType))
340  io.tlb.req.bits.kill               := s0_kill
341  io.tlb.req.bits.memidx.is_ld       := true.B
342  io.tlb.req.bits.memidx.is_st       := false.B
343  io.tlb.req.bits.memidx.idx         := s0_sel_src.uop.lqIdx.value
344  io.tlb.req.bits.debug.robIdx       := s0_sel_src.uop.robIdx
345  io.tlb.req.bits.no_translate       := s0_hw_prf_select  // hw b.reqetch addr does not need to be translated, need this signal for pmp check
346  io.tlb.req.bits.debug.pc           := s0_sel_src.uop.pc
347  io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue
348
349  // query DCache
350  io.dcache.req.valid             := s0_valid && !s0_sel_src.prf_i
351  io.dcache.req.bits.cmd          := Mux(s0_sel_src.prf_rd,
352                                      MemoryOpConstants.M_PFR,
353                                      Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD)
354                                    )
355  io.dcache.req.bits.vaddr        := s0_dcache_vaddr
356  io.dcache.req.bits.mask         := s0_sel_src.mask
357  io.dcache.req.bits.data         := DontCare
358  io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue
359  io.dcache.req.bits.instrtype    := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U)
360  io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value
361  io.dcache.req.bits.replayCarry  := s0_sel_src.rep_carry
362  io.dcache.req.bits.id           := DontCare // TODO: update cache meta
363  io.dcache.req.bits.lqIdx        := s0_sel_src.uop.lqIdx
364  io.dcache.pf_source             := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL)
365  io.dcache.is128Req              := s0_sel_src.is128bit
366
367  // load flow priority mux
368  def fromNullSource(): FlowSource = {
369    val out = WireInit(0.U.asTypeOf(new FlowSource))
370    out
371  }
372
373  def fromMisAlignBufferSource(src: LsPipelineBundle): FlowSource = {
374    val out = WireInit(0.U.asTypeOf(new FlowSource))
375    out.vaddr         := src.vaddr
376    out.mask          := src.mask
377    out.uop           := src.uop
378    out.try_l2l       := false.B
379    out.has_rob_entry := false.B
380    out.rep_carry     := src.replayCarry
381    out.mshrid        := src.mshrid
382    out.frm_mabuf     := true.B
383    out.isFirstIssue  := false.B
384    out.fast_rep      := false.B
385    out.ld_rep        := false.B
386    out.l2l_fwd       := false.B
387    out.prf           := false.B
388    out.prf_rd        := false.B
389    out.prf_wr        := false.B
390    out.sched_idx     := src.schedIndex
391    out.isvec         := false.B
392    out.is128bit      := src.is128bit
393    out.vecActive     := true.B
394    out.hlv           := LSUOpType.isHlv(src.uop.fuOpType)
395    out.hlvx          := LSUOpType.isHlvx(src.uop.fuOpType)
396    out
397  }
398
399  def fromFastReplaySource(src: LqWriteBundle): FlowSource = {
400    val out = WireInit(0.U.asTypeOf(new FlowSource))
401    out.mask          := src.mask
402    out.uop           := src.uop
403    out.try_l2l       := false.B
404    out.has_rob_entry := src.hasROBEntry
405    out.rep_carry     := src.rep_info.rep_carry
406    out.mshrid        := src.rep_info.mshr_id
407    out.frm_mabuf     := src.isFrmMisAlignBuf
408    out.isFirstIssue  := false.B
409    out.fast_rep      := true.B
410    out.ld_rep        := src.isLoadReplay
411    out.l2l_fwd       := false.B
412    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
413    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
414    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
415    out.prf_i         := false.B
416    out.sched_idx     := src.schedIndex
417    out.isvec         := src.isvec
418    out.is128bit      := src.is128bit
419    out.uop_unit_stride_fof := src.uop_unit_stride_fof
420    out.reg_offset    := src.reg_offset
421    out.vecActive     := src.vecActive
422    out.is_first_ele  := src.is_first_ele
423    out.usSecondInv   := src.usSecondInv
424    out.mbIndex       := src.mbIndex
425    out.elemIdx       := src.elemIdx
426    out.elemIdxInsideVd := src.elemIdxInsideVd
427    out.alignedType   := src.alignedType
428    out.hlv           := LSUOpType.isHlv(src.uop.fuOpType)
429    out.hlvx          := LSUOpType.isHlvx(src.uop.fuOpType)
430    out
431  }
432
433  // TODO: implement vector mmio
434  def fromMmioSource(src: MemExuOutput) = {
435    val out = WireInit(0.U.asTypeOf(new FlowSource))
436    out.mask          := 0.U
437    out.uop           := src.uop
438    out.try_l2l       := false.B
439    out.has_rob_entry := false.B
440    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
441    out.mshrid        := 0.U
442    out.frm_mabuf     := false.B
443    out.isFirstIssue  := false.B
444    out.fast_rep      := false.B
445    out.ld_rep        := false.B
446    out.l2l_fwd       := false.B
447    out.prf           := false.B
448    out.prf_rd        := false.B
449    out.prf_wr        := false.B
450    out.prf_i         := false.B
451    out.sched_idx     := 0.U
452    out.hlv           := LSUOpType.isHlv(src.uop.fuOpType)
453    out.hlvx          := LSUOpType.isHlvx(src.uop.fuOpType)
454    out.vecActive     := true.B
455    out
456  }
457
458  def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = {
459    val out = WireInit(0.U.asTypeOf(new FlowSource))
460    out.mask          := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0)))
461    out.uop           := src.uop
462    out.try_l2l       := false.B
463    out.has_rob_entry := true.B
464    out.rep_carry     := src.replayCarry
465    out.mshrid        := src.mshrid
466    out.frm_mabuf     := false.B
467    out.isFirstIssue  := false.B
468    out.fast_rep      := false.B
469    out.ld_rep        := true.B
470    out.l2l_fwd       := false.B
471    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
472    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
473    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
474    out.prf_i         := false.B
475    out.sched_idx     := src.schedIndex
476    out.isvec         := src.isvec
477    out.is128bit      := src.is128bit
478    out.uop_unit_stride_fof := src.uop_unit_stride_fof
479    out.reg_offset    := src.reg_offset
480    out.vecActive     := src.vecActive
481    out.is_first_ele  := src.is_first_ele
482    out.usSecondInv   := src.usSecondInv
483    out.mbIndex       := src.mbIndex
484    out.elemIdx       := src.elemIdx
485    out.elemIdxInsideVd := src.elemIdxInsideVd
486    out.alignedType   := src.alignedType
487    out.hlv           := LSUOpType.isHlv(src.uop.fuOpType)
488    out.hlvx          := LSUOpType.isHlvx(src.uop.fuOpType)
489    out
490  }
491
492  // TODO: implement vector prefetch
493  def fromPrefetchSource(src: L1PrefetchReq): FlowSource = {
494    val out = WireInit(0.U.asTypeOf(new FlowSource))
495    out.mask          := 0.U
496    out.uop           := DontCare
497    out.try_l2l       := false.B
498    out.has_rob_entry := false.B
499    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
500    out.mshrid        := 0.U
501    out.frm_mabuf     := false.B
502    out.isFirstIssue  := false.B
503    out.fast_rep      := false.B
504    out.ld_rep        := false.B
505    out.l2l_fwd       := false.B
506    out.prf           := true.B
507    out.prf_rd        := !src.is_store
508    out.prf_wr        := src.is_store
509    out.prf_i         := false.B
510    out.sched_idx     := 0.U
511    out
512  }
513
514  def fromVecIssueSource(src: VecPipeBundle): FlowSource = {
515    val out = WireInit(0.U.asTypeOf(new FlowSource))
516    out.mask          := src.mask
517    out.uop           := src.uop
518    out.try_l2l       := false.B
519    out.has_rob_entry := true.B
520    // TODO: VLSU, implement replay carry
521    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
522    out.mshrid        := 0.U
523    out.frm_mabuf     := false.B
524    // TODO: VLSU, implement first issue
525//    out.isFirstIssue  := src.isFirstIssue
526    out.fast_rep      := false.B
527    out.ld_rep        := false.B
528    out.l2l_fwd       := false.B
529    out.prf           := false.B
530    out.prf_rd        := false.B
531    out.prf_wr        := false.B
532    out.prf_i         := false.B
533    out.sched_idx     := 0.U
534    // Vector load interface
535    out.isvec               := true.B
536    // vector loads only access a single element at a time, so 128-bit path is not used for now
537    out.is128bit            := is128Bit(src.alignedType)
538    out.uop_unit_stride_fof := src.uop_unit_stride_fof
539    // out.rob_idx_valid       := src.rob_idx_valid
540    // out.inner_idx           := src.inner_idx
541    // out.rob_idx             := src.rob_idx
542    out.reg_offset          := src.reg_offset
543    // out.offset              := src.offset
544    out.vecActive           := src.vecActive
545    out.is_first_ele        := src.is_first_ele
546    // out.flowPtr             := src.flowPtr
547    out.usSecondInv         := src.usSecondInv
548    out.mbIndex             := src.mBIndex
549    out.elemIdx             := src.elemIdx
550    out.elemIdxInsideVd     := src.elemIdxInsideVd
551    out.alignedType         := src.alignedType
552    out.hlv                 := false.B
553    out.hlvx                := false.B
554    out
555  }
556
557  def fromIntIssueSource(src: MemExuInput): FlowSource = {
558    val out = WireInit(0.U.asTypeOf(new FlowSource))
559    val addr           = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
560    out.mask          := genVWmask(addr, src.uop.fuOpType(1,0))
561    out.uop           := src.uop
562    out.try_l2l       := false.B
563    out.has_rob_entry := true.B
564    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
565    out.mshrid        := 0.U
566    out.frm_mabuf     := false.B
567    out.isFirstIssue  := true.B
568    out.fast_rep      := false.B
569    out.ld_rep        := false.B
570    out.l2l_fwd       := false.B
571    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType)
572    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
573    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
574    out.prf_i         := src.uop.fuOpType === LSUOpType.prefetch_i
575    out.sched_idx     := 0.U
576    out.hlv           := LSUOpType.isHlv(src.uop.fuOpType)
577    out.hlvx          := LSUOpType.isHlvx(src.uop.fuOpType)
578    out.vecActive     := true.B // true for scala load
579    out
580  }
581
582  // TODO: implement vector l2l
583  def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = {
584    val out = WireInit(0.U.asTypeOf(new FlowSource))
585    out.mask               := genVWmask(0.U, LSUOpType.ld)
586    // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
587    // Assume the pointer chasing is always ld.
588    out.uop.fuOpType       := LSUOpType.ld
589    out.try_l2l            := true.B
590    // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing
591    // because these signals will be updated in S1
592    out.has_rob_entry      := false.B
593    out.mshrid             := 0.U
594    out.frm_mabuf          := false.B
595    out.rep_carry          := 0.U.asTypeOf(out.rep_carry)
596    out.isFirstIssue       := true.B
597    out.fast_rep           := false.B
598    out.ld_rep             := false.B
599    out.l2l_fwd            := true.B
600    out.prf                := false.B
601    out.prf_rd             := false.B
602    out.prf_wr             := false.B
603    out.prf_i              := false.B
604    out.sched_idx          := 0.U
605    out.hlv                := LSUOpType.isHlv(out.uop.fuOpType)
606    out.hlvx               := LSUOpType.isHlvx(out.uop.fuOpType)
607    out
608  }
609
610  // set default
611  val s0_src_selector = WireInit(s0_src_valid_vec)
612  if (!EnableLoadToLoadForward) { s0_src_selector(l2l_fwd_idx) := false.B }
613  val s0_src_format = Seq(
614    fromMisAlignBufferSource(io.misalign_ldin.bits),
615    fromNormalReplaySource(io.replay.bits),
616    fromFastReplaySource(io.fast_rep_in.bits),
617    fromMmioSource(io.lsq.uncache.bits),
618    fromNormalReplaySource(io.replay.bits),
619    fromPrefetchSource(io.prefetch_req.bits),
620    fromVecIssueSource(io.vecldin.bits),
621    fromIntIssueSource(io.ldin.bits),
622    (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()),
623    fromPrefetchSource(io.prefetch_req.bits)
624  )
625  s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format)
626
627  val s0_addr_selector = Seq(
628    s0_src_valid_vec(mab_idx),
629    s0_src_valid_vec(super_rep_idx),
630    s0_src_valid_vec(fast_rep_idx),
631    s0_src_valid_vec(lsq_rep_idx),
632    s0_src_valid_vec(vec_iss_idx),
633    s0_src_valid_vec(int_iss_idx),
634    (if (EnableLoadToLoadForward) s0_src_valid_vec(l2l_fwd_idx) else false.B),
635  )
636  val s0_addr_format = Seq(
637    io.misalign_ldin.bits.vaddr,
638    io.replay.bits.vaddr,
639    io.fast_rep_in.bits.vaddr,
640    io.replay.bits.vaddr,
641    io.vecldin.bits.vaddr,
642    io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits),
643    (if (EnableLoadToLoadForward) Cat(io.l2l_fwd_in.data(XLEN-1, 6), s0_ptr_chasing_vaddr(5,0)) else 0.U(VAddrBits.W)),
644  )
645  s0_tlb_vaddr := ParallelPriorityMux(s0_addr_selector, s0_addr_format)
646  s0_dcache_vaddr := Mux(s0_hw_prf_select, io.prefetch_req.bits.getVaddr(), s0_tlb_vaddr)
647
648  // address align check
649  val s0_addr_aligned = LookupTree(Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)), List(
650    "b00".U   -> true.B,                   //b
651    "b01".U   -> (s0_dcache_vaddr(0)    === 0.U), //h
652    "b10".U   -> (s0_dcache_vaddr(1, 0) === 0.U), //w
653    "b11".U   -> (s0_dcache_vaddr(2, 0) === 0.U)  //d
654  ))
655  XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!")
656
657  // accept load flow if dcache ready (tlb is always ready)
658  // TODO: prefetch need writeback to loadQueueFlag
659  s0_out               := DontCare
660  s0_out.vaddr         := s0_dcache_vaddr
661  s0_out.mask          := s0_sel_src.mask
662  s0_out.uop           := s0_sel_src.uop
663  s0_out.isFirstIssue  := s0_sel_src.isFirstIssue
664  s0_out.hasROBEntry   := s0_sel_src.has_rob_entry
665  s0_out.isPrefetch    := s0_sel_src.prf
666  s0_out.isHWPrefetch  := s0_hw_prf_select
667  s0_out.isFastReplay  := s0_sel_src.fast_rep
668  s0_out.isLoadReplay  := s0_sel_src.ld_rep
669  s0_out.isFastPath    := s0_sel_src.l2l_fwd
670  s0_out.mshrid        := s0_sel_src.mshrid
671  s0_out.isvec           := s0_sel_src.isvec
672  s0_out.is128bit        := s0_sel_src.is128bit
673  s0_out.isFrmMisAlignBuf    := s0_sel_src.frm_mabuf
674  s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof
675  s0_out.paddr         := io.prefetch_req.bits.paddr // only for prefetch
676  // s0_out.rob_idx_valid   := s0_rob_idx_valid
677  // s0_out.inner_idx       := s0_inner_idx
678  // s0_out.rob_idx         := s0_rob_idx
679  s0_out.reg_offset      := s0_sel_src.reg_offset
680  // s0_out.offset          := s0_offset
681  s0_out.vecActive             := s0_sel_src.vecActive
682  s0_out.usSecondInv    := s0_sel_src.usSecondInv
683  s0_out.is_first_ele   := s0_sel_src.is_first_ele
684  s0_out.elemIdx        := s0_sel_src.elemIdx
685  s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd
686  s0_out.alignedType    := s0_sel_src.alignedType
687  s0_out.mbIndex        := s0_sel_src.mbIndex
688  // s0_out.flowPtr         := s0_sel_src.flowPtr
689  s0_out.uop.exceptionVec(loadAddrMisaligned) := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive
690  s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx)
691  when(io.tlb.req.valid && s0_sel_src.isFirstIssue) {
692    s0_out.uop.debugInfo.tlbFirstReqTime := GTimer()
693  }.otherwise{
694    s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime
695  }
696  s0_out.schedIndex     := s0_sel_src.sched_idx
697
698  // load fast replay
699  io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx))
700
701  // mmio
702  io.lsq.uncache.ready := s0_mmio_fire
703
704  // load flow source ready
705  // cache missed load has highest priority
706  // always accept cache missed load flow from load replay queue
707  io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx)))
708
709  // accept load flow from rs when:
710  // 1) there is no lsq-replayed load
711  // 2) there is no fast replayed load
712  // 3) there is no high confidence prefetch request
713  io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx)
714  io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(int_iss_idx)
715  io.misalign_ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(mab_idx)
716
717  // for hw prefetch load flow feedback, to be added later
718  // io.prefetch_in.ready := s0_hw_prf_select
719
720  // dcache replacement extra info
721  // TODO: should prefetch load update replacement?
722  io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.replay.bits.replacementUpdated, false.B)
723
724  // load wakeup
725  // TODO: vector load wakeup?
726  val s0_wakeup_selector = Seq(
727    s0_src_valid_vec(super_rep_idx),
728    s0_src_valid_vec(fast_rep_idx),
729    s0_mmio_fire,
730    s0_src_valid_vec(lsq_rep_idx),
731    s0_src_valid_vec(int_iss_idx)
732  )
733  val s0_wakeup_format = Seq(
734    io.replay.bits.uop,
735    io.fast_rep_in.bits.uop,
736    io.lsq.uncache.bits.uop,
737    io.replay.bits.uop,
738    io.ldin.bits.uop,
739  )
740  val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format)
741  io.wakeup.valid := s0_fire && !s0_sel_src.isvec && !s0_sel_src.frm_mabuf &&
742                    (s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(fast_rep_idx) || s0_src_valid_vec(lsq_rep_idx) || ((s0_src_valid_vec(int_iss_idx) && !s0_sel_src.prf) && !s0_src_valid_vec(vec_iss_idx) && !s0_src_valid_vec(high_pf_idx))) || s0_mmio_fire
743  io.wakeup.bits := s0_wakeup_uop
744
745  // prefetch.i(Zicbop)
746  io.ifetchPrefetch.valid := RegNext(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
747  io.ifetchPrefetch.bits.vaddr := RegEnable(s0_out.vaddr, 0.U, s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
748
749  XSDebug(io.dcache.req.fire,
750    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n"
751  )
752  XSDebug(s0_valid,
753    p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " +
754    p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n")
755
756  // Pipeline
757  // --------------------------------------------------------------------------------
758  // stage 1
759  // --------------------------------------------------------------------------------
760  // TLB resp (send paddr to dcache)
761  val s1_valid      = RegInit(false.B)
762  val s1_in         = Wire(new LqWriteBundle)
763  val s1_out        = Wire(new LqWriteBundle)
764  val s1_kill       = Wire(Bool())
765  val s1_can_go     = s2_ready
766  val s1_fire       = s1_valid && !s1_kill && s1_can_go
767  val s1_vecActive        = RegEnable(s0_out.vecActive, true.B, s0_fire)
768
769  s1_ready := !s1_valid || s1_kill || s2_ready
770  when (s0_fire) { s1_valid := true.B }
771  .elsewhen (s1_fire) { s1_valid := false.B }
772  .elsewhen (s1_kill) { s1_valid := false.B }
773  s1_in   := RegEnable(s0_out, s0_fire)
774
775  val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay
776  val s1_fast_rep_dly_err =  RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay
777  val s1_l2l_fwd_dly_err  = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath
778  val s1_dly_err          = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err
779  val s1_vaddr_hi         = Wire(UInt())
780  val s1_vaddr_lo         = Wire(UInt())
781  val s1_vaddr            = Wire(UInt())
782  val s1_paddr_dup_lsu    = Wire(UInt())
783  val s1_gpaddr_dup_lsu   = Wire(UInt())
784  val s1_paddr_dup_dcache = Wire(UInt())
785  val s1_exception        = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR   // af & pf exception were modified below.
786  val s1_tlb_miss         = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid
787  val s1_pbmt             = Mux(io.tlb.resp.valid, io.tlb.resp.bits.pbmt(0), 0.U(2.W))
788  val s1_prf              = s1_in.isPrefetch
789  val s1_hw_prf           = s1_in.isHWPrefetch
790  val s1_sw_prf           = s1_prf && !s1_hw_prf
791  val s1_tlb_memidx       = io.tlb.resp.bits.memidx
792
793  s1_vaddr_hi         := s1_in.vaddr(VAddrBits - 1, 6)
794  s1_vaddr_lo         := s1_in.vaddr(5, 0)
795  s1_vaddr            := Cat(s1_vaddr_hi, s1_vaddr_lo)
796  s1_paddr_dup_lsu    := Mux(s1_hw_prf, s1_in.paddr, io.tlb.resp.bits.paddr(0))
797  s1_paddr_dup_dcache := Mux(s1_hw_prf, s1_in.paddr, io.tlb.resp.bits.paddr(1))
798  s1_gpaddr_dup_lsu   := Mux(s1_hw_prf, s1_in.paddr, io.tlb.resp.bits.gpaddr(0))
799
800  when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) {
801    // printf("load idx = %d\n", s1_tlb_memidx.idx)
802    s1_out.uop.debugInfo.tlbRespTime := GTimer()
803  }
804
805  io.tlb.req_kill   := s1_kill || s1_dly_err
806  io.tlb.req.bits.pmp_addr := s1_in.paddr
807  io.tlb.resp.ready := true.B
808
809  io.dcache.s1_paddr_dup_lsu    <> s1_paddr_dup_lsu
810  io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache
811  io.dcache.s1_kill             := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception
812
813  // store to load forwarding
814  io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
815  io.sbuffer.vaddr := s1_vaddr
816  io.sbuffer.paddr := s1_paddr_dup_lsu
817  io.sbuffer.uop   := s1_in.uop
818  io.sbuffer.sqIdx := s1_in.uop.sqIdx
819  io.sbuffer.mask  := s1_in.mask
820  io.sbuffer.pc    := s1_in.uop.pc // FIXME: remove it
821
822  io.lsq.forward.valid     := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
823  io.lsq.forward.vaddr     := s1_vaddr
824  io.lsq.forward.paddr     := s1_paddr_dup_lsu
825  io.lsq.forward.uop       := s1_in.uop
826  io.lsq.forward.sqIdx     := s1_in.uop.sqIdx
827  io.lsq.forward.sqIdxMask := 0.U
828  io.lsq.forward.mask      := s1_in.mask
829  io.lsq.forward.pc        := s1_in.uop.pc // FIXME: remove it
830
831  // st-ld violation query
832    // if store unit is 128-bits memory access, need match 128-bit
833  private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s1_in.isvec && s1_in.is128bit)))
834  val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s,
835    s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
836    s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
837  val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => {
838                       io.stld_nuke_query(w).valid && // query valid
839                       isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
840                       s1_nuke_paddr_match(w) && // paddr match
841                       (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
842                      })).asUInt.orR && !s1_tlb_miss
843
844  s1_out                   := s1_in
845  s1_out.vaddr             := s1_vaddr
846  s1_out.paddr             := s1_paddr_dup_lsu
847  s1_out.gpaddr            := s1_gpaddr_dup_lsu
848  s1_out.tlbMiss           := s1_tlb_miss
849  s1_out.ptwBack           := io.tlb.resp.bits.ptwBack
850  s1_out.rep_info.debug    := s1_in.uop.debugInfo
851  s1_out.rep_info.nuke     := s1_nuke && !s1_sw_prf
852  s1_out.delayedLoadError  := s1_dly_err
853
854  when (!s1_dly_err) {
855    // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
856    // af & pf exception were modified
857    s1_out.uop.exceptionVec(loadPageFault)   := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss
858    s1_out.uop.exceptionVec(loadGuestPageFault)   := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss
859    s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss
860  } .otherwise {
861    s1_out.uop.exceptionVec(loadPageFault)      := false.B
862    s1_out.uop.exceptionVec(loadGuestPageFault) := false.B
863    s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
864    s1_out.uop.exceptionVec(loadAccessFault)    := s1_dly_err && s1_vecActive
865  }
866
867  // pointer chasing
868  val s1_try_ptr_chasing       = GatedValidRegNext(s0_do_try_ptr_chasing, false.B)
869  val s1_ptr_chasing_vaddr     = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing)
870  val s1_fu_op_type_not_ld     = WireInit(false.B)
871  val s1_not_fast_match        = WireInit(false.B)
872  val s1_addr_mismatch         = WireInit(false.B)
873  val s1_addr_misaligned       = WireInit(false.B)
874  val s1_fast_mismatch         = WireInit(false.B)
875  val s1_ptr_chasing_canceled  = WireInit(false.B)
876  val s1_cancel_ptr_chasing    = WireInit(false.B)
877
878  val s1_redirect_reg = Wire(Valid(new Redirect))
879  s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid)
880  s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid)
881
882  s1_kill := s1_fast_rep_dly_kill ||
883             s1_cancel_ptr_chasing ||
884             s1_in.uop.robIdx.needFlush(io.redirect) ||
885            (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) ||
886             RegEnable(s0_kill, false.B, io.ldin.valid || io.vecldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid || io.misalign_ldin.valid)
887
888  if (EnableLoadToLoadForward) {
889    // Sometimes, we need to cancel the load-load forwarding.
890    // These can be put at S0 if timing is bad at S1.
891    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
892    s1_addr_mismatch     := s1_ptr_chasing_vaddr(6) ||
893                             RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing)
894    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
895    s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR
896    s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld
897    // Case 2: this load-load uop is cancelled
898    s1_ptr_chasing_canceled := !io.ldin.valid
899    // Case 3: fast mismatch
900    s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing)
901
902    when (s1_try_ptr_chasing) {
903      s1_cancel_ptr_chasing := s1_addr_mismatch ||
904                               s1_addr_misaligned ||
905                               s1_fu_op_type_not_ld ||
906                               s1_ptr_chasing_canceled ||
907                               s1_fast_mismatch
908
909      s1_in.uop           := io.ldin.bits.uop
910      s1_in.isFirstIssue  := io.ldin.bits.isFirstIssue
911      s1_vaddr_lo         := s1_ptr_chasing_vaddr(5, 0)
912      s1_paddr_dup_lsu    := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
913      s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
914
915      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
916      s1_in.uop.debugInfo.tlbFirstReqTime := GTimer()
917      s1_in.uop.debugInfo.tlbRespTime     := GTimer()
918    }
919    when (!s1_cancel_ptr_chasing) {
920      s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire && !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) && !io.misalign_ldin.fire
921      when (s1_try_ptr_chasing) {
922        io.ldin.ready := true.B
923      }
924    }
925  }
926
927  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
928  val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire)
929  // to enable load-load, sqIdxMask must be calculated based on ldin.uop
930  // If the timing here is not OK, load-load forwarding has to be disabled.
931  // Or we calculate sqIdxMask at RS??
932  io.lsq.forward.sqIdxMask := s1_sqIdx_mask
933  if (EnableLoadToLoadForward) {
934    when (s1_try_ptr_chasing) {
935      io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize)
936    }
937  }
938
939  io.forward_mshr.valid  := s1_valid && s1_out.forward_tlDchannel
940  io.forward_mshr.mshrid := s1_out.mshrid
941  io.forward_mshr.paddr  := s1_out.paddr
942
943  XSDebug(s1_valid,
944    p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
945    p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n")
946
947  // Pipeline
948  // --------------------------------------------------------------------------------
949  // stage 2
950  // --------------------------------------------------------------------------------
951  // s2: DCache resp
952  val s2_valid  = RegInit(false.B)
953  val s2_in     = Wire(new LqWriteBundle)
954  val s2_out    = Wire(new LqWriteBundle)
955  val s2_kill   = Wire(Bool())
956  val s2_can_go = s3_ready
957  val s2_fire   = s2_valid && !s2_kill && s2_can_go
958  val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire)
959  val s2_isvec  = RegEnable(s1_out.isvec, false.B, s1_fire)
960  val s2_data_select  = genRdataOH(s2_out.uop)
961  val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(3, 0))
962  val s2_frm_mabuf = s2_in.isFrmMisAlignBuf
963  val s2_pbmt = RegEnable(s1_pbmt, s1_fire)
964
965  s2_kill := s2_in.uop.robIdx.needFlush(io.redirect)
966  s2_ready := !s2_valid || s2_kill || s3_ready
967  when (s1_fire) { s2_valid := true.B }
968  .elsewhen (s2_fire) { s2_valid := false.B }
969  .elsewhen (s2_kill) { s2_valid := false.B }
970  s2_in := RegEnable(s1_out, s1_fire)
971
972  val s2_pmp = WireInit(io.pmp)
973
974  val s2_prf    = s2_in.isPrefetch
975  val s2_hw_prf = s2_in.isHWPrefetch
976
977  // exception that may cause load addr to be invalid / illegal
978  // if such exception happen, that inst and its exception info
979  // will be force writebacked to rob
980  val s2_exception_vec = WireInit(s2_in.uop.exceptionVec)
981  when (!s2_in.delayedLoadError) {
982    s2_exception_vec(loadAccessFault) := (s2_in.uop.exceptionVec(loadAccessFault) ||
983                                         s2_pmp.ld ||
984                                         s2_isvec && s2_pmp.mmio && !s2_prf && !s2_in.tlbMiss ||
985                                         (io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable))
986                                         ) && s2_vecActive
987  }
988
989  // soft prefetch will not trigger any exception (but ecc error interrupt may
990  // be triggered)
991  when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss)) {
992    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
993  }
994  val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR && s2_vecActive
995
996  val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr)
997  val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward()
998  val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr)
999
1000  // writeback access fault caused by ecc error / bus error
1001  // * ecc data error is slow to generate, so we will not use it until load stage 3
1002  // * in load stage 3, an extra signal io.load_error will be used to
1003  val s2_actually_mmio = s2_pmp.mmio || Pbmt.isUncache(s2_pbmt)
1004  val s2_mmio          = !s2_prf &&
1005                          s2_actually_mmio &&
1006                         !s2_exception &&
1007                         !s2_in.tlbMiss
1008
1009  val s2_full_fwd      = Wire(Bool())
1010  val s2_mem_amb       = s2_in.uop.storeSetHit &&
1011                         io.lsq.forward.addrInvalid
1012
1013  val s2_tlb_miss      = s2_in.tlbMiss
1014  val s2_fwd_fail      = io.lsq.forward.dataInvalid
1015  val s2_dcache_miss   = io.dcache.resp.bits.miss &&
1016                         !s2_fwd_frm_d_chan_or_mshr &&
1017                         !s2_full_fwd
1018
1019  val s2_mq_nack       = io.dcache.s2_mq_nack &&
1020                         !s2_fwd_frm_d_chan_or_mshr &&
1021                         !s2_full_fwd
1022
1023  val s2_bank_conflict = io.dcache.s2_bank_conflict &&
1024                         !s2_fwd_frm_d_chan_or_mshr &&
1025                         !s2_full_fwd
1026
1027  val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail &&
1028                        !s2_fwd_frm_d_chan_or_mshr &&
1029                        !s2_full_fwd
1030
1031  val s2_rar_nack      = io.lsq.ldld_nuke_query.req.valid &&
1032                         !io.lsq.ldld_nuke_query.req.ready
1033
1034  val s2_raw_nack      = io.lsq.stld_nuke_query.req.valid &&
1035                         !io.lsq.stld_nuke_query.req.ready
1036  // st-ld violation query
1037  //  NeedFastRecovery Valid when
1038  //  1. Fast recovery query request Valid.
1039  //  2. Load instruction is younger than requestors(store instructions).
1040  //  3. Physical address match.
1041  //  4. Data contains.
1042  private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s2_in.isvec && s2_in.is128bit)))
1043  val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s,
1044    s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
1045    s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
1046  val s2_nuke          = VecInit((0 until StorePipelineWidth).map(w => {
1047                          io.stld_nuke_query(w).valid && // query valid
1048                          isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
1049                          s2_nuke_paddr_match(w) && // paddr match
1050                          (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
1051                        })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke
1052
1053  val s2_cache_handled   = io.dcache.resp.bits.handled
1054  val s2_cache_tag_error = GatedValidRegNext(io.csrCtrl.cache_error_enable) &&
1055                           io.dcache.resp.bits.tag_error
1056
1057  val s2_troublem        = !s2_exception &&
1058                           !s2_mmio &&
1059                           !s2_prf &&
1060                           !s2_in.delayedLoadError
1061
1062  io.dcache.resp.ready  := true.B
1063  val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_mmio || s2_prf)
1064  assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost")
1065
1066  // fast replay require
1067  val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail))
1068  val s2_nuke_fast_rep   = !s2_mq_nack &&
1069                           !s2_dcache_miss &&
1070                           !s2_bank_conflict &&
1071                           !s2_wpu_pred_fail &&
1072                           !s2_rar_nack &&
1073                           !s2_raw_nack &&
1074                           s2_nuke
1075
1076  val s2_fast_rep = !s2_mem_amb &&
1077                    !s2_tlb_miss &&
1078                    !s2_fwd_fail &&
1079                    (s2_dcache_fast_rep || s2_nuke_fast_rep) &&
1080                    s2_troublem
1081
1082  // need allocate new entry
1083  val s2_can_query = !s2_mem_amb &&
1084                     !s2_tlb_miss &&
1085                     !s2_fwd_fail &&
1086                     !s2_frm_mabuf &&
1087                     s2_troublem
1088
1089  val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error)
1090
1091  // ld-ld violation require
1092  io.lsq.ldld_nuke_query.req.valid           := s2_valid && s2_can_query
1093  io.lsq.ldld_nuke_query.req.bits.uop        := s2_in.uop
1094  io.lsq.ldld_nuke_query.req.bits.mask       := s2_in.mask
1095  io.lsq.ldld_nuke_query.req.bits.paddr      := s2_in.paddr
1096  io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
1097
1098  // st-ld violation require
1099  io.lsq.stld_nuke_query.req.valid           := s2_valid && s2_can_query
1100  io.lsq.stld_nuke_query.req.bits.uop        := s2_in.uop
1101  io.lsq.stld_nuke_query.req.bits.mask       := s2_in.mask
1102  io.lsq.stld_nuke_query.req.bits.paddr      := s2_in.paddr
1103  io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
1104
1105  // merge forward result
1106  // lsq has higher priority than sbuffer
1107  val s2_fwd_mask = Wire(Vec((VLEN/8), Bool()))
1108  val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W)))
1109  s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid
1110  // generate XLEN/8 Muxs
1111  for (i <- 0 until VLEN / 8) {
1112    s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i)
1113    s2_fwd_data(i) := Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), io.sbuffer.forwardData(i))
1114  }
1115
1116  XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
1117    s2_in.uop.pc,
1118    io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt,
1119    s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt
1120  )
1121
1122  //
1123  s2_out                     := s2_in
1124  s2_out.data                := 0.U // data will be generated in load s3
1125  s2_out.uop.fpWen           := s2_in.uop.fpWen
1126  s2_out.mmio                := s2_mmio
1127  s2_out.uop.flushPipe       := false.B
1128  s2_out.uop.exceptionVec    := s2_exception_vec
1129  s2_out.forwardMask         := s2_fwd_mask
1130  s2_out.forwardData         := s2_fwd_data
1131  s2_out.handledByMSHR       := s2_cache_handled
1132  s2_out.miss                := s2_dcache_miss && s2_troublem
1133  s2_out.feedbacked          := io.feedback_fast.valid
1134
1135  // Generate replay signal caused by:
1136  // * st-ld violation check
1137  // * tlb miss
1138  // * dcache replay
1139  // * forward data invalid
1140  // * dcache miss
1141  s2_out.rep_info.mem_amb         := s2_mem_amb && s2_troublem
1142  s2_out.rep_info.tlb_miss        := s2_tlb_miss && s2_troublem
1143  s2_out.rep_info.fwd_fail        := s2_fwd_fail && s2_troublem
1144  s2_out.rep_info.dcache_rep      := s2_mq_nack && s2_troublem
1145  s2_out.rep_info.dcache_miss     := s2_dcache_miss && s2_troublem
1146  s2_out.rep_info.bank_conflict   := s2_bank_conflict && s2_troublem
1147  s2_out.rep_info.wpu_fail        := s2_wpu_pred_fail && s2_troublem
1148  s2_out.rep_info.rar_nack        := s2_rar_nack && s2_troublem
1149  s2_out.rep_info.raw_nack        := s2_raw_nack && s2_troublem
1150  s2_out.rep_info.nuke            := s2_nuke && s2_troublem
1151  s2_out.rep_info.full_fwd        := s2_data_fwded
1152  s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx
1153  s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx
1154  s2_out.rep_info.rep_carry       := io.dcache.resp.bits.replayCarry
1155  s2_out.rep_info.mshr_id         := io.dcache.resp.bits.mshr_id
1156  s2_out.rep_info.last_beat       := s2_in.paddr(log2Up(refillBytes))
1157  s2_out.rep_info.debug           := s2_in.uop.debugInfo
1158  s2_out.rep_info.tlb_id          := io.tlb_hint.id
1159  s2_out.rep_info.tlb_full        := io.tlb_hint.full
1160
1161  // if forward fail, replay this inst from fetch
1162  val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss
1163  // if ld-ld violation is detected, replay from this inst from fetch
1164  val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss
1165
1166  // to be removed
1167  io.feedback_fast.valid                 := false.B
1168  io.feedback_fast.bits.hit              := false.B
1169  io.feedback_fast.bits.flushState       := s2_in.ptwBack
1170  io.feedback_fast.bits.robIdx           := s2_in.uop.robIdx
1171  io.feedback_fast.bits.sqIdx            := s2_in.uop.sqIdx
1172  io.feedback_fast.bits.lqIdx            := s2_in.uop.lqIdx
1173  io.feedback_fast.bits.sourceType       := RSFeedbackType.lrqFull
1174  io.feedback_fast.bits.dataInvalidSqIdx := DontCare
1175
1176  io.ldCancel.ld1Cancel := false.B
1177
1178  // fast wakeup
1179  val s1_fast_uop_valid = WireInit(false.B)
1180  s1_fast_uop_valid :=
1181    !io.dcache.s1_disable_fast_wakeup &&
1182    s1_valid &&
1183    !s1_kill &&
1184    !io.tlb.resp.bits.miss &&
1185    !io.lsq.forward.dataInvalidFast
1186  io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio && !(s2_prf && !s2_hw_prf)) && !s2_isvec && !s2_frm_mabuf
1187  io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid)
1188
1189  //
1190  io.s2_ptr_chasing                    := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire)
1191
1192  // RegNext prefetch train for better timing
1193  // ** Now, prefetch train is valid at load s3 **
1194  val s2_prefetch_train_valid = WireInit(false.B)
1195  s2_prefetch_train_valid              := s2_valid && !s2_actually_mmio && (!s2_in.tlbMiss || s2_hw_prf)
1196  io.prefetch_train.valid              := GatedValidRegNext(s2_prefetch_train_valid)
1197  io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid)
1198  io.prefetch_train.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict?
1199  io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid)
1200  io.prefetch_train.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid)
1201  io.s1_prefetch_spec := s1_fire
1202  io.s2_prefetch_spec := s2_prefetch_train_valid
1203
1204  val s2_prefetch_train_l1_valid = WireInit(false.B)
1205  s2_prefetch_train_l1_valid              := s2_valid && !s2_actually_mmio
1206  io.prefetch_train_l1.valid              := GatedValidRegNext(s2_prefetch_train_l1_valid)
1207  io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid)
1208  io.prefetch_train_l1.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid)
1209  io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid)
1210  io.prefetch_train_l1.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid)
1211  if (env.FPGAPlatform){
1212    io.dcache.s0_pc := DontCare
1213    io.dcache.s1_pc := DontCare
1214    io.dcache.s2_pc := DontCare
1215  }else{
1216    io.dcache.s0_pc := s0_out.uop.pc
1217    io.dcache.s1_pc := s1_out.uop.pc
1218    io.dcache.s2_pc := s2_out.uop.pc
1219  }
1220  io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill
1221
1222  val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready
1223  val s2_ld_valid_dup = RegInit(0.U(6.W))
1224  s2_ld_valid_dup := 0x0.U(6.W)
1225  when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) }
1226  when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) }
1227  assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch)))
1228
1229  // Pipeline
1230  // --------------------------------------------------------------------------------
1231  // stage 3
1232  // --------------------------------------------------------------------------------
1233  // writeback and update load queue
1234  val s3_valid        = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect))
1235  val s3_in           = RegEnable(s2_out, s2_fire)
1236  val s3_out          = Wire(Valid(new MemExuOutput))
1237  val s3_dcache_rep   = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire)
1238  val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire)
1239  val s3_fast_rep     = Wire(Bool())
1240  val s3_troublem     = GatedValidRegNext(s2_troublem)
1241  val s3_kill         = s3_in.uop.robIdx.needFlush(io.redirect)
1242  val s3_vecout       = Wire(new OnlyVecExuOutput)
1243  val s3_vecActive    = RegEnable(s2_out.vecActive, true.B, s2_fire)
1244  val s3_isvec        = RegEnable(s2_out.isvec, false.B, s2_fire)
1245  val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire)
1246  val s3_vec_mBIndex     = RegEnable(s2_out.mbIndex, s2_fire)
1247  val s3_frm_mabuf       = s3_in.isFrmMisAlignBuf
1248  val s3_mmio         = Wire(Valid(new MemExuOutput))
1249  val s3_data_select  = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire)
1250  val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire)
1251  // TODO: Fix vector load merge buffer nack
1252  val s3_vec_mb_nack  = Wire(Bool())
1253  s3_vec_mb_nack     := false.B
1254  XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!")
1255
1256  s3_ready := !s3_valid || s3_kill || io.ldout.ready
1257  s3_mmio.valid := RegNextN(io.lsq.uncache.fire, 3, Some(false.B))
1258  s3_mmio.bits  := RegNextN(io.lsq.uncache.bits, 3)
1259
1260  // forwrad last beat
1261  val (s3_fwd_frm_d_chan, s3_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s2_valid && s2_out.forward_tlDchannel, s2_out.mshrid, s2_out.paddr)
1262  val s3_fwd_data_valid = RegEnable(s2_fwd_data_valid, false.B, s2_valid)
1263  val s3_fwd_frm_d_chan_valid = (s3_fwd_frm_d_chan && s3_fwd_data_valid && s3_in.handledByMSHR)
1264  val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || io.misalign_ldin.valid || !io.dcache.req.ready
1265
1266  // s3 load fast replay
1267  io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect)
1268  io.fast_rep_out.bits := s3_in
1269
1270  io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked && !s3_frm_mabuf
1271  // TODO: check this --by hx
1272  // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill
1273  io.lsq.ldin.bits := s3_in
1274  io.lsq.ldin.bits.miss := s3_in.miss && !s3_fwd_frm_d_chan_valid
1275
1276  // connect to misalignBuffer
1277  io.misalign_buf.valid := io.lsq.ldin.valid && io.csrCtrl.hd_misalign_ld_enable && !io.lsq.ldin.bits.isvec
1278  io.misalign_buf.bits  := s3_in
1279
1280  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1281  io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools
1282  io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated
1283  io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated)
1284
1285  val s3_dly_ld_err =
1286    if (EnableAccurateLoadError) {
1287      io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem
1288    } else {
1289      WireInit(false.B)
1290    }
1291  io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid
1292  io.lsq.ldin.bits.dcacheRequireReplay  := s3_dcache_rep
1293  io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err
1294
1295  val s3_vp_match_fail = GatedValidRegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem
1296  val s3_rep_frm_fetch = s3_vp_match_fail
1297  val s3_ldld_rep_inst =
1298      io.lsq.ldld_nuke_query.resp.valid &&
1299      io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch &&
1300      GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable)
1301  val s3_flushPipe = s3_ldld_rep_inst
1302
1303  val s3_rep_info = WireInit(s3_in.rep_info)
1304  s3_rep_info.dcache_miss   := s3_in.rep_info.dcache_miss && !s3_fwd_frm_d_chan_valid
1305  val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt)
1306
1307  val s3_exception = ExceptionNO.selectByFu(s3_in.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive
1308  val s3_mis_align = s3_valid && s3_in.uop.exceptionVec(loadAddrMisaligned) && io.csrCtrl.hd_misalign_ld_enable && !s3_in.isvec
1309  when (s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) {
1310    io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType)
1311  } .otherwise {
1312    io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools)
1313  }
1314
1315  // Int load, if hit, will be writebacked at s3
1316  s3_out.valid                := s3_valid && !io.lsq.ldin.bits.rep_info.need_rep && !s3_in.mmio
1317  s3_out.bits.uop             := s3_in.uop
1318  s3_out.bits.uop.fpWen       := s3_in.uop.fpWen && !s3_exception
1319  s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_vecActive
1320  s3_out.bits.uop.flushPipe   := false.B
1321  s3_out.bits.uop.replayInst  := s3_rep_frm_fetch || s3_flushPipe
1322  s3_out.bits.data            := s3_in.data
1323  s3_out.bits.debug.isMMIO    := s3_in.mmio
1324  s3_out.bits.debug.isPerfCnt := false.B
1325  s3_out.bits.debug.paddr     := s3_in.paddr
1326  s3_out.bits.debug.vaddr     := s3_in.vaddr
1327
1328  // Vector load, writeback to merge buffer
1329  // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback
1330  s3_vecout.isvec             := s3_isvec
1331  s3_vecout.vecdata           := 0.U // Data will be assigned later
1332  s3_vecout.mask              := s3_in.mask
1333  // s3_vecout.rob_idx_valid     := s3_in.rob_idx_valid
1334  // s3_vecout.inner_idx         := s3_in.inner_idx
1335  // s3_vecout.rob_idx           := s3_in.rob_idx
1336  // s3_vecout.offset            := s3_in.offset
1337  s3_vecout.reg_offset        := s3_in.reg_offset
1338  s3_vecout.vecActive         := s3_vecActive
1339  s3_vecout.is_first_ele      := s3_in.is_first_ele
1340  // s3_vecout.uopQueuePtr       := DontCare // uopQueuePtr is already saved in flow queue
1341  // s3_vecout.flowPtr           := s3_in.flowPtr
1342  s3_vecout.elemIdx           := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO:
1343  s3_vecout.elemIdxInsideVd   := s3_in.elemIdxInsideVd
1344  val s3_usSecondInv          = s3_in.usSecondInv
1345
1346  io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception
1347  io.rollback.bits             := DontCare
1348  io.rollback.bits.isRVC       := s3_out.bits.uop.preDecodeInfo.isRVC
1349  io.rollback.bits.robIdx      := s3_out.bits.uop.robIdx
1350  io.rollback.bits.ftqIdx      := s3_out.bits.uop.ftqPtr
1351  io.rollback.bits.ftqOffset   := s3_out.bits.uop.ftqOffset
1352  io.rollback.bits.level       := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter)
1353  io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc
1354  io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id
1355  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1356
1357  io.lsq.ldin.bits.uop := s3_out.bits.uop
1358
1359  val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep
1360  io.lsq.ldld_nuke_query.revoke := s3_revoke
1361  io.lsq.stld_nuke_query.revoke := s3_revoke
1362
1363  // feedback slow
1364  s3_fast_rep := GatedValidRegNext(s2_fast_rep)
1365
1366  val s3_fb_no_waiting = !s3_in.isLoadReplay &&
1367                        (!(s3_fast_rep && !s3_fast_rep_canceled)) &&
1368                        !s3_in.feedbacked
1369
1370  // feedback: scalar load will send feedback to RS
1371  //           vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops
1372  io.feedback_slow.valid                 := s3_valid && s3_fb_no_waiting && !s3_isvec && !s3_frm_mabuf
1373  io.feedback_slow.bits.hit              := !s3_rep_info.need_rep || io.lsq.ldin.ready
1374  io.feedback_slow.bits.flushState       := s3_in.ptwBack
1375  io.feedback_slow.bits.robIdx           := s3_in.uop.robIdx
1376  io.feedback_slow.bits.sqIdx            := s3_in.uop.sqIdx
1377  io.feedback_slow.bits.lqIdx            := s3_in.uop.lqIdx
1378  io.feedback_slow.bits.sourceType       := RSFeedbackType.lrqFull
1379  io.feedback_slow.bits.dataInvalidSqIdx := DontCare
1380
1381  io.ldCancel.ld2Cancel := s3_valid && (
1382    io.lsq.ldin.bits.rep_info.need_rep ||                       // exe fail or
1383    s3_in.mmio                         ||                       // is mmio
1384    s3_mis_align                                                // misalign
1385  ) && !s3_isvec && !s3_frm_mabuf
1386
1387  val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio.bits)
1388
1389  // data from load queue refill
1390  val s3_ld_raw_data_frm_uncache = RegNextN(io.lsq.ld_raw_data, 3)
1391  val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData()
1392  val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List(
1393    "b000".U -> s3_merged_data_frm_uncache(63,  0),
1394    "b001".U -> s3_merged_data_frm_uncache(63,  8),
1395    "b010".U -> s3_merged_data_frm_uncache(63, 16),
1396    "b011".U -> s3_merged_data_frm_uncache(63, 24),
1397    "b100".U -> s3_merged_data_frm_uncache(63, 32),
1398    "b101".U -> s3_merged_data_frm_uncache(63, 40),
1399    "b110".U -> s3_merged_data_frm_uncache(63, 48),
1400    "b111".U -> s3_merged_data_frm_uncache(63, 56)
1401  ))
1402  val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache)
1403
1404  // data from dcache hit
1405  val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle)
1406  s3_ld_raw_data_frm_cache.respDcacheData       := io.dcache.resp.bits.data_delayed
1407  s3_ld_raw_data_frm_cache.forwardMask          := RegEnable(s2_fwd_mask, s2_valid)
1408  s3_ld_raw_data_frm_cache.forwardData          := RegEnable(s2_fwd_data, s2_valid)
1409  s3_ld_raw_data_frm_cache.uop                  := RegEnable(s2_out.uop, s2_valid)
1410  s3_ld_raw_data_frm_cache.addrOffset           := RegEnable(s2_out.paddr(3, 0), s2_valid)
1411  s3_ld_raw_data_frm_cache.forward_D            := RegEnable(s2_fwd_frm_d_chan, false.B, s2_valid) || s3_fwd_frm_d_chan_valid
1412  s3_ld_raw_data_frm_cache.forwardData_D        := Mux(s3_fwd_frm_d_chan_valid, s3_fwd_data_frm_d_chan, RegEnable(s2_fwd_data_frm_d_chan, s2_valid))
1413  s3_ld_raw_data_frm_cache.forward_mshr         := RegEnable(s2_fwd_frm_mshr, false.B, s2_valid)
1414  s3_ld_raw_data_frm_cache.forwardData_mshr     := RegEnable(s2_fwd_data_frm_mshr, s2_valid)
1415  s3_ld_raw_data_frm_cache.forward_result_valid := RegEnable(s2_fwd_data_valid, false.B, s2_valid)
1416
1417  val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergedData()
1418  val s3_data_frm_cache = Seq(
1419    s3_merged_data_frm_cache(63,    0),
1420    s3_merged_data_frm_cache(63,    8),
1421    s3_merged_data_frm_cache(63,   16),
1422    s3_merged_data_frm_cache(63,   24),
1423    s3_merged_data_frm_cache(63,   32),
1424    s3_merged_data_frm_cache(63,   40),
1425    s3_merged_data_frm_cache(63,   48),
1426    s3_merged_data_frm_cache(63,   56),
1427    s3_merged_data_frm_cache(127,  64),
1428    s3_merged_data_frm_cache(127,  72),
1429    s3_merged_data_frm_cache(127,  80),
1430    s3_merged_data_frm_cache(127,  88),
1431    s3_merged_data_frm_cache(127,  96),
1432    s3_merged_data_frm_cache(127, 104),
1433    s3_merged_data_frm_cache(127, 112),
1434    s3_merged_data_frm_cache(127, 120)
1435  )
1436  val s3_picked_data_frm_cache = Mux1H(s3_data_select_by_offset, s3_data_frm_cache)
1437  val s3_ld_data_frm_cache = newRdataHelper(s3_data_select, s3_picked_data_frm_cache)
1438
1439  // FIXME: add 1 cycle delay ?
1440  // io.lsq.uncache.ready := !s3_valid
1441  val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive
1442  io.ldout.bits        := s3_ld_wb_meta
1443  io.ldout.bits.data   := Mux(s3_valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache)
1444  io.ldout.valid       := ((s3_out.valid && !s3_vecout.isvec && !s3_mis_align && !s3_frm_mabuf) ||
1445                           (s3_mmio.valid && !s3_valid))
1446  io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg)
1447
1448  // TODO: check this --hx
1449  // io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec ||
1450  //   io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1451  //  io.ldout.bits.data   := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache)
1452  //  io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) ||
1453  //                         s3_mmio.valid && !s3_mmio.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid
1454
1455  // s3 load fast replay
1456  io.fast_rep_out.valid := s3_valid && s3_fast_rep
1457  io.fast_rep_out.bits := s3_in
1458  io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch
1459
1460  val vecFeedback = s3_valid && s3_fb_no_waiting && s3_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec
1461
1462  // vector output
1463  io.vecldout.bits.alignedType := s3_vec_alignedType
1464  // vec feedback
1465  io.vecldout.bits.vecFeedback := vecFeedback
1466  // TODO: VLSU, uncache data logic
1467  val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_cache)
1468  io.vecldout.bits.vecdata.get := Mux(s3_in.is128bit, s3_merged_data_frm_cache, vecdata)
1469  io.vecldout.bits.isvec := s3_vecout.isvec
1470  io.vecldout.bits.elemIdx := s3_vecout.elemIdx
1471  io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd
1472  io.vecldout.bits.mask := s3_vecout.mask
1473  io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset
1474  io.vecldout.bits.usSecondInv := s3_usSecondInv
1475  io.vecldout.bits.mBIndex := s3_vec_mBIndex
1476  io.vecldout.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready
1477  io.vecldout.bits.sourceType := RSFeedbackType.lrqFull
1478  io.vecldout.bits.flushState := DontCare
1479  io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg)
1480  io.vecldout.bits.vaddr := s3_in.vaddr
1481  io.vecldout.bits.mmio := DontCare
1482
1483  io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec ||
1484  // TODO: check this, why !io.lsq.uncache.bits.isVls before?
1485    io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls
1486    //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1487
1488  io.misalign_ldout.valid     := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && s3_frm_mabuf
1489  io.misalign_ldout.bits      := io.lsq.ldin.bits
1490  io.misalign_ldout.bits.data := Mux(s3_in.is128bit, s3_merged_data_frm_cache, s3_picked_data_frm_cache)
1491
1492  // fast load to load forward
1493  if (EnableLoadToLoadForward) {
1494    io.l2l_fwd_out.valid      := s3_valid && !s3_in.mmio && !s3_rep_info.need_rep
1495    io.l2l_fwd_out.data       := Mux(s3_in.vaddr(3), s3_merged_data_frm_cache(127, 64), s3_merged_data_frm_cache(63, 0))
1496    io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err || // ecc delayed error
1497                                 s3_ldld_rep_inst ||
1498                                 s3_rep_frm_fetch
1499  } else {
1500    io.l2l_fwd_out.valid := false.B
1501    io.l2l_fwd_out.data := DontCare
1502    io.l2l_fwd_out.dly_ld_err := DontCare
1503  }
1504
1505   // trigger
1506  val last_valid_data = RegNext(RegEnable(io.ldout.bits.data, io.ldout.fire))
1507  val hit_ld_addr_trig_hit_vec = Wire(Vec(TriggerNum, Bool()))
1508  val lq_ld_addr_trig_hit_vec = io.lsq.trigger.lqLoadAddrTriggerHitVec
1509  (0 until TriggerNum).map{i => {
1510    val tdata2    = GatedRegNext(io.trigger(i).tdata2)
1511    val matchType = RegNext(io.trigger(i).matchType)
1512    val tEnable   = RegNext(io.trigger(i).tEnable)
1513
1514    hit_ld_addr_trig_hit_vec(i) := TriggerCmp(RegEnable(s2_out.vaddr, 0.U, s2_valid), tdata2, matchType, tEnable)
1515    io.trigger(i).addrHit       := Mux(s3_out.valid, hit_ld_addr_trig_hit_vec(i), lq_ld_addr_trig_hit_vec(i))
1516  }}
1517  io.lsq.trigger.hitLoadAddrTriggerHitVec := hit_ld_addr_trig_hit_vec
1518
1519  // s1
1520  io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value
1521  io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled
1522  io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue
1523  // s2
1524  io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value
1525  io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict)
1526  io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue
1527  io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail
1528  // s3
1529  io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value
1530  io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled
1531  io.debug_ls.s3_isReplayRS :=  RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit)
1532  io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep
1533  io.debug_ls.s3_isReplay := s3_valid && s3_rep_info.need_rep // include fast+slow+rs replay
1534  io.debug_ls.replayCause := s3_rep_info.cause
1535  io.debug_ls.replayCnt := 1.U
1536
1537  // Topdown
1538  io.lsTopdownInfo.s1.robIdx          := s1_in.uop.robIdx.value
1539  io.lsTopdownInfo.s1.vaddr_valid     := s1_valid && s1_in.hasROBEntry
1540  io.lsTopdownInfo.s1.vaddr_bits      := s1_vaddr
1541  io.lsTopdownInfo.s2.robIdx          := s2_in.uop.robIdx.value
1542  io.lsTopdownInfo.s2.paddr_valid     := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss
1543  io.lsTopdownInfo.s2.paddr_bits      := s2_in.paddr
1544  io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss
1545  io.lsTopdownInfo.s2.cache_miss_en   := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated
1546
1547  // perf cnt
1548  XSPerfAccumulate("s0_in_valid",                  io.ldin.valid)
1549  XSPerfAccumulate("s0_in_block",                  io.ldin.valid && !io.ldin.fire)
1550  XSPerfAccumulate("s0_vecin_valid",               io.vecldin.valid)
1551  XSPerfAccumulate("s0_vecin_block",               io.vecldin.valid && !io.vecldin.fire)
1552  XSPerfAccumulate("s0_in_fire_first_issue",       s0_valid && s0_sel_src.isFirstIssue)
1553  XSPerfAccumulate("s0_lsq_replay_issue",          io.replay.fire)
1554  XSPerfAccumulate("s0_lsq_replay_vecissue",       io.replay.fire && io.replay.bits.isvec)
1555  XSPerfAccumulate("s0_ldu_fire_first_issue",      io.ldin.fire && s0_sel_src.isFirstIssue)
1556  XSPerfAccumulate("s0_fast_replay_issue",         io.fast_rep_in.fire)
1557  XSPerfAccumulate("s0_fast_replay_vecissue",      io.fast_rep_in.fire && io.fast_rep_in.bits.isvec)
1558  XSPerfAccumulate("s0_stall_out",                 s0_valid && !s0_can_go)
1559  XSPerfAccumulate("s0_stall_dcache",              s0_valid && !io.dcache.req.ready)
1560  XSPerfAccumulate("s0_addr_spec_success",         s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12))
1561  XSPerfAccumulate("s0_addr_spec_failed",          s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12))
1562  XSPerfAccumulate("s0_addr_spec_success_once",    s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1563  XSPerfAccumulate("s0_addr_spec_failed_once",     s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1564  XSPerfAccumulate("s0_vec_addr_vlen_aligned",     s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U)
1565  XSPerfAccumulate("s0_vec_addr_vlen_unaligned",   s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U)
1566  XSPerfAccumulate("s0_forward_tl_d_channel",      s0_out.forward_tlDchannel)
1567  XSPerfAccumulate("s0_hardware_prefetch_fire",    s0_fire && s0_hw_prf_select)
1568  XSPerfAccumulate("s0_software_prefetch_fire",    s0_fire && s0_sel_src.prf && s0_src_select_vec(int_iss_idx))
1569  XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select)
1570  XSPerfAccumulate("s0_hardware_prefetch_total",   io.prefetch_req.valid)
1571
1572  XSPerfAccumulate("s1_in_valid",                  s1_valid)
1573  XSPerfAccumulate("s1_in_fire",                   s1_fire)
1574  XSPerfAccumulate("s1_in_fire_first_issue",       s1_fire && s1_in.isFirstIssue)
1575  XSPerfAccumulate("s1_tlb_miss",                  s1_fire && s1_tlb_miss)
1576  XSPerfAccumulate("s1_tlb_miss_first_issue",      s1_fire && s1_tlb_miss && s1_in.isFirstIssue)
1577  XSPerfAccumulate("s1_stall_out",                 s1_valid && !s1_can_go)
1578  XSPerfAccumulate("s1_dly_err",                   s1_valid && s1_fast_rep_dly_err)
1579
1580  XSPerfAccumulate("s2_in_valid",                  s2_valid)
1581  XSPerfAccumulate("s2_in_fire",                   s2_fire)
1582  XSPerfAccumulate("s2_in_fire_first_issue",       s2_fire && s2_in.isFirstIssue)
1583  XSPerfAccumulate("s2_dcache_miss",               s2_fire && io.dcache.resp.bits.miss)
1584  XSPerfAccumulate("s2_dcache_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1585  XSPerfAccumulate("s2_dcache_real_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1586  XSPerfAccumulate("s2_full_forward",              s2_fire && s2_full_fwd)
1587  XSPerfAccumulate("s2_dcache_miss_full_forward",  s2_fire && s2_dcache_miss)
1588  XSPerfAccumulate("s2_fwd_frm_d_can",             s2_valid && s2_fwd_frm_d_chan)
1589  XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr",    s2_valid && s2_fwd_frm_d_chan_or_mshr)
1590  XSPerfAccumulate("s2_stall_out",                 s2_fire && !s2_can_go)
1591  XSPerfAccumulate("s2_prefetch",                  s2_fire && s2_prf)
1592  XSPerfAccumulate("s2_prefetch_ignored",          s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict
1593  XSPerfAccumulate("s2_prefetch_miss",             s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1
1594  XSPerfAccumulate("s2_prefetch_hit",              s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1
1595  XSPerfAccumulate("s2_prefetch_accept",           s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it
1596  XSPerfAccumulate("s2_forward_req",               s2_fire && s2_in.forward_tlDchannel)
1597  XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid)
1598  XSPerfAccumulate("s2_successfully_forward_mshr",      s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid)
1599
1600  XSPerfAccumulate("s3_fwd_frm_d_chan",            s3_valid && s3_fwd_frm_d_chan_valid)
1601  XSPerfAccumulate("s3_frm_mabuf",                 s3_valid && s3_frm_mabuf)
1602
1603  XSPerfAccumulate("load_to_load_forward",                      s1_try_ptr_chasing && !s1_ptr_chasing_canceled)
1604  XSPerfAccumulate("load_to_load_forward_try",                  s1_try_ptr_chasing)
1605  XSPerfAccumulate("load_to_load_forward_fail",                 s1_cancel_ptr_chasing)
1606  XSPerfAccumulate("load_to_load_forward_fail_cancelled",       s1_cancel_ptr_chasing && s1_ptr_chasing_canceled)
1607  XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match)
1608  XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",       s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld)
1609  XSPerfAccumulate("load_to_load_forward_fail_addr_align",      s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned)
1610  XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",    s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch)
1611
1612  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1613  // hardware performance counter
1614  val perfEvents = Seq(
1615    ("load_s0_in_fire         ", s0_fire                                                        ),
1616    ("load_to_load_forward    ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled      ),
1617    ("stall_dcache            ", s0_valid && s0_can_go && !io.dcache.req.ready                  ),
1618    ("load_s1_in_fire         ", s0_fire                                                        ),
1619    ("load_s1_tlb_miss        ", s1_fire && io.tlb.resp.bits.miss                               ),
1620    ("load_s2_in_fire         ", s1_fire                                                        ),
1621    ("load_s2_dcache_miss     ", s2_fire && io.dcache.resp.bits.miss                            ),
1622  )
1623  generatePerfEvent()
1624
1625  when(io.ldout.fire){
1626    XSDebug("ldout %x\n", io.ldout.bits.uop.pc)
1627  }
1628  // end
1629}