xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision 7ccf006bba83d5deb98ee10db3fc1e75cc05bd9f)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import utility._
24import xiangshan.ExceptionNO._
25import xiangshan._
26import xiangshan.backend.fu.PMPRespBundle
27import xiangshan.cache._
28import xiangshan.cache.dcache.ReplayCarry
29import xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp}
30
31class LoadToLsqFastIO(implicit p: Parameters) extends XSBundle {
32  val valid = Output(Bool())
33  val ld_ld_check_ok = Output(Bool())
34  val st_ld_check_ok = Output(Bool())
35  val cache_bank_no_conflict = Output(Bool())
36  val ld_idx = Output(UInt(log2Ceil(LoadQueueSize).W))
37}
38
39class LoadToLsqSlowIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters {
40  val valid = Output(Bool())
41  val tlb_hited = Output(Bool())
42  val st_ld_check_ok = Output(Bool())
43  val cache_no_replay = Output(Bool())
44  val forward_data_valid = Output(Bool())
45  val cache_hited = Output(Bool())
46  val can_forward_full_data = Output(Bool())
47  val ld_idx = Output(UInt(log2Ceil(LoadQueueSize).W))
48  val data_invalid_sq_idx = Output(UInt(log2Ceil(StoreQueueSize).W))
49  val replayCarry = Output(new ReplayCarry)
50  val miss_mshr_id = Output(UInt(log2Up(cfg.nMissEntries).W))
51  val data_in_last_beat = Output(Bool())
52}
53
54class LoadToLsqIO(implicit p: Parameters) extends XSBundle {
55  val loadIn = ValidIO(new LqWriteBundle)
56  val loadPaddrIn = ValidIO(new LqPaddrWriteBundle)
57  val loadVaddrIn = ValidIO(new LqVaddrWriteBundle)
58  val ldout = Flipped(DecoupledIO(new ExuOutput))
59  val ldRawData = Input(new LoadDataFromLQBundle)
60  val s2_load_data_forwarded = Output(Bool())
61  val s3_delayed_load_error = Output(Bool())
62  val s2_dcache_require_replay = Output(Bool())
63  val s3_replay_from_fetch = Output(Bool()) // update uop.ctrl.replayInst in load queue in s3
64  val forward = new PipeLoadForwardQueryIO
65  val loadViolationQuery = new LoadViolationQueryIO
66  val trigger = Flipped(new LqTriggerIO)
67
68  // for load replay
69  val replayFast = new LoadToLsqFastIO
70  val replaySlow = new LoadToLsqSlowIO
71}
72
73class LoadToLoadIO(implicit p: Parameters) extends XSBundle {
74  // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
75  val data = UInt(XLEN.W)
76  val valid = Bool()
77}
78
79class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
80  val tdata2 = Input(UInt(64.W))
81  val matchType = Input(UInt(2.W))
82  val tEnable = Input(Bool()) // timing is calculated before this
83  val addrHit = Output(Bool())
84  val lastDataHit = Output(Bool())
85}
86
87// Load Pipeline Stage 0
88// Generate addr, use addr to query DCache and DTLB
89class LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters{
90  val io = IO(new Bundle() {
91    val in = Flipped(Decoupled(new ExuInput))
92    val out = Decoupled(new LsPipelineBundle)
93    val prefetch_in = Flipped(ValidIO(new L1PrefetchReq))
94    val dtlbReq = DecoupledIO(new TlbReq)
95    val dcacheReq = DecoupledIO(new DCacheWordReq)
96    val rsIdx = Input(UInt(log2Up(IssQueSize).W))
97    val isFirstIssue = Input(Bool())
98    val fastpath = Input(new LoadToLoadIO)
99    val s0_kill = Input(Bool())
100    // wire from lq to load pipeline
101    val lsqOut = Flipped(Decoupled(new LsPipelineBundle))
102
103    val s0_sqIdx = Output(new SqPtr)
104  })
105  require(LoadPipelineWidth == exuParameters.LduCnt)
106
107  // there are three sources of load pipeline's input
108  // * 1. load issued by RS  (io.in)
109  // * 2. load replayed by LSQ  (io.lsqOut)
110  // * 3. load try pointchaising when no issued or replayed load  (io.fastpath)
111
112  // the priority is
113  // 2 > 1 > 3
114  // now in S0, choise a load according to priority
115  // TODO: io.prefetch_in.valid (source 4) to be added here
116
117  val s0_vaddr = Wire(UInt(VAddrBits.W))
118  val s0_mask = Wire(UInt(8.W))
119  val s0_uop = Wire(new MicroOp)
120  val s0_isFirstIssue = Wire(Bool())
121  val s0_rsIdx = Wire(UInt(log2Up(IssQueSize).W))
122  val s0_sqIdx = Wire(new SqPtr)
123  val s0_replayCarry = Wire(new ReplayCarry)
124  // default value
125  s0_replayCarry.valid := false.B
126  s0_replayCarry.real_way_en := 0.U
127
128  io.s0_sqIdx := s0_sqIdx
129
130  val tryFastpath = WireInit(false.B)
131
132  val s0_valid = Wire(Bool())
133
134  s0_valid := io.in.valid || io.lsqOut.valid || tryFastpath
135
136  // assign default value
137  s0_uop := DontCare
138
139  when(io.lsqOut.valid) {
140    s0_vaddr := io.lsqOut.bits.vaddr
141    s0_mask := io.lsqOut.bits.mask
142    s0_uop := io.lsqOut.bits.uop
143    s0_isFirstIssue := io.lsqOut.bits.isFirstIssue
144    s0_rsIdx := io.lsqOut.bits.rsIdx
145    s0_sqIdx := io.lsqOut.bits.uop.sqIdx
146    s0_replayCarry := io.lsqOut.bits.replayCarry
147  }.elsewhen(io.in.valid) {
148    val imm12 = io.in.bits.uop.ctrl.imm(11, 0)
149    s0_vaddr := io.in.bits.src(0) + SignExt(imm12, VAddrBits)
150    s0_mask := genWmask(s0_vaddr, io.in.bits.uop.ctrl.fuOpType(1,0))
151    s0_uop := io.in.bits.uop
152    s0_isFirstIssue := io.isFirstIssue
153    s0_rsIdx := io.rsIdx
154    s0_sqIdx := io.in.bits.uop.sqIdx
155
156  }.otherwise {
157    if (EnableLoadToLoadForward) {
158      tryFastpath := io.fastpath.valid
159      // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
160      s0_vaddr := io.fastpath.data
161      // Assume the pointer chasing is always ld.
162      s0_uop.ctrl.fuOpType := LSUOpType.ld
163      s0_mask := genWmask(0.U, LSUOpType.ld)
164      // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing
165      // because these signals will be updated in S1
166      s0_isFirstIssue := DontCare
167      s0_rsIdx := DontCare
168      s0_sqIdx := DontCare
169    }
170  }
171
172  // io.lsqOut has highest priority
173  io.lsqOut.ready := (io.out.ready && io.dcacheReq.ready)
174
175  val isPrefetch = WireInit(LSUOpType.isPrefetch(s0_uop.ctrl.fuOpType))
176  val isPrefetchRead = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_r)
177  val isPrefetchWrite = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_w)
178  val isHWPrefetch = WireInit(false.B)
179
180  // query DTLB
181  io.dtlbReq.valid := s0_valid || io.prefetch_in.valid
182  io.dtlbReq.bits.vaddr := s0_vaddr
183  io.dtlbReq.bits.cmd := TlbCmd.read
184  io.dtlbReq.bits.size := LSUOpType.size(s0_uop.ctrl.fuOpType)
185  io.dtlbReq.bits.kill := DontCare
186  io.dtlbReq.bits.debug.robIdx := s0_uop.robIdx
187  io.dtlbReq.bits.no_translate := false.B
188  io.dtlbReq.bits.debug.pc := s0_uop.cf.pc
189  io.dtlbReq.bits.debug.isFirstIssue := s0_isFirstIssue
190
191  // query DCache
192  io.dcacheReq.valid := s0_valid || io.prefetch_in.valid
193  when (isPrefetchRead) {
194    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFR
195  }.elsewhen (isPrefetchWrite) {
196    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFW
197  }.otherwise {
198    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_XRD
199  }
200  io.dcacheReq.bits.addr := s0_vaddr
201  io.dcacheReq.bits.mask := s0_mask
202  io.dcacheReq.bits.data := DontCare
203  when(isPrefetch) {
204    io.dcacheReq.bits.instrtype := DCACHE_PREFETCH_SOURCE.U
205  }.otherwise {
206    io.dcacheReq.bits.instrtype := LOAD_SOURCE.U
207  }
208  io.dcacheReq.bits.replayCarry := s0_replayCarry
209
210  // TODO: update cache meta
211  io.dcacheReq.bits.id   := DontCare
212
213  // address align check
214  val addrAligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List(
215    "b00".U   -> true.B,                   //b
216    "b01".U   -> (s0_vaddr(0)    === 0.U), //h
217    "b10".U   -> (s0_vaddr(1, 0) === 0.U), //w
218    "b11".U   -> (s0_vaddr(2, 0) === 0.U)  //d
219  ))
220
221  // prefetch ctrl signal gen
222  val have_confident_hw_prefetch = io.prefetch_in.valid && (io.prefetch_in.bits.confidence > 0.U)
223  val hw_prefetch_override = io.prefetch_in.valid &&
224  ((io.prefetch_in.bits.confidence > 0.U) || !io.in.valid) &&
225  !io.lsqOut.valid
226
227  // load flow select/gen
228  //
229  // load req may come from:
230  // 1) normal read / software prefetch from RS (io.in.valid)
231  // 2) load to load fast path (tryFastpath)
232  // 3) hardware prefetch from prefetchor (hw_prefetch_override)
233  io.out.valid := (s0_valid || hw_prefetch_override) && io.dcacheReq.ready && !io.s0_kill
234
235  io.out.bits := DontCare
236  io.out.bits.vaddr := s0_vaddr
237  io.out.bits.mask := s0_mask
238  io.out.bits.uop := s0_uop
239  io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) := !addrAligned
240  io.out.bits.rsIdx := s0_rsIdx
241  io.out.bits.isFirstIssue := s0_isFirstIssue
242  io.out.bits.isPrefetch := isPrefetch
243  io.out.bits.isHWPrefetch := isHWPrefetch
244  io.out.bits.isLoadReplay := io.lsqOut.valid
245  io.out.bits.mshrid := io.lsqOut.bits.mshrid
246  io.out.bits.forward_tlDchannel := io.lsqOut.valid && io.lsqOut.bits.forward_tlDchannel
247
248  when (hw_prefetch_override) {
249    // vaddr based index for dcache
250    io.out.bits.vaddr := io.prefetch_in.bits.getVaddr()
251    io.dcacheReq.bits.addr := io.prefetch_in.bits.getVaddr()
252    // dtlb
253    // send paddr to dcache, send a no_translate signal
254    io.dtlbReq.bits.vaddr := io.prefetch_in.bits.paddr
255    io.dtlbReq.bits.cmd := Mux(io.prefetch_in.bits.is_store, TlbCmd.write, TlbCmd.read)
256    io.dtlbReq.bits.no_translate := true.B
257    // ctrl signal
258    isPrefetch := true.B
259    isHWPrefetch := true.B
260    isPrefetchRead := !io.prefetch_in.bits.is_store
261    isPrefetchWrite := io.prefetch_in.bits.is_store
262  }
263
264  // io.in can fire only when:
265  // 1) there is no lsq-replayed load
266  // 2) there is no high confidence prefetch request
267  io.in.ready := (io.out.ready && io.dcacheReq.ready && !io.lsqOut.valid && !have_confident_hw_prefetch)
268
269  XSDebug(io.dcacheReq.fire,
270    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n"
271  )
272  XSPerfAccumulate("in_valid", io.in.valid)
273  XSPerfAccumulate("in_fire", io.in.fire)
274  XSPerfAccumulate("in_fire_first_issue", io.in.valid && io.isFirstIssue)
275  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready)
276  XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready)
277  XSPerfAccumulate("addr_spec_success", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12))
278  XSPerfAccumulate("addr_spec_failed", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12))
279  XSPerfAccumulate("addr_spec_success_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue)
280  XSPerfAccumulate("addr_spec_failed_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue)
281  XSPerfAccumulate("forward_tlDchannel", io.out.bits.forward_tlDchannel)
282  XSPerfAccumulate("hardware_prefetch_fire", io.out.fire && isPrefetch && hw_prefetch_override)
283  XSPerfAccumulate("software_prefetch_fire", io.out.fire && isPrefetch && !hw_prefetch_override)
284  XSPerfAccumulate("hardware_prefetch_blocked", io.prefetch_in.valid && !hw_prefetch_override)
285  XSPerfAccumulate("hardware_prefetch_total", io.prefetch_in.valid)
286}
287
288
289// Load Pipeline Stage 1
290// TLB resp (send paddr to dcache)
291class LoadUnit_S1(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
292  val io = IO(new Bundle() {
293    val in = Flipped(Decoupled(new LsPipelineBundle))
294    val s1_kill = Input(Bool())
295    val out = Decoupled(new LsPipelineBundle)
296    val dtlbResp = Flipped(DecoupledIO(new TlbResp(2)))
297    val lsuPAddr = Output(UInt(PAddrBits.W))
298    val dcachePAddr = Output(UInt(PAddrBits.W))
299    val dcacheKill = Output(Bool())
300    val dcacheBankConflict = Input(Bool())
301    val fullForwardFast = Output(Bool())
302    val sbuffer = new LoadForwardQueryIO
303    val lsq = new PipeLoadForwardQueryIO
304    val loadViolationQueryReq = Decoupled(new LoadViolationQueryReq)
305    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))
306    val rsFeedback = ValidIO(new RSFeedback)
307    val replayFast = new LoadToLsqFastIO
308    val csrCtrl = Flipped(new CustomCSRCtrlIO)
309    val needLdVioCheckRedo = Output(Bool())
310    val needReExecute = Output(Bool())
311  })
312
313  val s1_uop = io.in.bits.uop
314  val s1_paddr_dup_lsu = io.dtlbResp.bits.paddr(0)
315  val s1_paddr_dup_dcache = io.dtlbResp.bits.paddr(1)
316  // af & pf exception were modified below.
317  val s1_exception = ExceptionNO.selectByFu(io.out.bits.uop.cf.exceptionVec, lduCfg).asUInt.orR
318  val s1_tlb_miss = io.dtlbResp.bits.miss
319  val s1_mask = io.in.bits.mask
320  val s1_is_prefetch = io.in.bits.isPrefetch
321  val s1_is_hw_prefetch = io.in.bits.isHWPrefetch
322  val s1_bank_conflict = io.dcacheBankConflict
323
324  io.out.bits := io.in.bits // forwardXX field will be updated in s1
325
326  io.dtlbResp.ready := true.B
327
328  io.lsuPAddr := s1_paddr_dup_lsu
329  io.dcachePAddr := s1_paddr_dup_dcache
330  //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio
331  io.dcacheKill := s1_tlb_miss || s1_exception || io.s1_kill
332  // load forward query datapath
333  io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_hw_prefetch)
334  io.sbuffer.vaddr := io.in.bits.vaddr
335  io.sbuffer.paddr := s1_paddr_dup_lsu
336  io.sbuffer.uop := s1_uop
337  io.sbuffer.sqIdx := s1_uop.sqIdx
338  io.sbuffer.mask := s1_mask
339  io.sbuffer.pc := s1_uop.cf.pc // FIXME: remove it
340
341  io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_hw_prefetch)
342  io.lsq.vaddr := io.in.bits.vaddr
343  io.lsq.paddr := s1_paddr_dup_lsu
344  io.lsq.uop := s1_uop
345  io.lsq.sqIdx := s1_uop.sqIdx
346  io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0
347  io.lsq.mask := s1_mask
348  io.lsq.pc := s1_uop.cf.pc // FIXME: remove it
349
350  // ld-ld violation query
351  io.loadViolationQueryReq.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_hw_prefetch)
352  io.loadViolationQueryReq.bits.paddr := s1_paddr_dup_lsu
353  io.loadViolationQueryReq.bits.uop := s1_uop
354
355  // st-ld violation query
356  val needReExecuteVec = Wire(Vec(StorePipelineWidth, Bool()))
357  val needReExecute = Wire(Bool())
358
359  for (w <- 0 until StorePipelineWidth) {
360    //  needReExecute valid when
361    //  1. ReExecute query request valid.
362    //  2. Load instruction is younger than requestors(store instructions).
363    //  3. Physical address match.
364    //  4. Data contains.
365
366    needReExecuteVec(w) := io.reExecuteQuery(w).valid &&
367                          isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) &&
368                          !s1_tlb_miss &&
369                          (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) &&
370                          (s1_mask & io.reExecuteQuery(w).bits.mask).orR
371  }
372  needReExecute := needReExecuteVec.asUInt.orR
373  io.needReExecute := needReExecute
374
375  // Generate forwardMaskFast to wake up insts earlier
376  val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt
377  io.fullForwardFast := ((~forwardMaskFast).asUInt & s1_mask) === 0.U
378
379  // Generate feedback signal caused by:
380  // * dcache bank conflict
381  // * need redo ld-ld violation check
382  val needLdVioCheckRedo = io.loadViolationQueryReq.valid &&
383    !io.loadViolationQueryReq.ready &&
384    RegNext(io.csrCtrl.ldld_vio_check_enable)
385  io.needLdVioCheckRedo := needLdVioCheckRedo
386
387  // make nanhu rs feedback port happy
388  // if a load flow comes from rs, always feedback hit (no need to replay from rs)
389  io.rsFeedback.valid := Mux(io.in.bits.isLoadReplay, false.B, io.in.valid && !io.s1_kill && !s1_is_prefetch)
390  io.rsFeedback.bits.hit := true.B // we have found s1_bank_conflict / re do ld-ld violation check
391  io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx
392  io.rsFeedback.bits.flushState := io.in.bits.ptwBack
393  io.rsFeedback.bits.sourceType := Mux(s1_bank_conflict, RSFeedbackType.bankConflict, RSFeedbackType.ldVioCheckRedo)
394  io.rsFeedback.bits.dataInvalidSqIdx := DontCare
395
396  // request rep-lay from load replay queue, fast port
397  io.replayFast.valid := io.in.valid && !io.s1_kill
398  io.replayFast.ld_ld_check_ok := !needLdVioCheckRedo
399  io.replayFast.st_ld_check_ok := !needReExecute
400  io.replayFast.cache_bank_no_conflict := !s1_bank_conflict
401  io.replayFast.ld_idx := io.in.bits.uop.lqIdx.value
402
403  // if replay is detected in load_s1,
404  // load inst will be canceled immediately
405  io.out.valid := io.in.valid && (!needLdVioCheckRedo && !s1_bank_conflict && !needReExecute) && !io.s1_kill
406  io.out.bits.paddr := s1_paddr_dup_lsu
407  io.out.bits.tlbMiss := s1_tlb_miss
408
409  // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
410  // af & pf exception were modified
411  io.out.bits.uop.cf.exceptionVec(loadPageFault) := io.dtlbResp.bits.excp(0).pf.ld
412  io.out.bits.uop.cf.exceptionVec(loadAccessFault) := io.dtlbResp.bits.excp(0).af.ld
413
414  io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack
415  io.out.bits.rsIdx := io.in.bits.rsIdx
416
417  io.in.ready := !io.in.valid || io.out.ready
418
419  XSPerfAccumulate("in_valid", io.in.valid)
420  XSPerfAccumulate("in_fire", io.in.fire)
421  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
422  XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss)
423  XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue)
424  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
425}
426
427// Load Pipeline Stage 2
428// DCache resp
429class LoadUnit_S2(implicit p: Parameters) extends XSModule with HasLoadHelper with HasCircularQueuePtrHelper with HasDCacheParameters {
430  val io = IO(new Bundle() {
431    val in = Flipped(Decoupled(new LsPipelineBundle))
432    val out = Decoupled(new LsPipelineBundle)
433    val rsFeedback = ValidIO(new RSFeedback)
434    val replaySlow = new LoadToLsqSlowIO
435    val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp))
436    val pmpResp = Flipped(new PMPRespBundle())
437    val lsq = new LoadForwardQueryIO
438    val dataInvalidSqIdx = Input(UInt())
439    val sbuffer = new LoadForwardQueryIO
440    val dataForwarded = Output(Bool())
441    val s2_dcache_require_replay = Output(Bool())
442    val fullForward = Output(Bool())
443    val dcache_kill = Output(Bool())
444    val s3_delayed_load_error = Output(Bool())
445    val loadViolationQueryResp = Flipped(Valid(new LoadViolationQueryResp))
446    val csrCtrl = Flipped(new CustomCSRCtrlIO)
447    val sentFastUop = Input(Bool())
448    val static_pm = Input(Valid(Bool())) // valid for static, bits for mmio
449    val s2_can_replay_from_fetch = Output(Bool()) // dirty code
450    val loadDataFromDcache = Output(new LoadDataFromDcacheBundle)
451    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))
452    val needReExecute = Output(Bool())
453    // forward tilelink D channel
454    val forward_D = Input(Bool())
455    val forwardData_D = Input(Vec(8, UInt(8.W)))
456
457    // forward mshr data
458    val forward_mshr = Input(Bool())
459    val forwardData_mshr = Input(Vec(8, UInt(8.W)))
460
461    // indicate whether forward tilelink D channel or mshr data is valid
462    val forward_result_valid = Input(Bool())
463  })
464
465  val pmp = WireInit(io.pmpResp)
466  when (io.static_pm.valid) {
467    pmp.ld := false.B
468    pmp.st := false.B
469    pmp.instr := false.B
470    pmp.mmio := io.static_pm.bits
471  }
472
473  val s2_is_prefetch = io.in.bits.isPrefetch
474  val s2_is_hw_prefetch = io.in.bits.isHWPrefetch
475
476  val forward_D_or_mshr_valid = io.forward_result_valid && (io.forward_D || io.forward_mshr)
477
478  // assert(!reset && io.forward_D && io.forward_mshr && io.in.valid && io.in.bits.forward_tlDchannel, "forward D and mshr at the same time")
479
480  // exception that may cause load addr to be invalid / illegal
481  //
482  // if such exception happen, that inst and its exception info
483  // will be force writebacked to rob
484  val s2_exception_vec = WireInit(io.in.bits.uop.cf.exceptionVec)
485  s2_exception_vec(loadAccessFault) := io.in.bits.uop.cf.exceptionVec(loadAccessFault) || pmp.ld
486  // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered)
487  when (s2_is_prefetch) {
488    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
489  }
490  val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, lduCfg).asUInt.orR && !io.in.bits.tlbMiss
491
492  // writeback access fault caused by ecc error / bus error
493  //
494  // * ecc data error is slow to generate, so we will not use it until load stage 3
495  // * in load stage 3, an extra signal io.load_error will be used to
496
497  // now cache ecc error will raise an access fault
498  // at the same time, error info (including error paddr) will be write to
499  // an customized CSR "CACHE_ERROR"
500  if (EnableAccurateLoadError) {
501    io.s3_delayed_load_error := io.dcacheResp.bits.error_delayed &&
502      io.csrCtrl.cache_error_enable &&
503      RegNext(io.out.valid)
504  } else {
505    io.s3_delayed_load_error := false.B
506  }
507
508  val actually_mmio = pmp.mmio
509  val s2_uop = io.in.bits.uop
510  val s2_mask = io.in.bits.mask
511  val s2_paddr = io.in.bits.paddr
512  val s2_tlb_miss = io.in.bits.tlbMiss
513  val s2_mmio = !s2_is_prefetch && actually_mmio && !s2_exception
514  val s2_cache_miss = io.dcacheResp.bits.miss && !forward_D_or_mshr_valid
515  val s2_cache_replay = io.dcacheResp.bits.replay && !forward_D_or_mshr_valid
516  val s2_cache_tag_error = io.dcacheResp.bits.tag_error
517  val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid
518  val s2_ldld_violation = io.loadViolationQueryResp.valid &&
519    io.loadViolationQueryResp.bits.have_violation &&
520    RegNext(io.csrCtrl.ldld_vio_check_enable)
521  val s2_data_invalid = io.lsq.dataInvalid && !s2_ldld_violation && !s2_exception
522
523  io.dcache_kill := pmp.ld || pmp.mmio // move pmp resp kill to outside
524  io.dcacheResp.ready := true.B
525  val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio || s2_is_prefetch)
526  assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid)), "DCache response got lost")
527
528  // merge forward result
529  // lsq has higher priority than sbuffer
530  val forwardMask = Wire(Vec(8, Bool()))
531  val forwardData = Wire(Vec(8, UInt(8.W)))
532
533  val fullForward = ((~forwardMask.asUInt).asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid
534  io.lsq := DontCare
535  io.sbuffer := DontCare
536  io.fullForward := fullForward
537
538  // generate XLEN/8 Muxs
539  for (i <- 0 until XLEN / 8) {
540    forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i)
541    forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i))
542  }
543
544  XSDebug(io.out.fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
545    s2_uop.cf.pc,
546    io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt,
547    io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt
548  )
549
550  // data merge
551  // val rdataVec = VecInit((0 until XLEN / 8).map(j =>
552  //   Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j))
553  // )) // s2_rdataVec will be write to load queue
554  // val rdata = rdataVec.asUInt
555  // val rdataSel = LookupTree(s2_paddr(2, 0), List(
556  //   "b000".U -> rdata(63, 0),
557  //   "b001".U -> rdata(63, 8),
558  //   "b010".U -> rdata(63, 16),
559  //   "b011".U -> rdata(63, 24),
560  //   "b100".U -> rdata(63, 32),
561  //   "b101".U -> rdata(63, 40),
562  //   "b110".U -> rdata(63, 48),
563  //   "b111".U -> rdata(63, 56)
564  // ))
565  // val rdataPartialLoad = rdataHelper(s2_uop, rdataSel) // s2_rdataPartialLoad is not used
566
567  io.out.valid := io.in.valid && !s2_tlb_miss && !s2_data_invalid && !io.needReExecute && !s2_is_hw_prefetch
568  // write_lq_safe is needed by dup logic
569  // io.write_lq_safe := !s2_tlb_miss && !s2_data_invalid
570  // Inst will be canceled in store queue / lsq,
571  // so we do not need to care about flush in load / store unit's out.valid
572  io.out.bits := io.in.bits
573  // io.out.bits.data := rdataPartialLoad
574  io.out.bits.data := 0.U // data will be generated in load_s3
575  // when exception occurs, set it to not miss and let it write back to rob (via int port)
576  if (EnableFastForward) {
577    io.out.bits.miss := s2_cache_miss &&
578      !s2_exception &&
579      !fullForward &&
580      !s2_is_prefetch
581  } else {
582    io.out.bits.miss := s2_cache_miss &&
583      !s2_exception &&
584      !s2_is_prefetch
585  }
586  io.out.bits.uop.ctrl.fpWen := io.in.bits.uop.ctrl.fpWen && !s2_exception
587
588  // val s2_loadDataFromDcache = new LoadDataFromDcacheBundle
589  // s2_loadDataFromDcache.forwardMask := forwardMask
590  // s2_loadDataFromDcache.forwardData := forwardData
591  // s2_loadDataFromDcache.uop := io.out.bits.uop
592  // s2_loadDataFromDcache.addrOffset := s2_paddr(2, 0)
593  // // forward D or mshr
594  // s2_loadDataFromDcache.forward_D := io.forward_D
595  // s2_loadDataFromDcache.forwardData_D := io.forwardData_D
596  // s2_loadDataFromDcache.forward_mshr := io.forward_mshr
597  // s2_loadDataFromDcache.forwardData_mshr := io.forwardData_mshr
598  // s2_loadDataFromDcache.forward_result_valid := io.forward_result_valid
599  // io.loadDataFromDcache := RegEnable(s2_loadDataFromDcache, io.in.valid)
600  io.loadDataFromDcache.respDcacheData := io.dcacheResp.bits.data_delayed
601  io.loadDataFromDcache.forwardMask := RegEnable(forwardMask, io.in.valid)
602  io.loadDataFromDcache.forwardData := RegEnable(forwardData, io.in.valid)
603  io.loadDataFromDcache.uop := RegEnable(io.out.bits.uop, io.in.valid)
604  io.loadDataFromDcache.addrOffset := RegEnable(s2_paddr(2, 0), io.in.valid)
605  // forward D or mshr
606  io.loadDataFromDcache.forward_D := RegEnable(io.forward_D, io.in.valid)
607  io.loadDataFromDcache.forwardData_D := RegEnable(io.forwardData_D, io.in.valid)
608  io.loadDataFromDcache.forward_mshr := RegEnable(io.forward_mshr, io.in.valid)
609  io.loadDataFromDcache.forwardData_mshr := RegEnable(io.forwardData_mshr, io.in.valid)
610  io.loadDataFromDcache.forward_result_valid := RegEnable(io.forward_result_valid, io.in.valid)
611
612  io.s2_can_replay_from_fetch := !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
613  // if forward fail, replay this inst from fetch
614  val debug_forwardFailReplay = s2_forward_fail && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
615  // if ld-ld violation is detected, replay from this inst from fetch
616  val debug_ldldVioReplay = s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
617  // io.out.bits.uop.ctrl.replayInst := false.B
618
619  io.out.bits.mmio := s2_mmio
620  io.out.bits.uop.ctrl.flushPipe := s2_mmio && io.sentFastUop
621  io.out.bits.uop.cf.exceptionVec := s2_exception_vec // cache error not included
622
623  // For timing reasons, sometimes we can not let
624  // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward
625  // We use io.dataForwarded instead. It means:
626  // 1. Forward logic have prepared all data needed,
627  //    and dcache query is no longer needed.
628  // 2. ... or data cache tag error is detected, this kind of inst
629  //    will not update miss queue. That is to say, if miss, that inst
630  //    may not be refilled
631  // Such inst will be writebacked from load queue.
632  io.dataForwarded := s2_cache_miss && !s2_exception &&
633    (fullForward || io.csrCtrl.cache_error_enable && s2_cache_tag_error)
634  // io.out.bits.forwardX will be send to lq
635  io.out.bits.forwardMask := forwardMask
636  // data from dcache is not included in io.out.bits.forwardData
637  io.out.bits.forwardData := forwardData
638
639  io.in.ready := io.out.ready || !io.in.valid
640
641
642  // st-ld violation query
643  val needReExecuteVec = Wire(Vec(StorePipelineWidth, Bool()))
644  val needReExecute = Wire(Bool())
645
646  for (i <- 0 until StorePipelineWidth) {
647    //  NeedFastRecovery Valid when
648    //  1. Fast recovery query request Valid.
649    //  2. Load instruction is younger than requestors(store instructions).
650    //  3. Physical address match.
651    //  4. Data contains.
652    needReExecuteVec(i) := io.reExecuteQuery(i).valid &&
653                              isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(i).bits.robIdx) &&
654                              !s2_tlb_miss &&
655                              (s2_paddr(PAddrBits-1,3) === io.reExecuteQuery(i).bits.paddr(PAddrBits-1, 3)) &&
656                              (s2_mask & io.reExecuteQuery(i).bits.mask).orR
657  }
658  needReExecute := needReExecuteVec.asUInt.orR
659  io.needReExecute := needReExecute
660
661  // rs slow feedback port in nanhu is not used for now
662  io.rsFeedback.valid := false.B
663  io.rsFeedback.bits := DontCare
664
665  // request rep-lay from load replay queue, fast port
666  io.replaySlow.valid := io.in.valid
667  io.replaySlow.tlb_hited := !s2_tlb_miss
668  io.replaySlow.st_ld_check_ok := !needReExecute
669  if (EnableFastForward) {
670    io.replaySlow.cache_no_replay := !s2_cache_replay || s2_is_prefetch || s2_mmio || s2_exception || fullForward
671  }else {
672    io.replaySlow.cache_no_replay := !s2_cache_replay || s2_is_prefetch || s2_mmio || s2_exception || io.dataForwarded
673  }
674  io.replaySlow.forward_data_valid := !s2_data_invalid || s2_is_prefetch
675  io.replaySlow.cache_hited := !io.out.bits.miss || io.out.bits.mmio
676  io.replaySlow.can_forward_full_data := io.dataForwarded
677  io.replaySlow.ld_idx := io.in.bits.uop.lqIdx.value
678  io.replaySlow.data_invalid_sq_idx := io.dataInvalidSqIdx
679  io.replaySlow.replayCarry := io.dcacheResp.bits.replayCarry
680  io.replaySlow.miss_mshr_id := io.dcacheResp.bits.mshr_id
681  io.replaySlow.data_in_last_beat := io.in.bits.paddr(log2Up(refillBytes))
682
683  // To be removed
684  val s2_need_replay_from_rs = Wire(Bool())
685  if (EnableFastForward) {
686    s2_need_replay_from_rs :=
687      needReExecute ||
688      s2_tlb_miss || // replay if dtlb miss
689      s2_cache_replay && !s2_is_prefetch && !s2_mmio && !s2_exception && !fullForward || // replay if dcache miss queue full / busy
690      s2_data_invalid && !s2_is_prefetch // replay if store to load forward data is not ready
691  } else {
692    // Note that if all parts of data are available in sq / sbuffer, replay required by dcache will not be scheduled
693    s2_need_replay_from_rs :=
694      needReExecute ||
695      s2_tlb_miss || // replay if dtlb miss
696      s2_cache_replay && !s2_is_prefetch && !s2_mmio && !s2_exception && !io.dataForwarded || // replay if dcache miss queue full / busy
697      s2_data_invalid && !s2_is_prefetch // replay if store to load forward data is not ready
698  }
699
700  // s2_cache_replay is quite slow to generate, send it separately to LQ
701  if (EnableFastForward) {
702    io.s2_dcache_require_replay := s2_cache_replay && !fullForward
703  } else {
704    io.s2_dcache_require_replay := s2_cache_replay &&
705      s2_need_replay_from_rs &&
706      !io.dataForwarded &&
707      !s2_is_prefetch &&
708      io.out.bits.miss
709  }
710
711  XSPerfAccumulate("in_valid", io.in.valid)
712  XSPerfAccumulate("in_fire", io.in.fire)
713  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
714  XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss)
715  XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue)
716  XSPerfAccumulate("full_forward", io.in.valid && fullForward)
717  XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward)
718  XSPerfAccumulate("replay",  io.rsFeedback.valid && !io.rsFeedback.bits.hit)
719  XSPerfAccumulate("replay_tlb_miss", io.rsFeedback.valid && !io.rsFeedback.bits.hit && s2_tlb_miss)
720  XSPerfAccumulate("replay_cache", io.rsFeedback.valid && !io.rsFeedback.bits.hit && !s2_tlb_miss && s2_cache_replay)
721  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
722  XSPerfAccumulate("replay_from_fetch_forward", io.out.valid && debug_forwardFailReplay)
723  XSPerfAccumulate("replay_from_fetch_load_vio", io.out.valid && debug_ldldVioReplay)
724  XSPerfAccumulate("replay_lq",  io.replaySlow.valid && (!io.replaySlow.tlb_hited || !io.replaySlow.cache_no_replay || !io.replaySlow.forward_data_valid))
725  XSPerfAccumulate("replay_tlb_miss_lq", io.replaySlow.valid && !io.replaySlow.tlb_hited)
726  XSPerfAccumulate("replay_sl_vio", io.replaySlow.valid && io.replaySlow.tlb_hited && !io.replaySlow.st_ld_check_ok)
727  XSPerfAccumulate("replay_cache_lq", io.replaySlow.valid && io.replaySlow.tlb_hited && io.replaySlow.st_ld_check_ok && !io.replaySlow.cache_no_replay)
728  XSPerfAccumulate("replay_cache_miss_lq", io.replaySlow.valid && !io.replaySlow.cache_hited)
729  XSPerfAccumulate("prefetch", io.in.fire && s2_is_prefetch)
730  XSPerfAccumulate("prefetch_ignored", io.in.fire && s2_is_prefetch && s2_cache_replay) // ignore prefetch for mshr full / miss req port conflict
731  XSPerfAccumulate("prefetch_miss", io.in.fire && s2_is_prefetch && s2_cache_miss) // prefetch req miss in l1
732  XSPerfAccumulate("prefetch_hit", io.in.fire && s2_is_prefetch && !s2_cache_miss) // prefetch req hit in l1
733  // prefetch a missed line in l1, and l1 accepted it
734  XSPerfAccumulate("prefetch_accept", io.in.fire && s2_is_prefetch && s2_cache_miss && !s2_cache_replay)
735}
736
737class LoadUnit(implicit p: Parameters) extends XSModule
738  with HasLoadHelper
739  with HasPerfEvents
740  with HasDCacheParameters
741{
742  val io = IO(new Bundle() {
743    val ldin = Flipped(Decoupled(new ExuInput))
744    val ldout = Decoupled(new ExuOutput)
745    val redirect = Flipped(ValidIO(new Redirect))
746    val feedbackSlow = ValidIO(new RSFeedback)
747    val feedbackFast = ValidIO(new RSFeedback)
748    val rsIdx = Input(UInt(log2Up(IssQueSize).W))
749    val isFirstIssue = Input(Bool())
750    val dcache = new DCacheLoadIO
751    val sbuffer = new LoadForwardQueryIO
752    val lsq = new LoadToLsqIO
753    val tlDchannel = Input(new DcacheToLduForwardIO)
754    val forward_mshr = Flipped(new LduToMissqueueForwardIO)
755    val refill = Flipped(ValidIO(new Refill))
756    val fastUop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1, send to RS in load_s2
757    val trigger = Vec(3, new LoadUnitTriggerIO)
758
759    val tlb = new TlbRequestIO(2)
760    val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now
761
762    // provide prefetch info
763    val prefetch_train = ValidIO(new LdPrefetchTrainBundle())
764
765    // hardware prefetch to l1 cache req
766    val prefetch_req = Flipped(ValidIO(new L1PrefetchReq))
767
768    // load to load fast path
769    val fastpathOut = Output(new LoadToLoadIO)
770    val fastpathIn = Input(new LoadToLoadIO)
771    val loadFastMatch = Input(Bool())
772    val loadFastImm = Input(UInt(12.W))
773
774    // load ecc
775    val s3_delayed_load_error = Output(Bool()) // load ecc error
776    // Note that io.s3_delayed_load_error and io.lsq.s3_delayed_load_error is different
777
778    // load unit ctrl
779    val csrCtrl = Flipped(new CustomCSRCtrlIO)
780
781    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))    // load replay
782    val lsqOut = Flipped(Decoupled(new LsPipelineBundle))
783    val s2IsPointerChasing = Output(Bool()) // provide right pc for hw prefetch
784  })
785
786  val load_s0 = Module(new LoadUnit_S0)
787  val load_s1 = Module(new LoadUnit_S1)
788  val load_s2 = Module(new LoadUnit_S2)
789
790  load_s0.io.lsqOut <> io.lsqOut
791
792  // load s0
793  load_s0.io.in <> io.ldin
794  load_s0.io.dtlbReq <> io.tlb.req
795  load_s0.io.dcacheReq <> io.dcache.req
796  load_s0.io.rsIdx := io.rsIdx
797  load_s0.io.isFirstIssue := io.isFirstIssue
798  load_s0.io.s0_kill := false.B
799
800  // we try pointerchasing when:
801  // 1) no rs-issued load
802  // 2) no LSQ replayed load
803  // 3) no prefetch request
804  val s0_tryPointerChasing = !io.ldin.valid && !io.lsqOut.valid && io.fastpathIn.valid && !io.prefetch_req.valid
805  val s0_pointerChasingVAddr = io.fastpathIn.data(5, 0) +& io.loadFastImm(5, 0)
806  load_s0.io.fastpath.valid := io.fastpathIn.valid
807  load_s0.io.fastpath.data := Cat(io.fastpathIn.data(XLEN-1, 6), s0_pointerChasingVAddr(5,0))
808
809  val s1_data = PipelineConnect(load_s0.io.out, load_s1.io.in, true.B,
810    load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect) && !s0_tryPointerChasing).get
811
812  // load s1
813  // update s1_kill when any source has valid request
814  load_s1.io.s1_kill := RegEnable(load_s0.io.s0_kill, false.B, io.ldin.valid || io.lsqOut.valid || io.fastpathIn.valid)
815  io.tlb.req_kill := load_s1.io.s1_kill
816  load_s1.io.dtlbResp <> io.tlb.resp
817  io.dcache.s1_paddr_dup_lsu <> load_s1.io.lsuPAddr
818  io.dcache.s1_paddr_dup_dcache <> load_s1.io.dcachePAddr
819  io.dcache.s1_kill := load_s1.io.dcacheKill
820  load_s1.io.sbuffer <> io.sbuffer
821  load_s1.io.lsq <> io.lsq.forward
822  load_s1.io.loadViolationQueryReq <> io.lsq.loadViolationQuery.req
823  load_s1.io.dcacheBankConflict <> io.dcache.s1_bank_conflict
824  load_s1.io.csrCtrl <> io.csrCtrl
825  load_s1.io.reExecuteQuery := io.reExecuteQuery
826  // provide paddr and vaddr for lq
827  io.lsq.loadPaddrIn.valid := load_s1.io.out.valid && !load_s1.io.out.bits.isHWPrefetch
828  io.lsq.loadPaddrIn.bits.lqIdx := load_s1.io.out.bits.uop.lqIdx
829  io.lsq.loadPaddrIn.bits.paddr := load_s1.io.lsuPAddr
830
831  io.lsq.loadVaddrIn.valid := load_s1.io.in.valid && !load_s1.io.s1_kill
832  io.lsq.loadVaddrIn.bits.lqIdx := load_s1.io.out.bits.uop.lqIdx
833  io.lsq.loadVaddrIn.bits.vaddr := load_s1.io.out.bits.vaddr
834
835  // when S0 has opportunity to try pointerchasing, make sure it truely goes to S1
836  // which is S0's out is ready and dcache is ready
837  val s0_doTryPointerChasing = s0_tryPointerChasing && load_s0.io.out.ready && load_s0.io.dcacheReq.ready
838  val s1_tryPointerChasing = RegNext(s0_doTryPointerChasing, false.B)
839  val s1_pointerChasingVAddr = RegEnable(s0_pointerChasingVAddr, s0_doTryPointerChasing)
840  val cancelPointerChasing = WireInit(false.B)
841  if (EnableLoadToLoadForward) {
842    // Sometimes, we need to cancel the load-load forwarding.
843    // These can be put at S0 if timing is bad at S1.
844    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
845    val addressMisMatch = s1_pointerChasingVAddr(6) || RegEnable(io.loadFastImm(11, 6).orR, s0_doTryPointerChasing)
846    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
847    val addressNotAligned = s1_pointerChasingVAddr(2, 0).orR
848    val fuOpTypeIsNotLd = io.ldin.bits.uop.ctrl.fuOpType =/= LSUOpType.ld
849    // Case 2: this is not a valid load-load pair
850    val notFastMatch = RegEnable(!io.loadFastMatch, s0_tryPointerChasing)
851    // Case 3: this load-load uop is cancelled
852    val isCancelled = !io.ldin.valid
853    when (s1_tryPointerChasing) {
854      cancelPointerChasing := addressMisMatch || addressNotAligned || fuOpTypeIsNotLd || notFastMatch || isCancelled
855      load_s1.io.in.bits.uop := io.ldin.bits.uop
856      val spec_vaddr = s1_data.vaddr
857      val vaddr = Cat(spec_vaddr(VAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W))
858      load_s1.io.in.bits.vaddr := vaddr
859      load_s1.io.in.bits.rsIdx := io.rsIdx
860      load_s1.io.in.bits.isFirstIssue := io.isFirstIssue
861      // We need to replace vaddr(5, 3).
862      val spec_paddr = io.tlb.resp.bits.paddr(0)
863      load_s1.io.dtlbResp.bits.paddr.foreach(_ := Cat(spec_paddr(PAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W)))
864    }
865    when (cancelPointerChasing) {
866      load_s1.io.s1_kill := true.B
867    }.otherwise {
868      load_s0.io.s0_kill := s1_tryPointerChasing && !io.lsqOut.valid
869      when (s1_tryPointerChasing) {
870        io.ldin.ready := true.B
871      }
872    }
873
874    XSPerfAccumulate("load_to_load_forward", s1_tryPointerChasing && !cancelPointerChasing)
875    XSPerfAccumulate("load_to_load_forward_try", s1_tryPointerChasing)
876    XSPerfAccumulate("load_to_load_forward_fail", cancelPointerChasing)
877    XSPerfAccumulate("load_to_load_forward_fail_cancelled", cancelPointerChasing && isCancelled)
878    XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", cancelPointerChasing && !isCancelled && notFastMatch)
879    XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",
880      cancelPointerChasing && !isCancelled && !notFastMatch && fuOpTypeIsNotLd)
881    XSPerfAccumulate("load_to_load_forward_fail_addr_align",
882      cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && addressNotAligned)
883    XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",
884      cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && !addressNotAligned && addressMisMatch)
885  }
886  PipelineConnect(load_s1.io.out, load_s2.io.in, true.B,
887    load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect) || cancelPointerChasing)
888
889  val (forward_D, forwardData_D) = io.tlDchannel.forward(load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel, load_s1.io.out.bits.mshrid, load_s1.io.out.bits.paddr)
890
891  io.forward_mshr.valid := load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel
892  io.forward_mshr.mshrid := load_s1.io.out.bits.mshrid
893  io.forward_mshr.paddr := load_s1.io.out.bits.paddr
894  val (forward_result_valid, forward_mshr, forwardData_mshr) = io.forward_mshr.forward()
895
896  XSPerfAccumulate("successfully_forward_channel_D", forward_D && forward_result_valid)
897  XSPerfAccumulate("successfully_forward_mshr", forward_mshr && forward_result_valid)
898  // load s2
899  load_s2.io.forward_D := forward_D
900  load_s2.io.forwardData_D := forwardData_D
901  load_s2.io.forward_result_valid := forward_result_valid
902  load_s2.io.forward_mshr := forward_mshr
903  load_s2.io.forwardData_mshr := forwardData_mshr
904  io.s2IsPointerChasing := RegEnable(s1_tryPointerChasing && !cancelPointerChasing, load_s1.io.out.fire)
905  io.prefetch_train.bits.fromLsPipelineBundle(load_s2.io.in.bits)
906  // override miss bit
907  io.prefetch_train.bits.miss := io.dcache.resp.bits.miss
908  io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch
909  io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access
910  io.prefetch_train.valid := load_s2.io.in.fire && !load_s2.io.out.bits.mmio && !load_s2.io.in.bits.tlbMiss
911  io.dcache.s2_kill := load_s2.io.dcache_kill // to kill mmio resp which are redirected
912  io.dcache.s2_pc := load_s2.io.out.bits.uop.cf.pc
913  load_s2.io.dcacheResp <> io.dcache.resp
914  load_s2.io.pmpResp <> io.pmp
915  load_s2.io.static_pm := RegNext(io.tlb.resp.bits.static_pm)
916  load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData
917  load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask
918  load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2
919  load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid
920  load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid
921  load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData
922  load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask
923  load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2
924  load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false
925  load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid
926  load_s2.io.dataForwarded <> io.lsq.s2_load_data_forwarded
927  load_s2.io.dataInvalidSqIdx := io.lsq.forward.dataInvalidSqIdx // provide dataInvalidSqIdx to make wakeup faster
928  load_s2.io.loadViolationQueryResp <> io.lsq.loadViolationQuery.resp
929  load_s2.io.csrCtrl <> io.csrCtrl
930  load_s2.io.sentFastUop := io.fastUop.valid
931  load_s2.io.reExecuteQuery := io.reExecuteQuery
932  // feedback bank conflict / ld-vio check struct hazard to rs
933  io.feedbackFast.bits := RegNext(load_s1.io.rsFeedback.bits)
934  io.feedbackFast.valid := RegNext(load_s1.io.rsFeedback.valid && !load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect))
935
936  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
937  val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.s0_sqIdx.value, StoreQueueSize))
938  // to enable load-load, sqIdxMask must be calculated based on ldin.uop
939  // If the timing here is not OK, load-load forwarding has to be disabled.
940  // Or we calculate sqIdxMask at RS??
941  io.lsq.forward.sqIdxMask := sqIdxMaskReg
942  if (EnableLoadToLoadForward) {
943    when (s1_tryPointerChasing) {
944      io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize)
945    }
946  }
947
948  // // use s2_hit_way to select data received in s1
949  // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data))
950  // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data)
951
952  // now io.fastUop.valid is sent to RS in load_s2
953  val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr)
954  val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side
955
956  io.fastUop.valid := RegNext(
957      !io.dcache.s1_disable_fast_wakeup &&  // load fast wakeup should be disabled when dcache data read is not ready
958      load_s1.io.in.valid && // valid load request
959      !load_s1.io.in.bits.isHWPrefetch && // is not hardware prefetch req
960      !load_s1.io.s1_kill && // killed by load-load forwarding
961      !load_s1.io.dtlbResp.bits.fast_miss && // not mmio or tlb miss, pf / af not included here
962      !io.lsq.forward.dataInvalidFast // forward failed
963    ) &&
964    !RegNext(load_s1.io.needLdVioCheckRedo) && // load-load violation check: load paddr cam struct hazard
965    !RegNext(load_s1.io.needReExecute) &&
966    !RegNext(load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) &&
967    (load_s2.io.in.valid && !load_s2.io.needReExecute && s2_dcache_hit) // dcache hit in lsu side
968
969  io.fastUop.bits := RegNext(load_s1.io.out.bits.uop)
970
971  XSDebug(load_s0.io.out.valid,
972    p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " +
973    p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n")
974  XSDebug(load_s1.io.out.valid,
975    p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
976    p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n")
977
978  // writeback to LSQ
979  // Current dcache use MSHR
980  // Load queue will be updated at s2 for both hit/miss int/fp load
981  io.lsq.loadIn.valid := load_s2.io.out.valid && !load_s2.io.out.bits.isHWPrefetch
982  // generate LqWriteBundle from LsPipelineBundle
983  io.lsq.loadIn.bits.fromLsPipelineBundle(load_s2.io.out.bits)
984
985  io.lsq.replayFast := load_s1.io.replayFast
986  io.lsq.replaySlow := load_s2.io.replaySlow
987  io.lsq.replaySlow.valid := load_s2.io.replaySlow.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect)
988
989  // generate duplicated load queue data wen
990  val load_s2_valid_vec = RegInit(0.U(6.W))
991  val load_s2_leftFire = load_s1.io.out.valid && load_s2.io.in.ready
992  // val write_lq_safe = load_s2.io.write_lq_safe
993  load_s2_valid_vec := 0x0.U(6.W)
994  when (load_s2_leftFire && !load_s1.io.out.bits.isHWPrefetch) { load_s2_valid_vec := 0x3f.U(6.W)} // TODO: refactor me
995  when (load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) { load_s2_valid_vec := 0x0.U(6.W) }
996  assert(RegNext((load_s2.io.in.valid === load_s2_valid_vec(0)) || RegNext(load_s1.io.out.bits.isHWPrefetch)))
997  io.lsq.loadIn.bits.lq_data_wen_dup := load_s2_valid_vec.asBools()
998
999  // s2_dcache_require_replay signal will be RegNexted, then used in s3
1000  io.lsq.s2_dcache_require_replay := load_s2.io.s2_dcache_require_replay
1001
1002  // write to rob and writeback bus
1003  val s2_wb_valid = load_s2.io.out.valid && !load_s2.io.out.bits.miss && !load_s2.io.out.bits.mmio
1004
1005  // Int load, if hit, will be writebacked at s2
1006  val hitLoadOut = Wire(Valid(new ExuOutput))
1007  hitLoadOut.valid := s2_wb_valid
1008  hitLoadOut.bits.uop := load_s2.io.out.bits.uop
1009  hitLoadOut.bits.data := load_s2.io.out.bits.data
1010  hitLoadOut.bits.redirectValid := false.B
1011  hitLoadOut.bits.redirect := DontCare
1012  hitLoadOut.bits.debug.isMMIO := load_s2.io.out.bits.mmio
1013  hitLoadOut.bits.debug.isPerfCnt := false.B
1014  hitLoadOut.bits.debug.paddr := load_s2.io.out.bits.paddr
1015  hitLoadOut.bits.debug.vaddr := load_s2.io.out.bits.vaddr
1016  hitLoadOut.bits.fflags := DontCare
1017
1018  load_s2.io.out.ready := true.B
1019
1020  // load s3
1021  val s3_load_wb_meta_reg = RegNext(Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.ldout.bits))
1022
1023  // data from load queue refill
1024  val s3_loadDataFromLQ = RegEnable(io.lsq.ldRawData, io.lsq.ldout.valid)
1025  val s3_rdataLQ = s3_loadDataFromLQ.mergedData()
1026  val s3_rdataSelLQ = LookupTree(s3_loadDataFromLQ.addrOffset, List(
1027    "b000".U -> s3_rdataLQ(63, 0),
1028    "b001".U -> s3_rdataLQ(63, 8),
1029    "b010".U -> s3_rdataLQ(63, 16),
1030    "b011".U -> s3_rdataLQ(63, 24),
1031    "b100".U -> s3_rdataLQ(63, 32),
1032    "b101".U -> s3_rdataLQ(63, 40),
1033    "b110".U -> s3_rdataLQ(63, 48),
1034    "b111".U -> s3_rdataLQ(63, 56)
1035  ))
1036  val s3_rdataPartialLoadLQ = rdataHelper(s3_loadDataFromLQ.uop, s3_rdataSelLQ)
1037
1038  // data from dcache hit
1039  val s3_loadDataFromDcache = load_s2.io.loadDataFromDcache
1040  val s3_rdataDcache = s3_loadDataFromDcache.mergedData()
1041  val s3_rdataSelDcache = LookupTree(s3_loadDataFromDcache.addrOffset, List(
1042    "b000".U -> s3_rdataDcache(63, 0),
1043    "b001".U -> s3_rdataDcache(63, 8),
1044    "b010".U -> s3_rdataDcache(63, 16),
1045    "b011".U -> s3_rdataDcache(63, 24),
1046    "b100".U -> s3_rdataDcache(63, 32),
1047    "b101".U -> s3_rdataDcache(63, 40),
1048    "b110".U -> s3_rdataDcache(63, 48),
1049    "b111".U -> s3_rdataDcache(63, 56)
1050  ))
1051  val s3_rdataPartialLoadDcache = rdataHelper(s3_loadDataFromDcache.uop, s3_rdataSelDcache)
1052
1053  io.ldout.bits := s3_load_wb_meta_reg
1054  io.ldout.bits.data := Mux(RegNext(hitLoadOut.valid), s3_rdataPartialLoadDcache, s3_rdataPartialLoadLQ)
1055  io.ldout.valid := RegNext(hitLoadOut.valid) && !RegNext(load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect)) ||
1056    RegNext(io.lsq.ldout.valid) && !RegNext(io.lsq.ldout.bits.uop.robIdx.needFlush(io.redirect)) && !RegNext(hitLoadOut.valid)
1057
1058  io.ldout.bits.uop.cf.exceptionVec(loadAccessFault) := s3_load_wb_meta_reg.uop.cf.exceptionVec(loadAccessFault) ||
1059    RegNext(hitLoadOut.valid) && load_s2.io.s3_delayed_load_error
1060
1061  // fast load to load forward
1062  io.fastpathOut.valid := RegNext(load_s2.io.out.valid) // for debug only
1063  io.fastpathOut.data := s3_loadDataFromDcache.mergedData() // fastpath is for ld only
1064
1065  // feedback tlb miss / dcache miss queue full
1066  io.feedbackSlow.bits := RegNext(load_s2.io.rsFeedback.bits)
1067  io.feedbackSlow.valid := RegNext(load_s2.io.rsFeedback.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect))
1068  // If replay is reported at load_s1, inst will be canceled (will not enter load_s2),
1069  // in that case:
1070  // * replay should not be reported twice
1071  assert(!(RegNext(io.feedbackFast.valid) && io.feedbackSlow.valid))
1072  // * io.fastUop.valid should not be reported
1073  assert(!RegNext(io.feedbackFast.valid && !io.feedbackFast.bits.hit && io.fastUop.valid))
1074
1075  // load forward_fail/ldld_violation check
1076  // check for inst in load pipeline
1077  val s3_forward_fail = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid)
1078  val s3_ldld_violation = RegNext(
1079    io.lsq.loadViolationQuery.resp.valid &&
1080    io.lsq.loadViolationQuery.resp.bits.have_violation &&
1081    RegNext(io.csrCtrl.ldld_vio_check_enable)
1082  )
1083  val s3_need_replay_from_fetch = s3_forward_fail || s3_ldld_violation
1084  val s3_can_replay_from_fetch = RegEnable(load_s2.io.s2_can_replay_from_fetch, load_s2.io.out.valid)
1085  // 1) use load pipe check result generated in load_s3 iff load_hit
1086  when (RegNext(hitLoadOut.valid)) {
1087    io.ldout.bits.uop.ctrl.replayInst := s3_need_replay_from_fetch
1088  }
1089  // 2) otherwise, write check result to load queue
1090  io.lsq.s3_replay_from_fetch := s3_need_replay_from_fetch && s3_can_replay_from_fetch
1091
1092  // s3_delayed_load_error path is not used for now, as we writeback load result in load_s3
1093  // but we keep this path for future use
1094  io.s3_delayed_load_error := false.B
1095  io.lsq.s3_delayed_load_error := false.B //load_s2.io.s3_delayed_load_error
1096
1097  io.lsq.ldout.ready := !hitLoadOut.valid
1098
1099  when(io.feedbackSlow.valid && !io.feedbackSlow.bits.hit){
1100    // when need replay from rs, inst should not be writebacked to rob
1101    assert(RegNext(!hitLoadOut.valid))
1102    assert(RegNext(!io.lsq.loadIn.valid) || RegNext(load_s2.io.s2_dcache_require_replay))
1103  }
1104
1105  // hareware prefetch to l1
1106  io.prefetch_req <> load_s0.io.prefetch_in
1107
1108  // trigger
1109  val lastValidData = RegEnable(io.ldout.bits.data, io.ldout.fire)
1110  val hitLoadAddrTriggerHitVec = Wire(Vec(3, Bool()))
1111  val lqLoadAddrTriggerHitVec = io.lsq.trigger.lqLoadAddrTriggerHitVec
1112  (0 until 3).map{i => {
1113    val tdata2 = io.trigger(i).tdata2
1114    val matchType = io.trigger(i).matchType
1115    val tEnable = io.trigger(i).tEnable
1116
1117    hitLoadAddrTriggerHitVec(i) := TriggerCmp(load_s2.io.out.bits.vaddr, tdata2, matchType, tEnable)
1118    io.trigger(i).addrHit := Mux(hitLoadOut.valid, hitLoadAddrTriggerHitVec(i), lqLoadAddrTriggerHitVec(i))
1119    io.trigger(i).lastDataHit := TriggerCmp(lastValidData, tdata2, matchType, tEnable)
1120  }}
1121  io.lsq.trigger.hitLoadAddrTriggerHitVec := hitLoadAddrTriggerHitVec
1122
1123  // hardware performance counter
1124  val perfEvents = Seq(
1125    ("load_s0_in_fire         ", load_s0.io.in.fire                                                                                                              ),
1126    ("load_to_load_forward    ", load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing                                                           ),
1127    ("stall_dcache            ", load_s0.io.out.valid && load_s0.io.out.ready && !load_s0.io.dcacheReq.ready                                                     ),
1128    ("load_s1_in_fire         ", load_s1.io.in.fire                                                                                                              ),
1129    ("load_s1_tlb_miss        ", load_s1.io.in.fire && load_s1.io.dtlbResp.bits.miss                                                                             ),
1130    ("load_s2_in_fire         ", load_s2.io.in.fire                                                                                                              ),
1131    ("load_s2_dcache_miss     ", load_s2.io.in.fire && load_s2.io.dcacheResp.bits.miss                                                                           ),
1132    ("load_s2_replay          ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit                                                                  ),
1133    ("load_s2_replay_tlb_miss ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit && load_s2.io.in.bits.tlbMiss                                    ),
1134    ("load_s2_replay_cache    ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit && !load_s2.io.in.bits.tlbMiss && load_s2.io.dcacheResp.bits.miss),
1135  )
1136  generatePerfEvent()
1137
1138  when(io.ldout.fire){
1139    XSDebug("ldout %x\n", io.ldout.bits.uop.cf.pc)
1140  }
1141}
1142