xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision 4c9160487d1e9b0ff70caa615bb910976b6e6922)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import utility._
24import xiangshan._
25import xiangshan.ExceptionNO._
26import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput, connectSamePort}
27import xiangshan.backend.fu.PMPRespBundle
28import xiangshan.backend.fu.FuConfig._
29import xiangshan.backend.fu.FuType
30import xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo}
31import xiangshan.backend.rob.RobPtr
32import xiangshan.backend.ctrlblock.DebugLsInfoBundle
33import xiangshan.backend.fu.NewCSR._
34import xiangshan.backend.fu.util.SdtrigExt
35import xiangshan.mem.mdp._
36import xiangshan.mem.Bundles._
37import xiangshan.cache._
38import xiangshan.cache.wpu.ReplayCarry
39import xiangshan.cache.mmu._
40
41class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle
42  with HasDCacheParameters
43  with HasTlbConst
44{
45  // mshr refill index
46  val mshr_id         = UInt(log2Up(cfg.nMissEntries).W)
47  // get full data from store queue and sbuffer
48  val full_fwd        = Bool()
49  // wait for data from store inst's store queue index
50  val data_inv_sq_idx = new SqPtr
51  // wait for address from store queue index
52  val addr_inv_sq_idx = new SqPtr
53  // replay carry
54  val rep_carry       = new ReplayCarry(nWays)
55  // data in last beat
56  val last_beat       = Bool()
57  // replay cause
58  val cause           = Vec(LoadReplayCauses.allCauses, Bool())
59  // performance debug information
60  val debug           = new PerfDebugInfo
61  // tlb hint
62  val tlb_id          = UInt(log2Up(loadfiltersize).W)
63  val tlb_full        = Bool()
64
65  // alias
66  def mem_amb       = cause(LoadReplayCauses.C_MA)
67  def tlb_miss      = cause(LoadReplayCauses.C_TM)
68  def fwd_fail      = cause(LoadReplayCauses.C_FF)
69  def dcache_rep    = cause(LoadReplayCauses.C_DR)
70  def dcache_miss   = cause(LoadReplayCauses.C_DM)
71  def wpu_fail      = cause(LoadReplayCauses.C_WF)
72  def bank_conflict = cause(LoadReplayCauses.C_BC)
73  def rar_nack      = cause(LoadReplayCauses.C_RAR)
74  def raw_nack      = cause(LoadReplayCauses.C_RAW)
75  def misalign_nack = cause(LoadReplayCauses.C_MF)
76  def nuke          = cause(LoadReplayCauses.C_NK)
77  def need_rep      = cause.asUInt.orR
78}
79
80
81class LoadToLsqIO(implicit p: Parameters) extends XSBundle {
82  // ldu -> lsq UncacheBuffer
83  val ldin            = DecoupledIO(new LqWriteBundle)
84  // uncache-mmio -> ldu
85  val uncache         = Flipped(DecoupledIO(new MemExuOutput))
86  val ld_raw_data     = Input(new LoadDataFromLQBundle)
87  // uncache-nc -> ldu
88  val nc_ldin = Flipped(DecoupledIO(new LsPipelineBundle))
89  // storequeue -> ldu
90  val forward         = new PipeLoadForwardQueryIO
91  // ldu -> lsq LQRAW
92  val stld_nuke_query = new LoadNukeQueryIO
93  // ldu -> lsq LQRAR
94  val ldld_nuke_query = new LoadNukeQueryIO
95}
96
97class LoadToLoadIO(implicit p: Parameters) extends XSBundle {
98  val valid      = Bool()
99  val data       = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
100  val dly_ld_err = Bool()
101}
102
103class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
104  val tdata2      = Input(UInt(64.W))
105  val matchType   = Input(UInt(2.W))
106  val tEnable     = Input(Bool()) // timing is calculated before this
107  val addrHit     = Output(Bool())
108}
109
110class LoadUnit(implicit p: Parameters) extends XSModule
111  with HasLoadHelper
112  with HasPerfEvents
113  with HasDCacheParameters
114  with HasCircularQueuePtrHelper
115  with HasVLSUParameters
116  with SdtrigExt
117{
118  val io = IO(new Bundle() {
119    // control
120    val redirect      = Flipped(ValidIO(new Redirect))
121    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
122
123    // int issue path
124    val ldin          = Flipped(Decoupled(new MemExuInput))
125    val ldout         = Decoupled(new MemExuOutput)
126
127    // vec issue path
128    val vecldin = Flipped(Decoupled(new VecPipeBundle))
129    val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false))
130
131    // misalignBuffer issue path
132    val misalign_ldin = Flipped(Decoupled(new LsPipelineBundle))
133    val misalign_ldout = Valid(new LqWriteBundle)
134
135    // data path
136    val tlb           = new TlbRequestIO(2)
137    val pmp           = Flipped(new PMPRespBundle()) // arrive same to tlb now
138    val dcache        = new DCacheLoadIO
139    val sbuffer       = new LoadForwardQueryIO
140    val ubuffer       = new LoadForwardQueryIO
141    val lsq           = new LoadToLsqIO
142    val tl_d_channel  = Input(new DcacheToLduForwardIO)
143    val forward_mshr  = Flipped(new LduToMissqueueForwardIO)
144   // val refill        = Flipped(ValidIO(new Refill))
145    val l2_hint       = Input(Valid(new L2ToL1Hint))
146    val tlb_hint      = Flipped(new TlbHintReq)
147    // fast wakeup
148    // TODO: implement vector fast wakeup
149    val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2
150
151    // trigger
152    val fromCsrTrigger = Input(new CsrTriggerBundle)
153
154    // prefetch
155    val prefetch_train            = ValidIO(new LsPrefetchTrainBundle()) // provide prefetch info to sms
156    val prefetch_train_l1         = ValidIO(new LsPrefetchTrainBundle()) // provide prefetch info to stream & stride
157    // speculative for gated control
158    val s1_prefetch_spec = Output(Bool())
159    val s2_prefetch_spec = Output(Bool())
160
161    val prefetch_req              = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req
162    val canAcceptLowConfPrefetch  = Output(Bool())
163    val canAcceptHighConfPrefetch = Output(Bool())
164
165    // ifetchPrefetch
166    val ifetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle)
167
168    // load to load fast path
169    val l2l_fwd_in    = Input(new LoadToLoadIO)
170    val l2l_fwd_out   = Output(new LoadToLoadIO)
171
172    val ld_fast_match    = Input(Bool())
173    val ld_fast_fuOpType = Input(UInt())
174    val ld_fast_imm      = Input(UInt(12.W))
175
176    // rs feedback
177    val wakeup = ValidIO(new DynInst)
178    val feedback_fast = ValidIO(new RSFeedback) // stage 2
179    val feedback_slow = ValidIO(new RSFeedback) // stage 3
180    val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load
181
182    // load ecc error
183    val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different
184
185    // schedule error query
186    val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryBundle)))
187
188    // queue-based replay
189    val replay       = Flipped(Decoupled(new LsPipelineBundle))
190    val lq_rep_full  = Input(Bool())
191
192    // misc
193    val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch
194
195    // Load fast replay path
196    val fast_rep_in  = Flipped(Decoupled(new LqWriteBundle))
197    val fast_rep_out = Decoupled(new LqWriteBundle)
198
199    // to misalign buffer
200    val misalign_buf = Decoupled(new LqWriteBundle)
201
202    // Load RAR rollback
203    val rollback = Valid(new Redirect)
204
205    // perf
206    val debug_ls         = Output(new DebugLsInfoBundle)
207    val lsTopdownInfo    = Output(new LsTopdownInfo)
208    val correctMissTrain = Input(Bool())
209  })
210
211  val s1_ready, s2_ready, s3_ready = WireInit(false.B)
212
213  // Pipeline
214  // --------------------------------------------------------------------------------
215  // stage 0
216  // --------------------------------------------------------------------------------
217  // generate addr, use addr to query DCache and DTLB
218  val s0_valid         = Wire(Bool())
219  val s0_mmio_select   = Wire(Bool())
220  val s0_nc_select     = Wire(Bool())
221  val s0_misalign_select= Wire(Bool())
222  val s0_kill          = Wire(Bool())
223  val s0_can_go        = s1_ready
224  val s0_fire          = s0_valid && s0_can_go
225  val s0_mmio_fire     = s0_mmio_select && s0_can_go
226  val s0_nc_fire       = s0_nc_select && s0_can_go
227  val s0_out           = Wire(new LqWriteBundle)
228  val s0_tlb_valid     = Wire(Bool())
229  val s0_tlb_hlv       = Wire(Bool())
230  val s0_tlb_hlvx      = Wire(Bool())
231  val s0_tlb_vaddr     = Wire(UInt(VAddrBits.W))
232  val s0_tlb_fullva    = Wire(UInt(XLEN.W))
233  val s0_dcache_vaddr  = Wire(UInt(VAddrBits.W))
234  val s0_is128bit      = Wire(Bool())
235  val s0_misalign_wakeup_fire = s0_misalign_select && s0_can_go &&
236    io.dcache.req.ready &&
237    io.misalign_ldin.bits.misalignNeedWakeUp
238
239  // flow source bundle
240  class FlowSource extends Bundle {
241    val vaddr         = UInt(VAddrBits.W)
242    val mask          = UInt((VLEN/8).W)
243    val uop           = new DynInst
244    val try_l2l       = Bool()
245    val has_rob_entry = Bool()
246    val rep_carry     = new ReplayCarry(nWays)
247    val mshrid        = UInt(log2Up(cfg.nMissEntries).W)
248    val isFirstIssue  = Bool()
249    val fast_rep      = Bool()
250    val ld_rep        = Bool()
251    val l2l_fwd       = Bool()
252    val prf           = Bool()
253    val prf_rd        = Bool()
254    val prf_wr        = Bool()
255    val prf_i         = Bool()
256    val sched_idx     = UInt(log2Up(LoadQueueReplaySize+1).W)
257    // Record the issue port idx of load issue queue. This signal is used by load cancel.
258    val deqPortIdx    = UInt(log2Ceil(LoadPipelineWidth).W)
259    val frm_mabuf     = Bool()
260    // vec only
261    val isvec         = Bool()
262    val is128bit      = Bool()
263    val uop_unit_stride_fof = Bool()
264    val reg_offset    = UInt(vOffsetBits.W)
265    val vecActive     = Bool() // 1: vector active element or scala mem operation, 0: vector not active element
266    val is_first_ele  = Bool()
267    // val flowPtr       = new VlflowPtr
268    val usSecondInv   = Bool()
269    val mbIndex       = UInt(vlmBindexBits.W)
270    val elemIdx       = UInt(elemIdxBits.W)
271    val elemIdxInsideVd = UInt(elemIdxBits.W)
272    val alignedType   = UInt(alignTypeBits.W)
273    val vecBaseVaddr  = UInt(VAddrBits.W)
274    //for Svpbmt NC
275    val isnc          = Bool()
276    val paddr         = UInt(PAddrBits.W)
277    val data          = UInt((VLEN+1).W)
278  }
279  val s0_sel_src = Wire(new FlowSource)
280
281  // load flow select/gen
282  // src 0: misalignBuffer load (io.misalign_ldin)
283  // src 1: super load replayed by LSQ (cache miss replay) (io.replay)
284  // src 2: fast load replay (io.fast_rep_in)
285  // src 3: mmio (io.lsq.uncache)
286  // src 4: nc (io.lsq.nc_ldin)
287  // src 5: load replayed by LSQ (io.replay)
288  // src 6: hardware prefetch from prefetchor (high confidence) (io.prefetch)
289  // NOTE: Now vec/int loads are sent from same RS
290  //       A vec load will be splited into multiple uops,
291  //       so as long as one uop is issued,
292  //       the other uops should have higher priority
293  // src 7: vec read from RS (io.vecldin)
294  // src 8: int read / software prefetch first issue from RS (io.in)
295  // src 9: load try pointchaising when no issued or replayed load (io.fastpath)
296  // src10: hardware prefetch from prefetchor (high confidence) (io.prefetch)
297  // priority: high to low
298  val s0_rep_stall           = io.ldin.valid && isAfter(io.replay.bits.uop.lqIdx, io.ldin.bits.uop.lqIdx) ||
299                               io.vecldin.valid && isAfter(io.replay.bits.uop.lqIdx, io.vecldin.bits.uop.lqIdx)
300  private val SRC_NUM = 11
301  private val Seq(
302    mab_idx, super_rep_idx, fast_rep_idx, mmio_idx, nc_idx, lsq_rep_idx,
303    high_pf_idx, vec_iss_idx, int_iss_idx, l2l_fwd_idx, low_pf_idx
304  ) = (0 until SRC_NUM).toSeq
305  // load flow source valid
306  val s0_src_valid_vec = WireInit(VecInit(Seq(
307    io.misalign_ldin.valid,
308    io.replay.valid && io.replay.bits.forward_tlDchannel,
309    io.fast_rep_in.valid,
310    io.lsq.uncache.valid,
311    io.lsq.nc_ldin.valid,
312    io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall,
313    io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U,
314    io.vecldin.valid,
315    io.ldin.valid, // int flow first issue or software prefetch
316    io.l2l_fwd_in.valid,
317    io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U,
318  )))
319  // load flow source ready
320  val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool()))
321  s0_src_ready_vec(0) := true.B
322  for(i <- 1 until SRC_NUM){
323    s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _)
324  }
325  // load flow source select (OH)
326  val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)}))
327  val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx)
328
329  val s0_tlb_no_query = s0_hw_prf_select || s0_sel_src.prf_i ||
330    s0_src_select_vec(fast_rep_idx) || s0_src_select_vec(mmio_idx) ||
331    s0_src_select_vec(nc_idx)
332  s0_valid := !s0_kill && (s0_src_select_vec(nc_idx) || ((
333    s0_src_valid_vec(mab_idx) ||
334    s0_src_valid_vec(super_rep_idx) ||
335    s0_src_valid_vec(fast_rep_idx) ||
336    s0_src_valid_vec(lsq_rep_idx) ||
337    s0_src_valid_vec(high_pf_idx) ||
338    s0_src_valid_vec(vec_iss_idx) ||
339    s0_src_valid_vec(int_iss_idx) ||
340    s0_src_valid_vec(l2l_fwd_idx) ||
341    s0_src_valid_vec(low_pf_idx)
342  ) && !s0_src_select_vec(mmio_idx) && io.dcache.req.ready &&
343    !(io.misalign_ldin.fire && io.misalign_ldin.bits.misalignNeedWakeUp) // Currently, misalign is the highest priority
344  ))
345
346  s0_mmio_select := s0_src_select_vec(mmio_idx) && !s0_kill
347  s0_nc_select := s0_src_select_vec(nc_idx) && !s0_kill
348  //judgment: is NC with data or not.
349  //If true, it's from `io.lsq.nc_ldin` or `io.fast_rep_in`
350  val s0_nc_with_data = s0_sel_src.isnc && !s0_kill
351  s0_misalign_select := s0_src_select_vec(mab_idx) && !s0_kill
352
353   // if is hardware prefetch or fast replay, don't send valid to tlb
354  s0_tlb_valid := (
355    s0_src_valid_vec(mab_idx) ||
356    s0_src_valid_vec(super_rep_idx) ||
357    s0_src_valid_vec(lsq_rep_idx) ||
358    s0_src_valid_vec(vec_iss_idx) ||
359    s0_src_valid_vec(int_iss_idx) ||
360    s0_src_valid_vec(l2l_fwd_idx)
361  ) && io.dcache.req.ready
362
363  // which is S0's out is ready and dcache is ready
364  val s0_try_ptr_chasing      = s0_src_select_vec(l2l_fwd_idx)
365  val s0_do_try_ptr_chasing   = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready
366  val s0_ptr_chasing_vaddr    = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0)
367  val s0_ptr_chasing_canceled = WireInit(false.B)
368  s0_kill := s0_ptr_chasing_canceled
369
370  // prefetch related ctrl signal
371  io.canAcceptLowConfPrefetch  := s0_src_ready_vec(low_pf_idx) && io.dcache.req.ready
372  io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.dcache.req.ready
373
374  // query DTLB
375  io.tlb.req.valid                   := s0_tlb_valid
376  io.tlb.req.bits.cmd                := Mux(s0_sel_src.prf,
377                                         Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read),
378                                         TlbCmd.read
379                                       )
380  io.tlb.req.bits.isPrefetch         := s0_sel_src.prf
381  io.tlb.req.bits.vaddr              := s0_tlb_vaddr
382  io.tlb.req.bits.fullva             := s0_tlb_fullva
383  io.tlb.req.bits.checkfullva        := s0_src_select_vec(vec_iss_idx) || s0_src_select_vec(int_iss_idx)
384  io.tlb.req.bits.hyperinst          := s0_tlb_hlv
385  io.tlb.req.bits.hlvx               := s0_tlb_hlvx
386  io.tlb.req.bits.size               := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType))
387  io.tlb.req.bits.kill               := s0_kill || s0_tlb_no_query // if does not need to be translated, kill it
388  io.tlb.req.bits.memidx.is_ld       := true.B
389  io.tlb.req.bits.memidx.is_st       := false.B
390  io.tlb.req.bits.memidx.idx         := s0_sel_src.uop.lqIdx.value
391  io.tlb.req.bits.debug.robIdx       := s0_sel_src.uop.robIdx
392  io.tlb.req.bits.no_translate       := s0_tlb_no_query  // hardware prefetch and fast replay does not need to be translated, need this signal for pmp check
393  io.tlb.req.bits.debug.pc           := s0_sel_src.uop.pc
394  io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue
395
396  // query DCache
397  io.dcache.req.valid             := s0_valid && !s0_sel_src.prf_i && !s0_nc_with_data
398  io.dcache.req.bits.cmd          := Mux(s0_sel_src.prf_rd,
399                                      MemoryOpConstants.M_PFR,
400                                      Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD)
401                                    )
402  io.dcache.req.bits.vaddr        := s0_dcache_vaddr
403  io.dcache.req.bits.vaddr_dup    := s0_dcache_vaddr
404  io.dcache.req.bits.mask         := s0_sel_src.mask
405  io.dcache.req.bits.data         := DontCare
406  io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue
407  io.dcache.req.bits.instrtype    := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U)
408  io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value
409  io.dcache.req.bits.replayCarry  := s0_sel_src.rep_carry
410  io.dcache.req.bits.id           := DontCare // TODO: update cache meta
411  io.dcache.req.bits.lqIdx        := s0_sel_src.uop.lqIdx
412  io.dcache.pf_source             := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL)
413  io.dcache.is128Req              := s0_is128bit
414
415  // load flow priority mux
416  def fromNullSource(): FlowSource = {
417    val out = WireInit(0.U.asTypeOf(new FlowSource))
418    out
419  }
420
421  def fromMisAlignBufferSource(src: LsPipelineBundle): FlowSource = {
422    val out = WireInit(0.U.asTypeOf(new FlowSource))
423    out.vaddr         := src.vaddr
424    out.mask          := src.mask
425    out.uop           := src.uop
426    out.try_l2l       := false.B
427    out.has_rob_entry := false.B
428    out.rep_carry     := src.replayCarry
429    out.mshrid        := src.mshrid
430    out.frm_mabuf     := true.B
431    out.isFirstIssue  := false.B
432    out.fast_rep      := false.B
433    out.ld_rep        := false.B
434    out.l2l_fwd       := false.B
435    out.prf           := false.B
436    out.prf_rd        := false.B
437    out.prf_wr        := false.B
438    out.sched_idx     := src.schedIndex
439    out.isvec         := src.isvec
440    out.is128bit      := src.is128bit
441    out.vecActive     := true.B
442    out
443  }
444
445  def fromFastReplaySource(src: LqWriteBundle): FlowSource = {
446    val out = WireInit(0.U.asTypeOf(new FlowSource))
447    out.vaddr         := src.vaddr
448    out.paddr         := src.paddr
449    out.mask          := src.mask
450    out.uop           := src.uop
451    out.try_l2l       := false.B
452    out.has_rob_entry := src.hasROBEntry
453    out.rep_carry     := src.rep_info.rep_carry
454    out.mshrid        := src.rep_info.mshr_id
455    out.frm_mabuf     := src.isFrmMisAlignBuf
456    out.isFirstIssue  := false.B
457    out.fast_rep      := true.B
458    out.ld_rep        := src.isLoadReplay
459    out.l2l_fwd       := false.B
460    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
461    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
462    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
463    out.prf_i         := false.B
464    out.sched_idx     := src.schedIndex
465    out.isvec         := src.isvec
466    out.is128bit      := src.is128bit
467    out.uop_unit_stride_fof := src.uop_unit_stride_fof
468    out.reg_offset    := src.reg_offset
469    out.vecActive     := src.vecActive
470    out.is_first_ele  := src.is_first_ele
471    out.usSecondInv   := src.usSecondInv
472    out.mbIndex       := src.mbIndex
473    out.elemIdx       := src.elemIdx
474    out.elemIdxInsideVd := src.elemIdxInsideVd
475    out.alignedType   := src.alignedType
476    out.isnc          := src.nc
477    out.data          := src.data
478    out
479  }
480
481  // TODO: implement vector mmio
482  def fromMmioSource(src: MemExuOutput) = {
483    val out = WireInit(0.U.asTypeOf(new FlowSource))
484    out.mask          := 0.U
485    out.uop           := src.uop
486    out.try_l2l       := false.B
487    out.has_rob_entry := false.B
488    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
489    out.mshrid        := 0.U
490    out.frm_mabuf     := false.B
491    out.isFirstIssue  := false.B
492    out.fast_rep      := false.B
493    out.ld_rep        := false.B
494    out.l2l_fwd       := false.B
495    out.prf           := false.B
496    out.prf_rd        := false.B
497    out.prf_wr        := false.B
498    out.prf_i         := false.B
499    out.sched_idx     := 0.U
500    out.vecActive     := true.B
501    out
502  }
503
504  def fromNcSource(src: LsPipelineBundle): FlowSource = {
505    val out = WireInit(0.U.asTypeOf(new FlowSource))
506    out.vaddr := src.vaddr
507    out.paddr := src.paddr
508    out.mask := genVWmask(src.vaddr, src.uop.fuOpType(1,0))
509    out.uop := src.uop
510    out.has_rob_entry := true.B
511    out.sched_idx := src.schedIndex
512    out.isvec := src.isvec
513    out.is128bit := src.is128bit
514    out.vecActive := src.vecActive
515    out.isnc := true.B
516    out.data := src.data
517    out
518  }
519
520  def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = {
521    val out = WireInit(0.U.asTypeOf(new FlowSource))
522    out.mask          := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0)))
523    out.uop           := src.uop
524    out.try_l2l       := false.B
525    out.has_rob_entry := true.B
526    out.rep_carry     := src.replayCarry
527    out.mshrid        := src.mshrid
528    out.frm_mabuf     := false.B
529    out.isFirstIssue  := false.B
530    out.fast_rep      := false.B
531    out.ld_rep        := true.B
532    out.l2l_fwd       := false.B
533    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
534    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
535    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
536    out.prf_i         := false.B
537    out.sched_idx     := src.schedIndex
538    out.isvec         := src.isvec
539    out.is128bit      := src.is128bit
540    out.uop_unit_stride_fof := src.uop_unit_stride_fof
541    out.reg_offset    := src.reg_offset
542    out.vecActive     := src.vecActive
543    out.is_first_ele  := src.is_first_ele
544    out.usSecondInv   := src.usSecondInv
545    out.mbIndex       := src.mbIndex
546    out.elemIdx       := src.elemIdx
547    out.elemIdxInsideVd := src.elemIdxInsideVd
548    out.alignedType   := src.alignedType
549    out
550  }
551
552  // TODO: implement vector prefetch
553  def fromPrefetchSource(src: L1PrefetchReq): FlowSource = {
554    val out = WireInit(0.U.asTypeOf(new FlowSource))
555    out.mask          := 0.U
556    out.uop           := DontCare
557    out.try_l2l       := false.B
558    out.has_rob_entry := false.B
559    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
560    out.mshrid        := 0.U
561    out.frm_mabuf     := false.B
562    out.isFirstIssue  := false.B
563    out.fast_rep      := false.B
564    out.ld_rep        := false.B
565    out.l2l_fwd       := false.B
566    out.prf           := true.B
567    out.prf_rd        := !src.is_store
568    out.prf_wr        := src.is_store
569    out.prf_i         := false.B
570    out.sched_idx     := 0.U
571    out
572  }
573
574  def fromVecIssueSource(src: VecPipeBundle): FlowSource = {
575    val out = WireInit(0.U.asTypeOf(new FlowSource))
576    out.mask          := src.mask
577    out.uop           := src.uop
578    out.try_l2l       := false.B
579    out.has_rob_entry := true.B
580    // TODO: VLSU, implement replay carry
581    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
582    out.mshrid        := 0.U
583    out.frm_mabuf     := false.B
584    // TODO: VLSU, implement first issue
585//    out.isFirstIssue  := src.isFirstIssue
586    out.fast_rep      := false.B
587    out.ld_rep        := false.B
588    out.l2l_fwd       := false.B
589    out.prf           := false.B
590    out.prf_rd        := false.B
591    out.prf_wr        := false.B
592    out.prf_i         := false.B
593    out.sched_idx     := 0.U
594    // Vector load interface
595    out.isvec               := true.B
596    // vector loads only access a single element at a time, so 128-bit path is not used for now
597    out.is128bit            := is128Bit(src.alignedType)
598    out.uop_unit_stride_fof := src.uop_unit_stride_fof
599    // out.rob_idx_valid       := src.rob_idx_valid
600    // out.inner_idx           := src.inner_idx
601    // out.rob_idx             := src.rob_idx
602    out.reg_offset          := src.reg_offset
603    // out.offset              := src.offset
604    out.vecActive           := src.vecActive
605    out.is_first_ele        := src.is_first_ele
606    // out.flowPtr             := src.flowPtr
607    out.usSecondInv         := src.usSecondInv
608    out.mbIndex             := src.mBIndex
609    out.elemIdx             := src.elemIdx
610    out.elemIdxInsideVd     := src.elemIdxInsideVd
611    out.vecBaseVaddr        := src.basevaddr
612    out.alignedType         := src.alignedType
613    out
614  }
615
616  def fromIntIssueSource(src: MemExuInput): FlowSource = {
617    val out = WireInit(0.U.asTypeOf(new FlowSource))
618    val addr           = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
619    out.mask          := genVWmask(addr, src.uop.fuOpType(1,0))
620    out.uop           := src.uop
621    out.try_l2l       := false.B
622    out.has_rob_entry := true.B
623    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
624    out.mshrid        := 0.U
625    out.frm_mabuf     := false.B
626    out.isFirstIssue  := true.B
627    out.fast_rep      := false.B
628    out.ld_rep        := false.B
629    out.l2l_fwd       := false.B
630    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType)
631    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
632    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
633    out.prf_i         := src.uop.fuOpType === LSUOpType.prefetch_i
634    out.sched_idx     := 0.U
635    out.vecActive     := true.B // true for scala load
636    out
637  }
638
639  // TODO: implement vector l2l
640  def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = {
641    val out = WireInit(0.U.asTypeOf(new FlowSource))
642    out.mask               := genVWmask(0.U, LSUOpType.ld)
643    // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
644    // Assume the pointer chasing is always ld.
645    out.uop.fuOpType       := LSUOpType.ld
646    out.try_l2l            := true.B
647    // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing
648    // because these signals will be updated in S1
649    out.has_rob_entry      := false.B
650    out.mshrid             := 0.U
651    out.frm_mabuf          := false.B
652    out.rep_carry          := 0.U.asTypeOf(out.rep_carry)
653    out.isFirstIssue       := true.B
654    out.fast_rep           := false.B
655    out.ld_rep             := false.B
656    out.l2l_fwd            := true.B
657    out.prf                := false.B
658    out.prf_rd             := false.B
659    out.prf_wr             := false.B
660    out.prf_i              := false.B
661    out.sched_idx          := 0.U
662    out
663  }
664
665  // set default
666  val s0_src_selector = WireInit(s0_src_valid_vec)
667  if (!EnableLoadToLoadForward) { s0_src_selector(l2l_fwd_idx) := false.B }
668  val s0_src_format = Seq(
669    fromMisAlignBufferSource(io.misalign_ldin.bits),
670    fromNormalReplaySource(io.replay.bits),
671    fromFastReplaySource(io.fast_rep_in.bits),
672    fromMmioSource(io.lsq.uncache.bits),
673    fromNcSource(io.lsq.nc_ldin.bits),
674    fromNormalReplaySource(io.replay.bits),
675    fromPrefetchSource(io.prefetch_req.bits),
676    fromVecIssueSource(io.vecldin.bits),
677    fromIntIssueSource(io.ldin.bits),
678    (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()),
679    fromPrefetchSource(io.prefetch_req.bits)
680  )
681  s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format)
682
683  // fast replay and hardware prefetch don't need to query tlb
684  val int_issue_vaddr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
685  val int_vec_vaddr = Mux(s0_src_valid_vec(vec_iss_idx), io.vecldin.bits.vaddr(VAddrBits - 1, 0), int_issue_vaddr)
686  s0_tlb_vaddr := Mux(
687    s0_src_valid_vec(mab_idx),
688    io.misalign_ldin.bits.vaddr,
689    Mux(
690      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
691      io.replay.bits.vaddr,
692      int_vec_vaddr
693    )
694  )
695  s0_dcache_vaddr := Mux(
696    s0_src_select_vec(fast_rep_idx), io.fast_rep_in.bits.vaddr,
697    Mux(s0_hw_prf_select, io.prefetch_req.bits.getVaddr(),
698    Mux(s0_src_select_vec(nc_idx), io.lsq.nc_ldin.bits.vaddr, // not for dcache access, but for address alignment check
699    s0_tlb_vaddr))
700  )
701
702  val s0_alignType = Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0))
703
704  val s0_addr_aligned = LookupTree(s0_alignType, List(
705    "b00".U   -> true.B,                   //b
706    "b01".U   -> (s0_dcache_vaddr(0)    === 0.U), //h
707    "b10".U   -> (s0_dcache_vaddr(1, 0) === 0.U), //w
708    "b11".U   -> (s0_dcache_vaddr(2, 0) === 0.U)  //d
709  ))
710  // address align check
711  XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!")
712
713  val s0_check_vaddr_low = s0_dcache_vaddr(4, 0)
714  val s0_check_vaddr_Up_low = LookupTree(s0_alignType, List(
715    "b00".U -> 0.U,
716    "b01".U -> 1.U,
717    "b10".U -> 3.U,
718    "b11".U -> 7.U
719  )) + s0_check_vaddr_low
720  //TODO vec?
721  val s0_rs_cross16Bytes = s0_check_vaddr_Up_low(4) =/= s0_check_vaddr_low(4)
722  val s0_misalignWith16Byte = !s0_rs_cross16Bytes && !s0_addr_aligned && !s0_hw_prf_select
723  val s0_misalignNeedWakeUp = s0_sel_src.frm_mabuf && io.misalign_ldin.bits.misalignNeedWakeUp
724  val s0_finalSplit = s0_sel_src.frm_mabuf && io.misalign_ldin.bits.isFinalSplit
725  s0_is128bit := s0_sel_src.is128bit || s0_misalignWith16Byte
726
727  // only first issue of int / vec load intructions need to check full vaddr
728  s0_tlb_fullva := Mux(s0_src_valid_vec(mab_idx),
729    io.misalign_ldin.bits.fullva,
730    Mux(s0_src_select_vec(vec_iss_idx),
731      io.vecldin.bits.vaddr,
732      Mux(
733        s0_src_select_vec(int_iss_idx),
734        io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), XLEN),
735        s0_dcache_vaddr
736      )
737    )
738  )
739
740  s0_tlb_hlv := Mux(
741    s0_src_valid_vec(mab_idx),
742    LSUOpType.isHlv(io.misalign_ldin.bits.uop.fuOpType),
743    Mux(
744      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
745      LSUOpType.isHlv(io.replay.bits.uop.fuOpType),
746      Mux(
747        s0_src_valid_vec(int_iss_idx),
748        LSUOpType.isHlv(io.ldin.bits.uop.fuOpType),
749        false.B
750      )
751    )
752  )
753  s0_tlb_hlvx := Mux(
754    s0_src_valid_vec(mab_idx),
755    LSUOpType.isHlvx(io.misalign_ldin.bits.uop.fuOpType),
756    Mux(
757      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
758      LSUOpType.isHlvx(io.replay.bits.uop.fuOpType),
759      Mux(
760        s0_src_valid_vec(int_iss_idx),
761        LSUOpType.isHlvx(io.ldin.bits.uop.fuOpType),
762        false.B
763      )
764    )
765  )
766
767  // accept load flow if dcache ready (tlb is always ready)
768  // TODO: prefetch need writeback to loadQueueFlag
769  s0_out               := DontCare
770  s0_out.vaddr         := Mux(s0_nc_with_data, s0_sel_src.vaddr, s0_dcache_vaddr)
771  s0_out.fullva        := s0_tlb_fullva
772  s0_out.mask          := s0_sel_src.mask
773  s0_out.uop           := s0_sel_src.uop
774  s0_out.isFirstIssue  := s0_sel_src.isFirstIssue
775  s0_out.hasROBEntry   := s0_sel_src.has_rob_entry
776  s0_out.isPrefetch    := s0_sel_src.prf
777  s0_out.isHWPrefetch  := s0_hw_prf_select
778  s0_out.isFastReplay  := s0_sel_src.fast_rep
779  s0_out.isLoadReplay  := s0_sel_src.ld_rep
780  s0_out.isFastPath    := s0_sel_src.l2l_fwd
781  s0_out.mshrid        := s0_sel_src.mshrid
782  s0_out.isvec           := s0_sel_src.isvec
783  s0_out.is128bit        := s0_is128bit
784  s0_out.isFrmMisAlignBuf    := s0_sel_src.frm_mabuf
785  s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof
786  s0_out.paddr         :=
787    Mux(s0_src_valid_vec(nc_idx), io.lsq.nc_ldin.bits.paddr,
788    Mux(s0_src_valid_vec(fast_rep_idx), io.fast_rep_in.bits.paddr,
789    Mux(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i, 0.U,
790    io.prefetch_req.bits.paddr))) // only for nc, fast_rep, prefetch
791  s0_out.tlbNoQuery    := s0_tlb_no_query
792  // s0_out.rob_idx_valid   := s0_rob_idx_valid
793  // s0_out.inner_idx       := s0_inner_idx
794  // s0_out.rob_idx         := s0_rob_idx
795  s0_out.reg_offset      := s0_sel_src.reg_offset
796  // s0_out.offset          := s0_offset
797  s0_out.vecActive             := s0_sel_src.vecActive
798  s0_out.usSecondInv    := s0_sel_src.usSecondInv
799  s0_out.is_first_ele   := s0_sel_src.is_first_ele
800  s0_out.elemIdx        := s0_sel_src.elemIdx
801  s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd
802  s0_out.alignedType    := s0_sel_src.alignedType
803  s0_out.mbIndex        := s0_sel_src.mbIndex
804  s0_out.vecBaseVaddr   := s0_sel_src.vecBaseVaddr
805  // s0_out.flowPtr         := s0_sel_src.flowPtr
806  s0_out.uop.exceptionVec(loadAddrMisaligned) := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive && !s0_misalignWith16Byte
807  s0_out.isMisalign := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive
808  s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx)
809  when(io.tlb.req.valid && s0_sel_src.isFirstIssue) {
810    s0_out.uop.debugInfo.tlbFirstReqTime := GTimer()
811  }.otherwise{
812    s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime
813  }
814  s0_out.schedIndex     := s0_sel_src.sched_idx
815  //for Svpbmt Nc
816  s0_out.nc := s0_sel_src.isnc
817  s0_out.data := s0_sel_src.data
818  s0_out.misalignWith16Byte    := s0_misalignWith16Byte
819  s0_out.misalignNeedWakeUp := s0_misalignNeedWakeUp
820  s0_out.isFinalSplit := s0_finalSplit
821
822  // load fast replay
823  io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx))
824
825  // mmio
826  io.lsq.uncache.ready := s0_mmio_fire
827  io.lsq.nc_ldin.ready := s0_src_ready_vec(nc_idx) && s0_can_go
828
829  // load flow source ready
830  // cache missed load has highest priority
831  // always accept cache missed load flow from load replay queue
832  io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx)))
833
834  // accept load flow from rs when:
835  // 1) there is no lsq-replayed load
836  // 2) there is no fast replayed load
837  // 3) there is no high confidence prefetch request
838  io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx)
839  io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(int_iss_idx)
840  io.misalign_ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(mab_idx)
841
842  // for hw prefetch load flow feedback, to be added later
843  // io.prefetch_in.ready := s0_hw_prf_select
844
845  // dcache replacement extra info
846  // TODO: should prefetch load update replacement?
847  io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.replay.bits.replacementUpdated, false.B)
848
849  // load wakeup
850  // TODO: vector load wakeup? frm_mabuf wakeup?
851  val s0_wakeup_selector = Seq(
852    s0_misalign_wakeup_fire,
853    s0_src_valid_vec(super_rep_idx),
854    s0_src_valid_vec(fast_rep_idx),
855    s0_mmio_fire,
856    s0_nc_fire,
857    s0_src_valid_vec(lsq_rep_idx),
858    s0_src_valid_vec(int_iss_idx)
859  )
860  val s0_wakeup_format = Seq(
861    io.misalign_ldin.bits.uop,
862    io.replay.bits.uop,
863    io.fast_rep_in.bits.uop,
864    io.lsq.uncache.bits.uop,
865    io.lsq.nc_ldin.bits.uop,
866    io.replay.bits.uop,
867    io.ldin.bits.uop,
868  )
869  val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format)
870  io.wakeup.valid := s0_fire && !s0_sel_src.isvec && !s0_sel_src.frm_mabuf && (
871    s0_src_valid_vec(super_rep_idx) ||
872    s0_src_valid_vec(fast_rep_idx) ||
873    s0_src_valid_vec(lsq_rep_idx) ||
874    (s0_src_valid_vec(int_iss_idx) && !s0_sel_src.prf &&
875    !s0_src_valid_vec(vec_iss_idx) && !s0_src_valid_vec(high_pf_idx))
876  ) || s0_mmio_fire || s0_nc_fire || s0_misalign_wakeup_fire
877  io.wakeup.bits := s0_wakeup_uop
878
879  // prefetch.i(Zicbop)
880  io.ifetchPrefetch.valid := RegNext(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
881  io.ifetchPrefetch.bits.vaddr := RegEnable(s0_out.vaddr, 0.U, s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
882
883  XSDebug(io.dcache.req.fire,
884    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n"
885  )
886  XSDebug(s0_valid,
887    p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " +
888    p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n")
889
890  // Pipeline
891  // --------------------------------------------------------------------------------
892  // stage 1
893  // --------------------------------------------------------------------------------
894  // TLB resp (send paddr to dcache)
895  val s1_valid      = RegInit(false.B)
896  val s1_in         = Wire(new LqWriteBundle)
897  val s1_out        = Wire(new LqWriteBundle)
898  val s1_kill       = Wire(Bool())
899  val s1_can_go     = s2_ready
900  val s1_fire       = s1_valid && !s1_kill && s1_can_go
901  val s1_vecActive        = RegEnable(s0_out.vecActive, true.B, s0_fire)
902  val s1_nc_with_data = RegNext(s0_nc_with_data)
903
904  s1_ready := !s1_valid || s1_kill || s2_ready
905  when (s0_fire) { s1_valid := true.B }
906  .elsewhen (s1_fire) { s1_valid := false.B }
907  .elsewhen (s1_kill) { s1_valid := false.B }
908  s1_in   := RegEnable(s0_out, s0_fire)
909
910  val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay
911  val s1_fast_rep_dly_err =  RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay
912  val s1_l2l_fwd_dly_err  = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath
913  val s1_dly_err          = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err
914  val s1_vaddr_hi         = Wire(UInt())
915  val s1_vaddr_lo         = Wire(UInt())
916  val s1_vaddr            = Wire(UInt())
917  val s1_paddr_dup_lsu    = Wire(UInt())
918  val s1_gpaddr_dup_lsu   = Wire(UInt())
919  val s1_paddr_dup_dcache = Wire(UInt())
920  val s1_exception        = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR   // af & pf exception were modified below.
921  val s1_tlb_miss         = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid
922  val s1_tlb_fast_miss    = io.tlb.resp.bits.fastMiss && io.tlb.resp.valid && s1_valid
923  val s1_tlb_hit          = !io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid
924  val s1_pbmt             = Mux(s1_tlb_hit, io.tlb.resp.bits.pbmt.head, 0.U(Pbmt.width.W))
925  val s1_nc               = s1_in.nc
926  val s1_prf              = s1_in.isPrefetch
927  val s1_hw_prf           = s1_in.isHWPrefetch
928  val s1_sw_prf           = s1_prf && !s1_hw_prf
929  val s1_tlb_memidx       = io.tlb.resp.bits.memidx
930
931  s1_vaddr_hi         := s1_in.vaddr(VAddrBits - 1, 6)
932  s1_vaddr_lo         := s1_in.vaddr(5, 0)
933  s1_vaddr            := Cat(s1_vaddr_hi, s1_vaddr_lo)
934  s1_paddr_dup_lsu    := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(0))
935  s1_paddr_dup_dcache := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(1))
936  s1_gpaddr_dup_lsu   := Mux(s1_in.isFastReplay, s1_in.paddr, io.tlb.resp.bits.gpaddr(0))
937
938  when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) {
939    // printf("load idx = %d\n", s1_tlb_memidx.idx)
940    s1_out.uop.debugInfo.tlbRespTime := GTimer()
941  }
942
943  io.tlb.req_kill   := s1_kill || s1_dly_err
944  io.tlb.req.bits.pmp_addr := s1_in.paddr
945  io.tlb.resp.ready := true.B
946
947  io.dcache.s1_paddr_dup_lsu    <> s1_paddr_dup_lsu
948  io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache
949  io.dcache.s1_kill             := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception
950  io.dcache.s1_kill_data_read   := s1_kill || s1_dly_err || s1_tlb_fast_miss
951
952  // store to load forwarding
953  io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
954  io.sbuffer.vaddr := s1_vaddr
955  io.sbuffer.paddr := s1_paddr_dup_lsu
956  io.sbuffer.uop   := s1_in.uop
957  io.sbuffer.sqIdx := s1_in.uop.sqIdx
958  io.sbuffer.mask  := s1_in.mask
959  io.sbuffer.pc    := s1_in.uop.pc // FIXME: remove it
960
961  io.ubuffer.valid := s1_valid && s1_nc_with_data && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
962  io.ubuffer.vaddr := s1_vaddr
963  io.ubuffer.paddr := s1_paddr_dup_lsu
964  io.ubuffer.uop   := s1_in.uop
965  io.ubuffer.sqIdx := s1_in.uop.sqIdx
966  io.ubuffer.mask  := s1_in.mask
967  io.ubuffer.pc    := s1_in.uop.pc // FIXME: remove it
968
969  io.lsq.forward.valid     := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
970  io.lsq.forward.vaddr     := s1_vaddr
971  io.lsq.forward.paddr     := s1_paddr_dup_lsu
972  io.lsq.forward.uop       := s1_in.uop
973  io.lsq.forward.sqIdx     := s1_in.uop.sqIdx
974  io.lsq.forward.sqIdxMask := 0.U
975  io.lsq.forward.mask      := s1_in.mask
976  io.lsq.forward.pc        := s1_in.uop.pc // FIXME: remove it
977
978  // st-ld violation query
979    // if store unit is 128-bits memory access, need match 128-bit
980  private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || ((s1_in.isvec || s1_in.misalignWith16Byte) && s1_in.is128bit)))
981  val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s,
982    s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
983    s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
984  val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => {
985                       io.stld_nuke_query(w).valid && // query valid
986                       isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
987                       s1_nuke_paddr_match(w) && // paddr match
988                       (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
989                      })).asUInt.orR && !s1_tlb_miss
990
991  s1_out                   := s1_in
992  s1_out.vaddr             := s1_vaddr
993  s1_out.fullva            := io.tlb.resp.bits.fullva
994  s1_out.vaNeedExt         := io.tlb.resp.bits.excp(0).vaNeedExt
995  s1_out.isHyper           := io.tlb.resp.bits.excp(0).isHyper
996  s1_out.paddr             := s1_paddr_dup_lsu
997  s1_out.gpaddr            := s1_gpaddr_dup_lsu
998  s1_out.isForVSnonLeafPTE := io.tlb.resp.bits.isForVSnonLeafPTE
999  s1_out.tlbMiss           := s1_tlb_miss
1000  s1_out.ptwBack           := io.tlb.resp.bits.ptwBack
1001  s1_out.rep_info.debug    := s1_in.uop.debugInfo
1002  s1_out.rep_info.nuke     := s1_nuke && !s1_sw_prf
1003  s1_out.delayedLoadError  := s1_dly_err
1004  s1_out.nc := s1_nc || Pbmt.isNC(s1_pbmt)
1005  s1_out.mmio := Pbmt.isIO(s1_pbmt)
1006
1007  when (!s1_dly_err) {
1008    // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
1009    // af & pf exception were modified
1010    // if is tlbNoQuery request, don't trigger exception from tlb resp
1011    s1_out.uop.exceptionVec(loadPageFault)   := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
1012    s1_out.uop.exceptionVec(loadGuestPageFault)   := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss && !s1_in.tlbNoQuery
1013    s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
1014    when (RegNext(io.tlb.req.bits.checkfullva) &&
1015      (s1_out.uop.exceptionVec(loadPageFault) ||
1016        s1_out.uop.exceptionVec(loadGuestPageFault) ||
1017        s1_out.uop.exceptionVec(loadAccessFault))) {
1018      s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
1019      s1_out.isMisalign := false.B
1020    }
1021  } .otherwise {
1022    s1_out.uop.exceptionVec(loadPageFault)      := false.B
1023    s1_out.uop.exceptionVec(loadGuestPageFault) := false.B
1024    s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
1025    s1_out.isMisalign := false.B
1026    s1_out.uop.exceptionVec(loadAccessFault)    := s1_dly_err && s1_vecActive
1027  }
1028
1029  // pointer chasing
1030  val s1_try_ptr_chasing       = GatedValidRegNext(s0_do_try_ptr_chasing, false.B)
1031  val s1_ptr_chasing_vaddr     = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing)
1032  val s1_fu_op_type_not_ld     = WireInit(false.B)
1033  val s1_not_fast_match        = WireInit(false.B)
1034  val s1_addr_mismatch         = WireInit(false.B)
1035  val s1_addr_misaligned       = WireInit(false.B)
1036  val s1_fast_mismatch         = WireInit(false.B)
1037  val s1_ptr_chasing_canceled  = WireInit(false.B)
1038  val s1_cancel_ptr_chasing    = WireInit(false.B)
1039
1040  val s1_redirect_reg = Wire(Valid(new Redirect))
1041  s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid)
1042  s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid)
1043
1044  s1_kill := s1_fast_rep_dly_kill ||
1045    s1_cancel_ptr_chasing ||
1046    s1_in.uop.robIdx.needFlush(io.redirect) ||
1047    (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) ||
1048    RegEnable(s0_kill, false.B, io.ldin.valid ||
1049      io.vecldin.valid || io.replay.valid ||
1050      io.l2l_fwd_in.valid || io.fast_rep_in.valid ||
1051      io.misalign_ldin.valid || io.lsq.nc_ldin.valid
1052    )
1053
1054  if (EnableLoadToLoadForward) {
1055    // Sometimes, we need to cancel the load-load forwarding.
1056    // These can be put at S0 if timing is bad at S1.
1057    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
1058    s1_addr_mismatch     := s1_ptr_chasing_vaddr(6) ||
1059                             RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing)
1060    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
1061    s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR
1062    s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld
1063    // Case 2: this load-load uop is cancelled
1064    s1_ptr_chasing_canceled := !io.ldin.valid
1065    // Case 3: fast mismatch
1066    s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing)
1067
1068    when (s1_try_ptr_chasing) {
1069      s1_cancel_ptr_chasing := s1_addr_mismatch ||
1070                               s1_addr_misaligned ||
1071                               s1_fu_op_type_not_ld ||
1072                               s1_ptr_chasing_canceled ||
1073                               s1_fast_mismatch
1074
1075      s1_in.uop           := io.ldin.bits.uop
1076      s1_in.isFirstIssue  := io.ldin.bits.isFirstIssue
1077      s1_vaddr_lo         := s1_ptr_chasing_vaddr(5, 0)
1078      s1_paddr_dup_lsu    := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
1079      s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
1080
1081      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
1082      s1_in.uop.debugInfo.tlbFirstReqTime := GTimer()
1083      s1_in.uop.debugInfo.tlbRespTime     := GTimer()
1084    }
1085    when (!s1_cancel_ptr_chasing) {
1086      s0_ptr_chasing_canceled := s1_try_ptr_chasing &&
1087        !io.replay.fire && !io.fast_rep_in.fire &&
1088        !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) &&
1089        !io.misalign_ldin.fire &&
1090        !io.lsq.nc_ldin.valid
1091      when (s1_try_ptr_chasing) {
1092        io.ldin.ready := true.B
1093      }
1094    }
1095  }
1096
1097  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
1098  val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire)
1099  // to enable load-load, sqIdxMask must be calculated based on ldin.uop
1100  // If the timing here is not OK, load-load forwarding has to be disabled.
1101  // Or we calculate sqIdxMask at RS??
1102  io.lsq.forward.sqIdxMask := s1_sqIdx_mask
1103  if (EnableLoadToLoadForward) {
1104    when (s1_try_ptr_chasing) {
1105      io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize)
1106    }
1107  }
1108
1109  io.forward_mshr.valid  := s1_valid && s1_out.forward_tlDchannel
1110  io.forward_mshr.mshrid := s1_out.mshrid
1111  io.forward_mshr.paddr  := s1_out.paddr
1112
1113  val loadTrigger = Module(new MemTrigger(MemType.LOAD))
1114  loadTrigger.io.fromCsrTrigger.tdataVec             := io.fromCsrTrigger.tdataVec
1115  loadTrigger.io.fromCsrTrigger.tEnableVec           := io.fromCsrTrigger.tEnableVec
1116  loadTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp
1117  loadTrigger.io.fromCsrTrigger.debugMode            := io.fromCsrTrigger.debugMode
1118  loadTrigger.io.fromLoadStore.vaddr                 := s1_vaddr
1119  loadTrigger.io.fromLoadStore.isVectorUnitStride    := s1_in.isvec && s1_in.is128bit
1120  loadTrigger.io.fromLoadStore.mask                  := s1_in.mask
1121
1122  val s1_trigger_action = loadTrigger.io.toLoadStore.triggerAction
1123  val s1_trigger_debug_mode = TriggerAction.isDmode(s1_trigger_action)
1124  val s1_trigger_breakpoint = TriggerAction.isExp(s1_trigger_action)
1125  s1_out.uop.trigger                  := s1_trigger_action
1126  s1_out.uop.exceptionVec(breakPoint) := s1_trigger_breakpoint
1127  s1_out.vecVaddrOffset := Mux(
1128    s1_trigger_debug_mode || s1_trigger_breakpoint,
1129    loadTrigger.io.toLoadStore.triggerVaddr - s1_in.vecBaseVaddr,
1130    s1_in.vaddr + genVFirstUnmask(s1_in.mask).asUInt - s1_in.vecBaseVaddr
1131  )
1132  s1_out.vecTriggerMask := Mux(s1_trigger_debug_mode || s1_trigger_breakpoint, loadTrigger.io.toLoadStore.triggerMask, 0.U)
1133
1134  XSDebug(s1_valid,
1135    p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
1136    p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n")
1137
1138  // Pipeline
1139  // --------------------------------------------------------------------------------
1140  // stage 2
1141  // --------------------------------------------------------------------------------
1142  // s2: DCache resp
1143  val s2_valid  = RegInit(false.B)
1144  val s2_in     = Wire(new LqWriteBundle)
1145  val s2_out    = Wire(new LqWriteBundle)
1146  val s2_kill   = Wire(Bool())
1147  val s2_can_go = s3_ready
1148  val s2_fire   = s2_valid && !s2_kill && s2_can_go
1149  val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire)
1150  val s2_isvec  = RegEnable(s1_out.isvec, false.B, s1_fire)
1151  val s2_data_select  = genRdataOH(s2_out.uop)
1152  val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(3, 0))
1153  val s2_frm_mabuf = s2_in.isFrmMisAlignBuf
1154  val s2_pbmt = RegEnable(s1_pbmt, s1_fire)
1155  val s2_trigger_debug_mode = RegEnable(s1_trigger_debug_mode, false.B, s1_fire)
1156  val s2_nc_with_data = RegNext(s1_nc_with_data)
1157  val s2_mmio_req = Wire(Valid(new MemExuOutput))
1158  s2_mmio_req.valid := RegNextN(io.lsq.uncache.fire, 2, Some(false.B))
1159  s2_mmio_req.bits  := RegNextN(io.lsq.uncache.bits, 2)
1160
1161  val s3_misalign_wakeup_req = Wire(Valid(new LqWriteBundle))
1162  val s3_misalign_wakeup_req_bits = WireInit(0.U.asTypeOf(new LqWriteBundle))
1163  connectSamePort(s3_misalign_wakeup_req_bits, io.misalign_ldin.bits)
1164  s3_misalign_wakeup_req.valid := RegNextN(io.misalign_ldin.bits.misalignNeedWakeUp && io.misalign_ldin.fire, 3, Some(false.B))
1165  s3_misalign_wakeup_req.bits  := RegNextN(s3_misalign_wakeup_req_bits, 3)
1166
1167  s2_kill := s2_in.uop.robIdx.needFlush(io.redirect)
1168  s2_ready := !s2_valid || s2_kill || s3_ready
1169  when (s1_fire) { s2_valid := true.B }
1170  .elsewhen (s2_fire) { s2_valid := false.B }
1171  .elsewhen (s2_kill) { s2_valid := false.B }
1172  s2_in := RegEnable(s1_out, s1_fire)
1173
1174  val s2_pmp = WireInit(io.pmp)
1175  val s2_isMisalign = WireInit(s2_in.isMisalign)
1176
1177  val s2_prf    = s2_in.isPrefetch
1178  val s2_hw_prf = s2_in.isHWPrefetch
1179  val s2_exception_vec = WireInit(s2_in.uop.exceptionVec)
1180  val s2_un_misalign_exception =  s2_vecActive &&
1181                                  (s2_trigger_debug_mode || ExceptionNO.selectByFuAndUnSelect(s2_exception_vec, LduCfg, Seq(loadAddrMisaligned)).asUInt.orR)
1182
1183  // exception that may cause load addr to be invalid / illegal
1184  // if such exception happen, that inst and its exception info
1185  // will be force writebacked to rob
1186  val s2_actually_uncache = Pbmt.isPMA(s2_pbmt) && s2_pmp.mmio || s2_in.nc || s2_in.mmio
1187  val s2_memBackTypeMM = !s2_pmp.mmio
1188  when (!s2_in.delayedLoadError) {
1189    s2_exception_vec(loadAccessFault) := s2_vecActive && (
1190      s2_in.uop.exceptionVec(loadAccessFault) ||
1191      s2_pmp.ld ||
1192      (s2_isvec || s2_frm_mabuf) && s2_actually_uncache && !s2_prf && !s2_in.tlbMiss ||
1193      io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable)
1194    )
1195  }
1196
1197  // soft prefetch will not trigger any exception (but ecc error interrupt may
1198  // be triggered)
1199  val s2_tlb_unrelated_exceps = s2_in.uop.exceptionVec(loadAddrMisaligned) ||
1200                                s2_in.uop.exceptionVec(breakPoint)
1201  when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss && !s2_tlb_unrelated_exceps)) {
1202    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
1203    s2_isMisalign := false.B
1204  }
1205  val s2_exception = s2_vecActive &&
1206                    (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR)
1207  val s2_uncache = !s2_prf && !s2_exception && !s2_un_misalign_exception && !s2_in.tlbMiss && s2_actually_uncache
1208  val s2_mis_align = s2_valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) &&
1209                     s2_out.isMisalign && !s2_in.misalignWith16Byte && !s2_exception_vec(breakPoint) && !s2_trigger_debug_mode && !s2_uncache
1210  val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan, s2_d_corrupt) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr)
1211  val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr, s2_mshr_corrupt) = io.forward_mshr.forward()
1212  val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr)
1213
1214  // writeback access fault caused by ecc error / bus error
1215  // * ecc data error is slow to generate, so we will not use it until load stage 3
1216  // * in load stage 3, an extra signal io.load_error will be used to
1217  // * if pbmt =/= 0, mmio is up to pbmt; otherwise, it's up to pmp
1218  val s2_tlb_hit = RegNext(s1_tlb_hit)
1219  val s2_mmio = !s2_prf &&
1220    !s2_exception && !s2_in.tlbMiss &&
1221    Mux(Pbmt.isUncache(s2_pbmt), s2_in.mmio, s2_tlb_hit && s2_pmp.mmio)
1222
1223  val s2_full_fwd      = Wire(Bool())
1224  val s2_mem_amb       = s2_in.uop.storeSetHit &&
1225                         io.lsq.forward.addrInvalid && RegNext(io.lsq.forward.valid)
1226
1227  val s2_tlb_miss      = s2_in.tlbMiss
1228  val s2_fwd_fail      = io.lsq.forward.dataInvalid && RegNext(io.lsq.forward.valid)
1229  val s2_dcache_miss   = io.dcache.resp.bits.miss &&
1230                         !s2_fwd_frm_d_chan_or_mshr &&
1231                         !s2_full_fwd && !s2_in.nc
1232
1233  val s2_mq_nack       = io.dcache.s2_mq_nack &&
1234                         !s2_fwd_frm_d_chan_or_mshr &&
1235                         !s2_full_fwd && !s2_in.nc
1236
1237  val s2_bank_conflict = io.dcache.s2_bank_conflict &&
1238                         !s2_fwd_frm_d_chan_or_mshr &&
1239                         !s2_full_fwd && !s2_in.nc
1240
1241  val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail &&
1242                        !s2_fwd_frm_d_chan_or_mshr &&
1243                        !s2_full_fwd && !s2_in.nc
1244
1245  val s2_rar_nack      = io.lsq.ldld_nuke_query.req.valid &&
1246                         !io.lsq.ldld_nuke_query.req.ready
1247
1248  val s2_raw_nack      = io.lsq.stld_nuke_query.req.valid &&
1249                         !io.lsq.stld_nuke_query.req.ready
1250  // st-ld violation query
1251  //  NeedFastRecovery Valid when
1252  //  1. Fast recovery query request Valid.
1253  //  2. Load instruction is younger than requestors(store instructions).
1254  //  3. Physical address match.
1255  //  4. Data contains.
1256  private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || ((s2_in.isvec || s2_in.misalignWith16Byte) && s2_in.is128bit)))
1257  val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s,
1258    s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
1259    s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
1260  val s2_nuke          = VecInit((0 until StorePipelineWidth).map(w => {
1261                          io.stld_nuke_query(w).valid && // query valid
1262                          isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
1263                          s2_nuke_paddr_match(w) && // paddr match
1264                          (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
1265                        })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke
1266
1267  val s2_cache_handled   = io.dcache.resp.bits.handled
1268
1269  //if it is NC with data, it should handle the replayed situation.
1270  //else s2_uncache will enter uncache buffer.
1271  val s2_troublem        = !s2_exception &&
1272                           (!s2_uncache || s2_nc_with_data) &&
1273                           !s2_prf &&
1274                           !s2_in.delayedLoadError
1275
1276  io.dcache.resp.ready  := true.B
1277  val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_uncache || s2_prf)
1278  assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost")
1279
1280  // fast replay require
1281  val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail))
1282  val s2_nuke_fast_rep   = !s2_mq_nack &&
1283                           !s2_dcache_miss &&
1284                           !s2_bank_conflict &&
1285                           !s2_wpu_pred_fail &&
1286                           s2_nuke
1287
1288  val s2_fast_rep = !s2_in.isFastReplay &&
1289                    !s2_mem_amb &&
1290                    !s2_tlb_miss &&
1291                    !s2_fwd_fail &&
1292                    (s2_dcache_fast_rep || s2_nuke_fast_rep) &&
1293                    s2_troublem
1294
1295  // need allocate new entry
1296  val s2_can_query = !(s2_dcache_fast_rep || s2_nuke) && s2_troublem
1297
1298  val s2_data_fwded = s2_dcache_miss && s2_full_fwd
1299
1300  // For misaligned, we will keep the misaligned exception at S2 and before.
1301  // Here a judgement is made as to whether a misaligned exception needs to actually be generated.
1302  // We will generate misaligned exceptions at mmio.
1303  val s2_real_exceptionVec = WireInit(s2_exception_vec)
1304  s2_real_exceptionVec(loadAddrMisaligned) := s2_out.isMisalign && s2_uncache
1305  s2_real_exceptionVec(loadAccessFault) := s2_exception_vec(loadAccessFault) ||
1306    s2_fwd_frm_d_chan && s2_d_corrupt ||
1307    s2_fwd_data_valid && s2_fwd_frm_mshr && s2_mshr_corrupt
1308  val s2_real_exception = s2_vecActive &&
1309    (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_real_exceptionVec, LduCfg).asUInt.orR)
1310
1311  val s2_fwd_vp_match_invalid = io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid || io.ubuffer.matchInvalid
1312  val s2_vp_match_fail = s2_fwd_vp_match_invalid && s2_troublem
1313  val s2_safe_wakeup = !s2_out.rep_info.need_rep && !s2_mmio && (!s2_in.nc || s2_nc_with_data) && !s2_mis_align && !s2_real_exception // don't need to replay and is not a mmio\misalign no data
1314  val s2_safe_writeback = s2_real_exception || s2_safe_wakeup || s2_vp_match_fail
1315
1316  // ld-ld violation require
1317  io.lsq.ldld_nuke_query.req.valid           := s2_valid
1318  io.lsq.ldld_nuke_query.req.bits.uop        := s2_in.uop
1319  io.lsq.ldld_nuke_query.req.bits.mask       := s2_in.mask
1320  io.lsq.ldld_nuke_query.req.bits.paddr      := s2_in.paddr
1321  io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss)
1322  io.lsq.ldld_nuke_query.req.bits.is_nc := s2_nc_with_data
1323
1324  // st-ld violation require
1325  io.lsq.stld_nuke_query.req.valid           := s2_valid && s2_can_query
1326  io.lsq.stld_nuke_query.req.bits.uop        := s2_in.uop
1327  io.lsq.stld_nuke_query.req.bits.mask       := s2_in.mask
1328  io.lsq.stld_nuke_query.req.bits.paddr      := s2_in.paddr
1329  io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid || s2_nc_with_data, true.B, !s2_dcache_miss)
1330  io.lsq.stld_nuke_query.req.bits.is_nc := s2_nc_with_data
1331
1332  // merge forward result
1333  // lsq has higher priority than sbuffer
1334  val s2_fwd_mask = Wire(Vec((VLEN/8), Bool()))
1335  val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W)))
1336  s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid
1337  // generate XLEN/8 Muxs
1338  for (i <- 0 until VLEN / 8) {
1339    s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i) || io.ubuffer.forwardMask(i)
1340    s2_fwd_data(i) :=
1341      Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i),
1342      Mux(s2_nc_with_data, io.ubuffer.forwardData(i),
1343      io.sbuffer.forwardData(i)))
1344  }
1345
1346  XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
1347    s2_in.uop.pc,
1348    io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt,
1349    s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt
1350  )
1351
1352  //
1353  s2_out                     := s2_in
1354  s2_out.uop.fpWen           := s2_in.uop.fpWen
1355  s2_out.nc                  := s2_in.nc
1356  s2_out.mmio                := s2_mmio
1357  s2_out.memBackTypeMM       := s2_memBackTypeMM
1358  s2_out.isMisalign          := s2_isMisalign
1359  s2_out.uop.flushPipe       := false.B
1360  s2_out.uop.exceptionVec    := s2_real_exceptionVec
1361  s2_out.forwardMask         := s2_fwd_mask
1362  s2_out.forwardData         := s2_fwd_data
1363  s2_out.handledByMSHR       := s2_cache_handled
1364  s2_out.miss                := s2_dcache_miss && s2_troublem
1365  s2_out.feedbacked          := io.feedback_fast.valid
1366  s2_out.uop.vpu.vstart      := Mux(s2_in.isLoadReplay || s2_in.isFastReplay, s2_in.uop.vpu.vstart, s2_in.vecVaddrOffset >> s2_in.uop.vpu.veew)
1367
1368  // Generate replay signal caused by:
1369  // * st-ld violation check
1370  // * tlb miss
1371  // * dcache replay
1372  // * forward data invalid
1373  // * dcache miss
1374  s2_out.rep_info.mem_amb         := s2_mem_amb && s2_troublem
1375  s2_out.rep_info.tlb_miss        := s2_tlb_miss && s2_troublem
1376  s2_out.rep_info.fwd_fail        := s2_fwd_fail && s2_troublem
1377  s2_out.rep_info.dcache_rep      := s2_mq_nack && s2_troublem
1378  s2_out.rep_info.dcache_miss     := s2_dcache_miss && s2_troublem
1379  s2_out.rep_info.bank_conflict   := s2_bank_conflict && s2_troublem
1380  s2_out.rep_info.wpu_fail        := s2_wpu_pred_fail && s2_troublem
1381  s2_out.rep_info.rar_nack        := s2_rar_nack && s2_troublem
1382  s2_out.rep_info.raw_nack        := s2_raw_nack && s2_troublem
1383  s2_out.rep_info.nuke            := s2_nuke && s2_troublem
1384  s2_out.rep_info.full_fwd        := s2_data_fwded
1385  s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx
1386  s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx
1387  s2_out.rep_info.rep_carry       := io.dcache.resp.bits.replayCarry
1388  s2_out.rep_info.mshr_id         := io.dcache.resp.bits.mshr_id
1389  s2_out.rep_info.last_beat       := s2_in.paddr(log2Up(refillBytes))
1390  s2_out.rep_info.debug           := s2_in.uop.debugInfo
1391  s2_out.rep_info.tlb_id          := io.tlb_hint.id
1392  s2_out.rep_info.tlb_full        := io.tlb_hint.full
1393
1394  // if forward fail, replay this inst from fetch
1395  val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss
1396  // if ld-ld violation is detected, replay from this inst from fetch
1397  val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss
1398
1399  // to be removed
1400  io.feedback_fast.valid                 := false.B
1401  io.feedback_fast.bits.hit              := false.B
1402  io.feedback_fast.bits.flushState       := s2_in.ptwBack
1403  io.feedback_fast.bits.robIdx           := s2_in.uop.robIdx
1404  io.feedback_fast.bits.sqIdx            := s2_in.uop.sqIdx
1405  io.feedback_fast.bits.lqIdx            := s2_in.uop.lqIdx
1406  io.feedback_fast.bits.sourceType       := RSFeedbackType.lrqFull
1407  io.feedback_fast.bits.dataInvalidSqIdx := DontCare
1408
1409  io.ldCancel.ld1Cancel := false.B
1410
1411  // fast wakeup
1412  val s1_fast_uop_valid = WireInit(false.B)
1413  s1_fast_uop_valid :=
1414    !io.dcache.s1_disable_fast_wakeup &&
1415    s1_valid &&
1416    !s1_kill &&
1417    !io.tlb.resp.bits.miss &&
1418    !io.lsq.forward.dataInvalidFast
1419  io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_uncache && !(s2_prf && !s2_hw_prf)) && !s2_isvec && !s2_frm_mabuf
1420  io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid)
1421
1422  //
1423  io.s2_ptr_chasing                    := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire)
1424
1425  // RegNext prefetch train for better timing
1426  // ** Now, prefetch train is valid at load s3 **
1427  val s2_prefetch_train_valid = WireInit(false.B)
1428  s2_prefetch_train_valid              := s2_valid && !s2_actually_uncache && (!s2_in.tlbMiss || s2_hw_prf)
1429  io.prefetch_train.valid              := GatedValidRegNext(s2_prefetch_train_valid)
1430  io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid)
1431  io.prefetch_train.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict?
1432  io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid)
1433  io.prefetch_train.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid)
1434  io.prefetch_train.bits.isFinalSplit      := false.B
1435  io.prefetch_train.bits.misalignWith16Byte := false.B
1436  io.prefetch_train.bits.misalignNeedWakeUp := false.B
1437  io.prefetch_train.bits.updateAddrValid := false.B
1438  io.prefetch_train.bits.isMisalign := false.B
1439  io.prefetch_train.bits.hasException := false.B
1440  io.s1_prefetch_spec := s1_fire
1441  io.s2_prefetch_spec := s2_prefetch_train_valid
1442
1443  val s2_prefetch_train_l1_valid = WireInit(false.B)
1444  s2_prefetch_train_l1_valid              := s2_valid && !s2_actually_uncache
1445  io.prefetch_train_l1.valid              := GatedValidRegNext(s2_prefetch_train_l1_valid)
1446  io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid)
1447  io.prefetch_train_l1.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid)
1448  io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid)
1449  io.prefetch_train_l1.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid)
1450  io.prefetch_train_l1.bits.isFinalSplit      := false.B
1451  io.prefetch_train_l1.bits.misalignWith16Byte := false.B
1452  io.prefetch_train_l1.bits.misalignNeedWakeUp := false.B
1453  io.prefetch_train_l1.bits.updateAddrValid := false.B
1454  io.prefetch_train_l1.bits.hasException := false.B
1455  io.prefetch_train_l1.bits.isMisalign := false.B
1456  if (env.FPGAPlatform){
1457    io.dcache.s0_pc := DontCare
1458    io.dcache.s1_pc := DontCare
1459    io.dcache.s2_pc := DontCare
1460  }else{
1461    io.dcache.s0_pc := s0_out.uop.pc
1462    io.dcache.s1_pc := s1_out.uop.pc
1463    io.dcache.s2_pc := s2_out.uop.pc
1464  }
1465  io.dcache.s2_kill := s2_pmp.ld || s2_pmp.st || s2_actually_uncache || s2_kill
1466
1467  val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready
1468  val s2_ld_valid_dup = RegInit(0.U(6.W))
1469  s2_ld_valid_dup := 0x0.U(6.W)
1470  when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) }
1471  when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) }
1472  assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch)))
1473
1474  // Pipeline
1475  // --------------------------------------------------------------------------------
1476  // stage 3
1477  // --------------------------------------------------------------------------------
1478  // writeback and update load queue
1479  val s3_valid        = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect))
1480  val s3_in           = RegEnable(s2_out, s2_fire)
1481  val s3_out          = Wire(Valid(new MemExuOutput))
1482  val s3_dcache_rep   = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire)
1483  val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire)
1484  val s3_fast_rep     = Wire(Bool())
1485  val s3_nc_with_data = RegNext(s2_nc_with_data)
1486  val s3_troublem     = GatedValidRegNext(s2_troublem)
1487  val s3_kill         = s3_in.uop.robIdx.needFlush(io.redirect)
1488  val s3_vecout       = Wire(new OnlyVecExuOutput)
1489  val s3_vecActive    = RegEnable(s2_out.vecActive, true.B, s2_fire)
1490  val s3_isvec        = RegEnable(s2_out.isvec, false.B, s2_fire)
1491  val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire)
1492  val s3_vec_mBIndex     = RegEnable(s2_out.mbIndex, s2_fire)
1493  val s3_frm_mabuf       = s3_in.isFrmMisAlignBuf
1494  val s3_mmio_req     = RegNext(s2_mmio_req)
1495  val s3_pdest        = RegNext(Mux(s2_valid, s2_out.uop.pdest, s2_mmio_req.bits.uop.pdest))
1496  val s3_rfWen        = RegEnable(Mux(s2_valid, s2_out.uop.rfWen, s2_mmio_req.bits.uop.rfWen), s2_valid || s2_mmio_req.valid)
1497  val s3_fpWen        = RegEnable(Mux(s2_valid, s2_out.uop.fpWen, s2_mmio_req.bits.uop.fpWen), s2_valid || s2_mmio_req.valid)
1498  val s3_data_select  = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire)
1499  val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire)
1500  val s3_hw_err   =
1501      if (EnableAccurateLoadError) {
1502        io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem
1503      } else {
1504        WireInit(false.B)
1505      }
1506  val s3_safe_wakeup  = RegEnable(s2_safe_wakeup, s2_fire)
1507  val s3_safe_writeback = RegEnable(s2_safe_writeback, s2_fire) || s3_hw_err
1508  val s3_exception = RegEnable(s2_real_exception, s2_fire)
1509  val s3_mis_align = RegEnable(s2_mis_align, s2_fire)
1510  val s3_trigger_debug_mode = RegEnable(s2_trigger_debug_mode, false.B, s2_fire)
1511
1512  // TODO: Fix vector load merge buffer nack
1513  val s3_vec_mb_nack  = Wire(Bool())
1514  s3_vec_mb_nack     := false.B
1515  XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!")
1516
1517  s3_ready := !s3_valid || s3_kill || io.ldout.ready
1518
1519
1520  // forwrad last beat
1521  val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || io.misalign_ldin.valid || !io.dcache.req.ready
1522
1523  val s3_can_enter_lsq_valid = s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked
1524  io.lsq.ldin.valid := s3_can_enter_lsq_valid
1525  // TODO: check this --by hx
1526  // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill
1527  io.lsq.ldin.bits := s3_in
1528  io.lsq.ldin.bits.miss := s3_in.miss
1529
1530  // connect to misalignBuffer
1531  val toMisalignBufferValid = s3_can_enter_lsq_valid && s3_mis_align && !s3_frm_mabuf
1532  io.misalign_buf.valid := toMisalignBufferValid
1533  io.misalign_buf.bits  := s3_in
1534
1535  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1536  io.lsq.ldin.bits.nc_with_data := s3_nc_with_data
1537  io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools
1538  io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated
1539  io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated)
1540  io.lsq.ldin.bits.updateAddrValid := !s3_mis_align && (!s3_frm_mabuf || s3_in.isFinalSplit) || s3_exception
1541  io.lsq.ldin.bits.hasException := false.B
1542
1543  io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid
1544  io.lsq.ldin.bits.dcacheRequireReplay  := s3_dcache_rep
1545
1546  val s3_vp_match_fail = GatedValidRegNext(s2_fwd_vp_match_invalid) && s3_troublem
1547  val s3_rep_frm_fetch = s3_vp_match_fail
1548  val s3_ldld_rep_inst =
1549      io.lsq.ldld_nuke_query.resp.valid &&
1550      io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch &&
1551      GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable)
1552  val s3_flushPipe = s3_ldld_rep_inst
1553
1554  val s3_lrq_rep_info = WireInit(s3_in.rep_info)
1555  s3_lrq_rep_info.misalign_nack := toMisalignBufferValid && !io.misalign_buf.ready
1556  val s3_lrq_sel_rep_cause = PriorityEncoderOH(s3_lrq_rep_info.cause.asUInt)
1557  val s3_replayqueue_rep_cause = WireInit(0.U.asTypeOf(s3_in.rep_info.cause))
1558  s3_replayqueue_rep_cause(LoadReplayCauses.C_MF) := s3_mis_align && s3_lrq_rep_info.misalign_nack
1559
1560  val s3_mab_rep_info = WireInit(s3_in.rep_info)
1561  val s3_mab_sel_rep_cause = PriorityEncoderOH(s3_mab_rep_info.cause.asUInt)
1562  val s3_misalign_rep_cause = WireInit(0.U.asTypeOf(s3_in.rep_info.cause))
1563
1564  s3_misalign_rep_cause := VecInit(s3_mab_sel_rep_cause.asBools)
1565
1566  when (s3_exception || s3_hw_err || s3_rep_frm_fetch || s3_frm_mabuf) {
1567    s3_replayqueue_rep_cause := 0.U.asTypeOf(s3_lrq_rep_info.cause.cloneType)
1568  } .otherwise {
1569    s3_replayqueue_rep_cause := VecInit(s3_lrq_sel_rep_cause.asBools)
1570
1571  }
1572  io.lsq.ldin.bits.rep_info.cause := s3_replayqueue_rep_cause
1573
1574
1575  // Int load, if hit, will be writebacked at s3
1576  s3_out.valid                := s3_valid && s3_safe_writeback && !toMisalignBufferValid
1577  s3_out.bits.uop             := s3_in.uop
1578  s3_out.bits.uop.fpWen       := s3_in.uop.fpWen
1579  s3_out.bits.uop.exceptionVec(loadAccessFault) := s3_in.uop.exceptionVec(loadAccessFault) && s3_vecActive
1580  s3_out.bits.uop.exceptionVec(hardwareError) := s3_hw_err && s3_vecActive
1581  s3_out.bits.uop.flushPipe   := false.B
1582  s3_out.bits.uop.replayInst  := false.B
1583  s3_out.bits.data            := s3_in.data
1584  s3_out.bits.isFromLoadUnit  := true.B
1585  s3_out.bits.debug.isMMIO    := s3_in.mmio
1586  s3_out.bits.debug.isNC      := s3_in.nc
1587  s3_out.bits.debug.isPerfCnt := false.B
1588  s3_out.bits.debug.paddr     := s3_in.paddr
1589  s3_out.bits.debug.vaddr     := s3_in.vaddr
1590
1591  // Vector load, writeback to merge buffer
1592  // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback
1593  s3_vecout.isvec             := s3_isvec
1594  s3_vecout.vecdata           := 0.U // Data will be assigned later
1595  s3_vecout.mask              := s3_in.mask
1596  // s3_vecout.rob_idx_valid     := s3_in.rob_idx_valid
1597  // s3_vecout.inner_idx         := s3_in.inner_idx
1598  // s3_vecout.rob_idx           := s3_in.rob_idx
1599  // s3_vecout.offset            := s3_in.offset
1600  s3_vecout.reg_offset        := s3_in.reg_offset
1601  s3_vecout.vecActive         := s3_vecActive
1602  s3_vecout.is_first_ele      := s3_in.is_first_ele
1603  // s3_vecout.uopQueuePtr       := DontCare // uopQueuePtr is already saved in flow queue
1604  // s3_vecout.flowPtr           := s3_in.flowPtr
1605  s3_vecout.elemIdx           := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO:
1606  s3_vecout.elemIdxInsideVd   := s3_in.elemIdxInsideVd
1607  s3_vecout.trigger           := s3_in.uop.trigger
1608  s3_vecout.vstart            := s3_in.uop.vpu.vstart
1609  s3_vecout.vecTriggerMask    := s3_in.vecTriggerMask
1610  val s3_usSecondInv          = s3_in.usSecondInv
1611
1612  val s3_frm_mis_flush     = s3_frm_mabuf &&
1613    (io.misalign_ldout.bits.rep_info.fwd_fail || io.misalign_ldout.bits.rep_info.mem_amb || io.misalign_ldout.bits.rep_info.nuke)
1614
1615  io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe || s3_frm_mis_flush) && !s3_exception
1616  io.rollback.bits             := DontCare
1617  io.rollback.bits.isRVC       := s3_out.bits.uop.preDecodeInfo.isRVC
1618  io.rollback.bits.robIdx      := s3_out.bits.uop.robIdx
1619  io.rollback.bits.ftqIdx      := s3_out.bits.uop.ftqPtr
1620  io.rollback.bits.ftqOffset   := s3_out.bits.uop.ftqOffset
1621  io.rollback.bits.level       := Mux(s3_rep_frm_fetch || s3_frm_mis_flush, RedirectLevel.flush, RedirectLevel.flushAfter)
1622  io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc
1623  io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id
1624  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1625
1626  io.lsq.ldin.bits.uop := s3_out.bits.uop
1627//  io.lsq.ldin.bits.uop.exceptionVec(loadAddrMisaligned) := Mux(s3_in.onlyMisalignException, false.B, s3_in.uop.exceptionVec(loadAddrMisaligned))
1628
1629  val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep || s3_mis_align
1630  io.lsq.ldld_nuke_query.revoke := s3_revoke
1631  io.lsq.stld_nuke_query.revoke := s3_revoke
1632
1633  // feedback slow
1634  s3_fast_rep := RegNext(s2_fast_rep)
1635
1636  val s3_fb_no_waiting = !s3_in.isLoadReplay &&
1637                        (!(s3_fast_rep && !s3_fast_rep_canceled)) &&
1638                        !s3_in.feedbacked
1639
1640  // feedback: scalar load will send feedback to RS
1641  //           vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops
1642  io.feedback_slow.valid                 := s3_valid && s3_fb_no_waiting && !s3_isvec && !s3_frm_mabuf
1643  io.feedback_slow.bits.hit              := !s3_lrq_rep_info.need_rep || io.lsq.ldin.ready
1644  io.feedback_slow.bits.flushState       := s3_in.ptwBack
1645  io.feedback_slow.bits.robIdx           := s3_in.uop.robIdx
1646  io.feedback_slow.bits.sqIdx            := s3_in.uop.sqIdx
1647  io.feedback_slow.bits.lqIdx            := s3_in.uop.lqIdx
1648  io.feedback_slow.bits.sourceType       := RSFeedbackType.lrqFull
1649  io.feedback_slow.bits.dataInvalidSqIdx := DontCare
1650
1651  // TODO: vector wakeup?
1652  io.ldCancel.ld2Cancel := s3_valid && !s3_safe_wakeup && !s3_isvec
1653
1654  val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio_req.bits)
1655
1656  // data from load queue refill
1657  val s3_ld_raw_data_frm_mmio = RegNextN(io.lsq.ld_raw_data, 3)
1658  val s3_merged_data_frm_mmio = s3_ld_raw_data_frm_mmio.mergedData()
1659  val s3_picked_data_frm_mmio = LookupTree(s3_ld_raw_data_frm_mmio.addrOffset, List(
1660    "b000".U -> s3_merged_data_frm_mmio(63,  0),
1661    "b001".U -> s3_merged_data_frm_mmio(63,  8),
1662    "b010".U -> s3_merged_data_frm_mmio(63, 16),
1663    "b011".U -> s3_merged_data_frm_mmio(63, 24),
1664    "b100".U -> s3_merged_data_frm_mmio(63, 32),
1665    "b101".U -> s3_merged_data_frm_mmio(63, 40),
1666    "b110".U -> s3_merged_data_frm_mmio(63, 48),
1667    "b111".U -> s3_merged_data_frm_mmio(63, 56)
1668  ))
1669  val s3_ld_data_frm_mmio = rdataHelper(s3_ld_raw_data_frm_mmio.uop, s3_picked_data_frm_mmio)
1670
1671  /* data from pipe, which forward from respectively
1672   *  dcache hit: [D channel, mshr, sbuffer, sq]
1673   *  nc_with_data: [sq]
1674   */
1675
1676  val s2_ld_data_frm_nc = shiftDataToHigh(s2_out.paddr, s2_out.data)
1677  val s2_ld_raw_data_frm_pipe = Wire(new LoadDataFromDcacheBundle)
1678  s2_ld_raw_data_frm_pipe.respDcacheData       := Mux(s2_nc_with_data, s2_ld_data_frm_nc, io.dcache.resp.bits.data)
1679  s2_ld_raw_data_frm_pipe.forward_D            := s2_fwd_frm_d_chan && !s2_nc_with_data
1680  s2_ld_raw_data_frm_pipe.forwardData_D        := s2_fwd_data_frm_d_chan
1681  s2_ld_raw_data_frm_pipe.forward_mshr         := s2_fwd_frm_mshr && !s2_nc_with_data
1682  s2_ld_raw_data_frm_pipe.forwardData_mshr     := s2_fwd_data_frm_mshr
1683  s2_ld_raw_data_frm_pipe.forward_result_valid := s2_fwd_data_valid
1684
1685  s2_ld_raw_data_frm_pipe.forwardMask          := s2_fwd_mask
1686  s2_ld_raw_data_frm_pipe.forwardData          := s2_fwd_data
1687  s2_ld_raw_data_frm_pipe.uop                  := s2_out.uop
1688  s2_ld_raw_data_frm_pipe.addrOffset           := s2_out.paddr(3, 0)
1689
1690  val s2_ld_raw_data_frm_tlD = s2_ld_raw_data_frm_pipe.mergeTLData()
1691  val s2_merged_data_frm_pipe = s2_ld_raw_data_frm_pipe.mergeLsqFwdData(s2_ld_raw_data_frm_tlD)
1692  val s3_merged_data_frm_pipe = RegEnable(s2_merged_data_frm_pipe, s2_fire)
1693
1694  // duplicate reg for ldout and vecldout
1695  private val LdDataDup = 3
1696  require(LdDataDup >= 2)
1697
1698  val s3_data_frm_pipe = VecInit((0 until LdDataDup).map(i => {
1699    VecInit(Seq(
1700      s3_merged_data_frm_pipe(63,      0),
1701      s3_merged_data_frm_pipe(71,      8),
1702      s3_merged_data_frm_pipe(79,     16),
1703      s3_merged_data_frm_pipe(87,     24),
1704      s3_merged_data_frm_pipe(95,     32),
1705      s3_merged_data_frm_pipe(103,    40),
1706      s3_merged_data_frm_pipe(111,    48),
1707      s3_merged_data_frm_pipe(119,    56),
1708      s3_merged_data_frm_pipe(127,    64),
1709      s3_merged_data_frm_pipe(127,    72),
1710      s3_merged_data_frm_pipe(127,    80),
1711      s3_merged_data_frm_pipe(127,    88),
1712      s3_merged_data_frm_pipe(127,    96),
1713      s3_merged_data_frm_pipe(127,   104),
1714      s3_merged_data_frm_pipe(127,   112),
1715      s3_merged_data_frm_pipe(127,   120),
1716    ))
1717  }))
1718  val s3_picked_data_frm_pipe = VecInit((0 until LdDataDup).map(i => {
1719    Mux1H(s3_data_select_by_offset, s3_data_frm_pipe(i))
1720  }))
1721  val s3_ld_data_frm_pipe = VecInit((0 until LdDataDup).map(i => {
1722    newRdataHelper(s3_data_select, s3_picked_data_frm_pipe(i))
1723  }))
1724
1725  // FIXME: add 1 cycle delay ?
1726  // io.lsq.uncache.ready := !s3_valid
1727  val s3_ldout_valid  = s3_mmio_req.valid ||
1728                        s3_out.valid && RegNext(!s2_out.isvec && !s2_out.isFrmMisAlignBuf)
1729  val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive
1730  io.ldout.valid       := s3_ldout_valid
1731  io.ldout.bits        := s3_ld_wb_meta
1732  io.ldout.bits.data   := Mux(s3_valid, s3_ld_data_frm_pipe(0), s3_ld_data_frm_mmio)
1733  io.ldout.bits.uop.rfWen := s3_rfWen
1734  io.ldout.bits.uop.fpWen := s3_fpWen
1735  io.ldout.bits.uop.pdest := s3_pdest
1736  io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg)
1737  io.ldout.bits.isFromLoadUnit := true.B
1738  io.ldout.bits.uop.fuType := Mux(
1739                                  s3_valid && s3_isvec,
1740                                  FuType.vldu.U,
1741                                  FuType.ldu.U
1742  )
1743
1744  XSError(s3_valid && s3_vecout.isvec && s3_in.vecActive && !s3_vecout.mask.orR, "In vecActive, mask complement should not be 0")
1745  // TODO: check this --hx
1746  // io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec ||
1747  //   io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1748  //  io.ldout.bits.data   := Mux(s3_out.valid, s3_ld_data_frm_pipe, s3_ld_data_frm_mmio)
1749  //  io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) ||
1750  //                         s3_mmio_req.valid && !s3_mmio_req.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid
1751
1752  // s3 load fast replay
1753  io.fast_rep_out.valid := s3_valid && s3_fast_rep
1754  io.fast_rep_out.bits := s3_in
1755  io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch
1756  io.fast_rep_out.bits.delayedLoadError := s3_hw_err
1757
1758  val vecFeedback = s3_valid && s3_fb_no_waiting && s3_lrq_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec
1759
1760  // vector output
1761  io.vecldout.bits.alignedType := s3_vec_alignedType
1762  // vec feedback
1763  io.vecldout.bits.vecFeedback := vecFeedback
1764  // TODO: VLSU, uncache data logic
1765  val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_pipe(1))
1766  io.vecldout.bits.vecdata.get := Mux(
1767    s3_in.misalignWith16Byte,
1768    s3_picked_data_frm_pipe(1),
1769    Mux(
1770      s3_in.is128bit,
1771      s3_merged_data_frm_pipe,
1772      vecdata
1773    )
1774  )
1775  io.vecldout.bits.isvec := s3_vecout.isvec
1776  io.vecldout.bits.elemIdx := s3_vecout.elemIdx
1777  io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd
1778  io.vecldout.bits.mask := s3_vecout.mask
1779  io.vecldout.bits.hasException := s3_exception
1780  io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset
1781  io.vecldout.bits.usSecondInv := s3_usSecondInv
1782  io.vecldout.bits.mBIndex := s3_vec_mBIndex
1783  io.vecldout.bits.hit := !s3_lrq_rep_info.need_rep || io.lsq.ldin.ready
1784  io.vecldout.bits.sourceType := RSFeedbackType.lrqFull
1785  io.vecldout.bits.trigger := s3_vecout.trigger
1786  io.vecldout.bits.flushState := DontCare
1787  io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg)
1788  io.vecldout.bits.vaddr := s3_in.fullva
1789  io.vecldout.bits.vaNeedExt := s3_in.vaNeedExt
1790  io.vecldout.bits.gpaddr := s3_in.gpaddr
1791  io.vecldout.bits.isForVSnonLeafPTE := s3_in.isForVSnonLeafPTE
1792  io.vecldout.bits.mmio := DontCare
1793  io.vecldout.bits.vstart := s3_vecout.vstart
1794  io.vecldout.bits.vecTriggerMask := s3_vecout.vecTriggerMask
1795  io.vecldout.bits.nc := DontCare
1796
1797  io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec && !s3_mis_align && !s3_frm_mabuf //||
1798  // TODO: check this, why !io.lsq.uncache.bits.isVls before?
1799  // Now vector instruction don't support mmio.
1800    // io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls
1801    //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1802
1803  io.misalign_ldout.valid     := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && s3_frm_mabuf || s3_misalign_wakeup_req.valid
1804  io.misalign_ldout.bits      := Mux(s3_misalign_wakeup_req.valid, s3_misalign_wakeup_req.bits, io.lsq.ldin.bits)
1805  io.misalign_ldout.bits.data := s3_picked_data_frm_pipe(2)
1806  io.misalign_ldout.bits.rep_info.cause := Mux(s3_misalign_wakeup_req.valid, 0.U.asTypeOf(s3_in.rep_info.cause), s3_misalign_rep_cause)
1807
1808  // fast load to load forward
1809  if (EnableLoadToLoadForward) {
1810    io.l2l_fwd_out.valid      := s3_valid && !s3_in.mmio && !s3_in.nc && !s3_lrq_rep_info.need_rep
1811    io.l2l_fwd_out.data       := Mux(s3_in.vaddr(3), s3_merged_data_frm_pipe(127, 64), s3_merged_data_frm_pipe(63, 0))
1812    io.l2l_fwd_out.dly_ld_err := s3_hw_err || // ecc delayed error
1813                                 s3_ldld_rep_inst ||
1814                                 s3_rep_frm_fetch
1815  } else {
1816    io.l2l_fwd_out.valid := false.B
1817    io.l2l_fwd_out.data := DontCare
1818    io.l2l_fwd_out.dly_ld_err := DontCare
1819  }
1820
1821  // s1
1822  io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value
1823  io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled
1824  io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue
1825  // s2
1826  io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value
1827  io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict)
1828  io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue
1829  io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail
1830  // s3
1831  io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value
1832  io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled
1833  io.debug_ls.s3_isReplayRS :=  RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit)
1834  io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep
1835  io.debug_ls.s3_isReplay := s3_valid && s3_lrq_rep_info.need_rep // include fast+slow+rs replay
1836  io.debug_ls.replayCause := s3_lrq_rep_info.cause
1837  io.debug_ls.replayCnt := 1.U
1838
1839  // Topdown
1840  io.lsTopdownInfo.s1.robIdx          := s1_in.uop.robIdx.value
1841  io.lsTopdownInfo.s1.vaddr_valid     := s1_valid && s1_in.hasROBEntry
1842  io.lsTopdownInfo.s1.vaddr_bits      := s1_vaddr
1843  io.lsTopdownInfo.s2.robIdx          := s2_in.uop.robIdx.value
1844  io.lsTopdownInfo.s2.paddr_valid     := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss
1845  io.lsTopdownInfo.s2.paddr_bits      := s2_in.paddr
1846  io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss
1847  io.lsTopdownInfo.s2.cache_miss_en   := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated
1848
1849  // perf cnt
1850  XSPerfAccumulate("s0_in_valid",                  io.ldin.valid)
1851  XSPerfAccumulate("s0_in_block",                  io.ldin.valid && !io.ldin.fire)
1852  XSPerfAccumulate("s0_vecin_valid",               io.vecldin.valid)
1853  XSPerfAccumulate("s0_vecin_block",               io.vecldin.valid && !io.vecldin.fire)
1854  XSPerfAccumulate("s0_in_fire_first_issue",       s0_valid && s0_sel_src.isFirstIssue)
1855  XSPerfAccumulate("s0_lsq_replay_issue",          io.replay.fire)
1856  XSPerfAccumulate("s0_lsq_replay_vecissue",       io.replay.fire && io.replay.bits.isvec)
1857  XSPerfAccumulate("s0_ldu_fire_first_issue",      io.ldin.fire && s0_sel_src.isFirstIssue)
1858  XSPerfAccumulate("s0_fast_replay_issue",         io.fast_rep_in.fire)
1859  XSPerfAccumulate("s0_fast_replay_vecissue",      io.fast_rep_in.fire && io.fast_rep_in.bits.isvec)
1860  XSPerfAccumulate("s0_stall_out",                 s0_valid && !s0_can_go)
1861  XSPerfAccumulate("s0_stall_dcache",              s0_valid && !io.dcache.req.ready)
1862  XSPerfAccumulate("s0_addr_spec_success",         s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12))
1863  XSPerfAccumulate("s0_addr_spec_failed",          s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12))
1864  XSPerfAccumulate("s0_addr_spec_success_once",    s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1865  XSPerfAccumulate("s0_addr_spec_failed_once",     s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1866  XSPerfAccumulate("s0_vec_addr_vlen_aligned",     s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U)
1867  XSPerfAccumulate("s0_vec_addr_vlen_unaligned",   s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U)
1868  XSPerfAccumulate("s0_forward_tl_d_channel",      s0_out.forward_tlDchannel)
1869  XSPerfAccumulate("s0_hardware_prefetch_fire",    s0_fire && s0_hw_prf_select)
1870  XSPerfAccumulate("s0_software_prefetch_fire",    s0_fire && s0_sel_src.prf && s0_src_select_vec(int_iss_idx))
1871  XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select)
1872  XSPerfAccumulate("s0_hardware_prefetch_total",   io.prefetch_req.valid)
1873
1874  XSPerfAccumulate("s3_rollback_total",             io.rollback.valid)
1875  XSPerfAccumulate("s3_rep_frm_fetch_rollback",     io.rollback.valid && s3_rep_frm_fetch)
1876  XSPerfAccumulate("s3_flushPipe_rollback",         io.rollback.valid && s3_flushPipe)
1877  XSPerfAccumulate("s3_frm_mis_flush_rollback",     io.rollback.valid && s3_frm_mis_flush)
1878
1879  XSPerfAccumulate("s1_in_valid",                  s1_valid)
1880  XSPerfAccumulate("s1_in_fire",                   s1_fire)
1881  XSPerfAccumulate("s1_in_fire_first_issue",       s1_fire && s1_in.isFirstIssue)
1882  XSPerfAccumulate("s1_tlb_miss",                  s1_fire && s1_tlb_miss)
1883  XSPerfAccumulate("s1_tlb_miss_first_issue",      s1_fire && s1_tlb_miss && s1_in.isFirstIssue)
1884  XSPerfAccumulate("s1_stall_out",                 s1_valid && !s1_can_go)
1885  XSPerfAccumulate("s1_dly_err",                   s1_valid && s1_fast_rep_dly_err)
1886
1887  XSPerfAccumulate("s2_in_valid",                  s2_valid)
1888  XSPerfAccumulate("s2_in_fire",                   s2_fire)
1889  XSPerfAccumulate("s2_in_fire_first_issue",       s2_fire && s2_in.isFirstIssue)
1890  XSPerfAccumulate("s2_dcache_miss",               s2_fire && io.dcache.resp.bits.miss)
1891  XSPerfAccumulate("s2_dcache_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1892  XSPerfAccumulate("s2_dcache_real_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1893  XSPerfAccumulate("s2_full_forward",              s2_fire && s2_full_fwd)
1894  XSPerfAccumulate("s2_dcache_miss_full_forward",  s2_fire && s2_dcache_miss)
1895  XSPerfAccumulate("s2_fwd_frm_d_can",             s2_valid && s2_fwd_frm_d_chan)
1896  XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr",    s2_valid && s2_fwd_frm_d_chan_or_mshr)
1897  XSPerfAccumulate("s2_stall_out",                 s2_fire && !s2_can_go)
1898  XSPerfAccumulate("s2_prefetch",                  s2_fire && s2_prf)
1899  XSPerfAccumulate("s2_prefetch_ignored",          s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict
1900  XSPerfAccumulate("s2_prefetch_miss",             s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1
1901  XSPerfAccumulate("s2_prefetch_hit",              s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1
1902  XSPerfAccumulate("s2_prefetch_accept",           s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it
1903  XSPerfAccumulate("s2_forward_req",               s2_fire && s2_in.forward_tlDchannel)
1904  XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid)
1905  XSPerfAccumulate("s2_successfully_forward_mshr",      s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid)
1906
1907  XSPerfAccumulate("load_to_load_forward",                      s1_try_ptr_chasing && !s1_ptr_chasing_canceled)
1908  XSPerfAccumulate("load_to_load_forward_try",                  s1_try_ptr_chasing)
1909  XSPerfAccumulate("load_to_load_forward_fail",                 s1_cancel_ptr_chasing)
1910  XSPerfAccumulate("load_to_load_forward_fail_cancelled",       s1_cancel_ptr_chasing && s1_ptr_chasing_canceled)
1911  XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match)
1912  XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",       s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld)
1913  XSPerfAccumulate("load_to_load_forward_fail_addr_align",      s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned)
1914  XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",    s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch)
1915
1916  XSPerfAccumulate("nc_ld_writeback", io.ldout.valid && s3_nc_with_data)
1917  XSPerfAccumulate("nc_ld_exception", s3_valid && s3_nc_with_data && s3_in.uop.exceptionVec.reduce(_ || _))
1918  XSPerfAccumulate("nc_ldld_vio", s3_valid && s3_nc_with_data && s3_ldld_rep_inst)
1919  XSPerfAccumulate("nc_stld_vio", s3_valid && s3_nc_with_data && s3_in.rep_info.nuke)
1920  XSPerfAccumulate("nc_ldld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.rar_nack)
1921  XSPerfAccumulate("nc_stld_vioNack", s3_valid && s3_nc_with_data && s3_in.rep_info.raw_nack)
1922  XSPerfAccumulate("nc_stld_fwd", s3_valid && s3_nc_with_data && RegNext(s2_full_fwd))
1923  XSPerfAccumulate("nc_stld_fwdNotReady", s3_valid && s3_nc_with_data && RegNext(s2_mem_amb || s2_fwd_fail))
1924  XSPerfAccumulate("nc_stld_fwdAddrMismatch", s3_valid && s3_nc_with_data && s3_vp_match_fail)
1925
1926  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1927  // hardware performance counter
1928  val perfEvents = Seq(
1929    ("load_s0_in_fire         ", s0_fire                                                        ),
1930    ("load_to_load_forward    ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled      ),
1931    ("stall_dcache            ", s0_valid && s0_can_go && !io.dcache.req.ready                  ),
1932    ("load_s1_in_fire         ", s0_fire                                                        ),
1933    ("load_s1_tlb_miss        ", s1_fire && io.tlb.resp.bits.miss                               ),
1934    ("load_s2_in_fire         ", s1_fire                                                        ),
1935    ("load_s2_dcache_miss     ", s2_fire && io.dcache.resp.bits.miss                            ),
1936  )
1937  generatePerfEvent()
1938
1939  if (backendParams.debugEn){
1940    dontTouch(s0_src_valid_vec)
1941    dontTouch(s0_src_ready_vec)
1942    dontTouch(s0_src_select_vec)
1943    dontTouch(s3_ld_data_frm_pipe)
1944    s3_data_select_by_offset.map(x=> dontTouch(x))
1945    s3_data_frm_pipe.map(x=> dontTouch(x))
1946    s3_picked_data_frm_pipe.map(x=> dontTouch(x))
1947  }
1948
1949  XSDebug(io.ldout.fire, "ldout %x\n", io.ldout.bits.uop.pc)
1950  // end
1951}
1952