1/*************************************************************************************** 2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences 3* Copyright (c) 2020-2021 Peng Cheng Laboratory 4* 5* XiangShan is licensed under Mulan PSL v2. 6* You can use this software according to the terms and conditions of the Mulan PSL v2. 7* You may obtain a copy of Mulan PSL v2 at: 8* http://license.coscl.org.cn/MulanPSL2 9* 10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND, 11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT, 12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE. 13* 14* See the Mulan PSL v2 for more details. 15***************************************************************************************/ 16 17package xiangshan.mem 18 19import chipsalliance.rocketchip.config.Parameters 20import chisel3._ 21import chisel3.util._ 22import utils._ 23import utility._ 24import xiangshan.ExceptionNO._ 25import xiangshan._ 26import xiangshan.backend.fu.PMPRespBundle 27import xiangshan.cache._ 28import xiangshan.cache.dcache.ReplayCarry 29import xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp} 30 31class LoadToLsqFastIO(implicit p: Parameters) extends XSBundle { 32 val valid = Output(Bool()) 33 val ld_ld_check_ok = Output(Bool()) 34 val st_ld_check_ok = Output(Bool()) 35 val cache_bank_no_conflict = Output(Bool()) 36 val ld_idx = Output(UInt(log2Ceil(LoadQueueSize).W)) 37} 38 39class LoadToLsqSlowIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters { 40 val valid = Output(Bool()) 41 val tlb_hited = Output(Bool()) 42 val st_ld_check_ok = Output(Bool()) 43 val cache_no_replay = Output(Bool()) 44 val forward_data_valid = Output(Bool()) 45 val cache_hited = Output(Bool()) 46 val can_forward_full_data = Output(Bool()) 47 val ld_idx = Output(UInt(log2Ceil(LoadQueueSize).W)) 48 val data_invalid_sq_idx = Output(UInt(log2Ceil(StoreQueueSize).W)) 49 val replayCarry = Output(new ReplayCarry) 50 val miss_mshr_id = Output(UInt(log2Up(cfg.nMissEntries).W)) 51 val data_in_last_beat = Output(Bool()) 52} 53 54class LoadToLsqIO(implicit p: Parameters) extends XSBundle { 55 val loadIn = ValidIO(new LqWriteBundle) 56 val loadPaddrIn = ValidIO(new LqPaddrWriteBundle) 57 val loadVaddrIn = ValidIO(new LqVaddrWriteBundle) 58 val ldout = Flipped(DecoupledIO(new ExuOutput)) 59 val ldRawData = Input(new LoadDataFromLQBundle) 60 val s2_load_data_forwarded = Output(Bool()) 61 val s3_delayed_load_error = Output(Bool()) 62 val s2_dcache_require_replay = Output(Bool()) 63 val s3_replay_from_fetch = Output(Bool()) // update uop.ctrl.replayInst in load queue in s3 64 val forward = new PipeLoadForwardQueryIO 65 val loadViolationQuery = new LoadViolationQueryIO 66 val trigger = Flipped(new LqTriggerIO) 67 68 // for load replay 69 val replayFast = new LoadToLsqFastIO 70 val replaySlow = new LoadToLsqSlowIO 71} 72 73class LoadToLoadIO(implicit p: Parameters) extends XSBundle { 74 // load to load fast path is limited to ld (64 bit) used as vaddr src1 only 75 val data = UInt(XLEN.W) 76 val valid = Bool() 77} 78 79class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle { 80 val tdata2 = Input(UInt(64.W)) 81 val matchType = Input(UInt(2.W)) 82 val tEnable = Input(Bool()) // timing is calculated before this 83 val addrHit = Output(Bool()) 84 val lastDataHit = Output(Bool()) 85} 86 87// Load Pipeline Stage 0 88// Generate addr, use addr to query DCache and DTLB 89class LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters{ 90 val io = IO(new Bundle() { 91 val in = Flipped(Decoupled(new ExuInput)) 92 val out = Decoupled(new LsPipelineBundle) 93 val prefetch_in = Flipped(ValidIO(new L1PrefetchReq)) 94 val dtlbReq = DecoupledIO(new TlbReq) 95 val dcacheReq = DecoupledIO(new DCacheWordReq) 96 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 97 val isFirstIssue = Input(Bool()) 98 val fastpath = Input(new LoadToLoadIO) 99 val s0_kill = Input(Bool()) 100 // wire from lq to load pipeline 101 val lsqOut = Flipped(Decoupled(new LsPipelineBundle)) 102 103 val s0_sqIdx = Output(new SqPtr) 104 }) 105 require(LoadPipelineWidth == exuParameters.LduCnt) 106 107 // there are three sources of load pipeline's input 108 // * 1. load issued by RS (io.in) 109 // * 2. load replayed by LSQ (io.lsqOut) 110 // * 3. load try pointchaising when no issued or replayed load (io.fastpath) 111 112 // the priority is 113 // 2 > 1 > 3 114 // now in S0, choise a load according to priority 115 116 val s0_vaddr = Wire(UInt(VAddrBits.W)) 117 val s0_mask = Wire(UInt(8.W)) 118 val s0_uop = Wire(new MicroOp) 119 val s0_isFirstIssue = Wire(Bool()) 120 val s0_rsIdx = Wire(UInt(log2Up(IssQueSize).W)) 121 val s0_sqIdx = Wire(new SqPtr) 122 val s0_replayCarry = Wire(new ReplayCarry) 123 // default value 124 s0_replayCarry.valid := false.B 125 s0_replayCarry.real_way_en := 0.U 126 127 io.s0_sqIdx := s0_sqIdx 128 129 val tryFastpath = WireInit(false.B) 130 131 val s0_valid = Wire(Bool()) 132 133 s0_valid := io.in.valid || io.lsqOut.valid || tryFastpath 134 135 // assign default value 136 s0_uop := DontCare 137 138 when(io.lsqOut.valid) { 139 s0_vaddr := io.lsqOut.bits.vaddr 140 s0_mask := io.lsqOut.bits.mask 141 s0_uop := io.lsqOut.bits.uop 142 s0_isFirstIssue := io.lsqOut.bits.isFirstIssue 143 s0_rsIdx := io.lsqOut.bits.rsIdx 144 s0_sqIdx := io.lsqOut.bits.uop.sqIdx 145 s0_replayCarry := io.lsqOut.bits.replayCarry 146 }.elsewhen(io.in.valid) { 147 val imm12 = io.in.bits.uop.ctrl.imm(11, 0) 148 s0_vaddr := io.in.bits.src(0) + SignExt(imm12, VAddrBits) 149 s0_mask := genWmask(s0_vaddr, io.in.bits.uop.ctrl.fuOpType(1,0)) 150 s0_uop := io.in.bits.uop 151 s0_isFirstIssue := io.isFirstIssue 152 s0_rsIdx := io.rsIdx 153 s0_sqIdx := io.in.bits.uop.sqIdx 154 155 }.otherwise { 156 if (EnableLoadToLoadForward) { 157 tryFastpath := io.fastpath.valid 158 // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding. 159 s0_vaddr := io.fastpath.data 160 // Assume the pointer chasing is always ld. 161 s0_uop.ctrl.fuOpType := LSUOpType.ld 162 s0_mask := genWmask(0.U, LSUOpType.ld) 163 // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing 164 // because these signals will be updated in S1 165 s0_isFirstIssue := DontCare 166 s0_rsIdx := DontCare 167 s0_sqIdx := DontCare 168 } 169 } 170 171 // io.lsqOut has highest priority 172 io.lsqOut.ready := (io.out.ready && io.dcacheReq.ready) 173 174 val isPrefetch = WireInit(LSUOpType.isPrefetch(s0_uop.ctrl.fuOpType)) 175 val isPrefetchRead = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_r) 176 val isPrefetchWrite = WireInit(s0_uop.ctrl.fuOpType === LSUOpType.prefetch_w) 177 val isHWPrefetch = WireInit(false.B) 178 179 // query DTLB 180 io.dtlbReq.valid := s0_valid || io.prefetch_in.valid 181 io.dtlbReq.bits.vaddr := s0_vaddr 182 io.dtlbReq.bits.cmd := TlbCmd.read 183 io.dtlbReq.bits.size := LSUOpType.size(s0_uop.ctrl.fuOpType) 184 io.dtlbReq.bits.kill := DontCare 185 io.dtlbReq.bits.debug.robIdx := s0_uop.robIdx 186 io.dtlbReq.bits.no_translate := false.B 187 io.dtlbReq.bits.debug.pc := s0_uop.cf.pc 188 io.dtlbReq.bits.debug.isFirstIssue := s0_isFirstIssue 189 190 // query DCache 191 io.dcacheReq.valid := s0_valid || io.prefetch_in.valid 192 when (isPrefetchRead) { 193 io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFR 194 }.elsewhen (isPrefetchWrite) { 195 io.dcacheReq.bits.cmd := MemoryOpConstants.M_PFW 196 }.otherwise { 197 io.dcacheReq.bits.cmd := MemoryOpConstants.M_XRD 198 } 199 io.dcacheReq.bits.addr := s0_vaddr 200 io.dcacheReq.bits.mask := s0_mask 201 io.dcacheReq.bits.data := DontCare 202 when(isPrefetch) { 203 io.dcacheReq.bits.instrtype := DCACHE_PREFETCH_SOURCE.U 204 }.otherwise { 205 io.dcacheReq.bits.instrtype := LOAD_SOURCE.U 206 } 207 io.dcacheReq.bits.replayCarry := s0_replayCarry 208 209 // TODO: update cache meta 210 io.dcacheReq.bits.id := DontCare 211 212 // address align check 213 val addrAligned = LookupTree(s0_uop.ctrl.fuOpType(1, 0), List( 214 "b00".U -> true.B, //b 215 "b01".U -> (s0_vaddr(0) === 0.U), //h 216 "b10".U -> (s0_vaddr(1, 0) === 0.U), //w 217 "b11".U -> (s0_vaddr(2, 0) === 0.U) //d 218 )) 219 220 // prefetch ctrl signal gen 221 val have_confident_hw_prefetch = io.prefetch_in.valid && (io.prefetch_in.bits.confidence > 0.U) 222 val hw_prefetch_override = io.prefetch_in.valid && 223 ((io.prefetch_in.bits.confidence > 0.U) || !io.in.valid) 224 225 // load flow select/gen 226 // 227 // load req may come from: 228 // 1) normal read / software prefetch from RS (io.in.valid) 229 // 2) load to load fast path (tryFastpath) 230 // 3) hardware prefetch from prefetchor (hw_prefetch_override) 231 io.out.valid := (s0_valid || hw_prefetch_override) && io.dcacheReq.ready && !io.s0_kill 232 233 io.out.bits := DontCare 234 io.out.bits.vaddr := s0_vaddr 235 io.out.bits.mask := s0_mask 236 io.out.bits.uop := s0_uop 237 io.out.bits.uop.cf.exceptionVec(loadAddrMisaligned) := !addrAligned 238 io.out.bits.rsIdx := s0_rsIdx 239 io.out.bits.isFirstIssue := s0_isFirstIssue 240 io.out.bits.isPrefetch := isPrefetch 241 io.out.bits.isHWPrefetch := isHWPrefetch 242 io.out.bits.isLoadReplay := io.lsqOut.valid 243 io.out.bits.mshrid := io.lsqOut.bits.mshrid 244 io.out.bits.forward_tlDchannel := io.lsqOut.valid && io.lsqOut.bits.forward_tlDchannel 245 246 when (hw_prefetch_override) { 247 // vaddr based index for dcache 248 io.out.bits.vaddr := io.prefetch_in.bits.getVaddr() 249 io.dcacheReq.bits.addr := io.prefetch_in.bits.getVaddr() 250 // dtlb 251 // send paddr to dcache, send a no_translate signal 252 io.dtlbReq.bits.vaddr := io.prefetch_in.bits.paddr 253 io.dtlbReq.bits.cmd := Mux(io.prefetch_in.bits.is_store, TlbCmd.write, TlbCmd.read) 254 io.dtlbReq.bits.no_translate := true.B 255 // ctrl signal 256 isPrefetch := true.B 257 isHWPrefetch := true.B 258 isPrefetchRead := !io.prefetch_in.bits.is_store 259 isPrefetchWrite := io.prefetch_in.bits.is_store 260 } 261 262 // io.in can fire only when: 263 // 1) there is no lsq-replayed load 264 // 2) there is no high confidence prefetch request 265 io.in.ready := (io.out.ready && io.dcacheReq.ready && !io.lsqOut.valid && !have_confident_hw_prefetch) 266 267 XSDebug(io.dcacheReq.fire, 268 p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.cf.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n" 269 ) 270 XSPerfAccumulate("in_valid", io.in.valid) 271 XSPerfAccumulate("in_fire", io.in.fire) 272 XSPerfAccumulate("in_fire_first_issue", io.in.valid && io.isFirstIssue) 273 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready) 274 XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready) 275 XSPerfAccumulate("addr_spec_success", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12)) 276 XSPerfAccumulate("addr_spec_failed", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12)) 277 XSPerfAccumulate("addr_spec_success_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 278 XSPerfAccumulate("addr_spec_failed_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.isFirstIssue) 279 XSPerfAccumulate("forward_tlDchannel", io.out.bits.forward_tlDchannel) 280 XSPerfAccumulate("hardware_prefetch_fire", io.out.fire && isPrefetch && hw_prefetch_override) 281 XSPerfAccumulate("software_prefetch_fire", io.out.fire && isPrefetch && !hw_prefetch_override) 282 XSPerfAccumulate("hardware_prefetch_blocked", io.prefetch_in.valid && !hw_prefetch_override) 283 XSPerfAccumulate("hardware_prefetch_total", io.prefetch_in.valid) 284} 285 286 287// Load Pipeline Stage 1 288// TLB resp (send paddr to dcache) 289class LoadUnit_S1(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper { 290 val io = IO(new Bundle() { 291 val in = Flipped(Decoupled(new LsPipelineBundle)) 292 val s1_kill = Input(Bool()) 293 val out = Decoupled(new LsPipelineBundle) 294 val dtlbResp = Flipped(DecoupledIO(new TlbResp(2))) 295 val lsuPAddr = Output(UInt(PAddrBits.W)) 296 val dcachePAddr = Output(UInt(PAddrBits.W)) 297 val dcacheKill = Output(Bool()) 298 val dcacheBankConflict = Input(Bool()) 299 val fullForwardFast = Output(Bool()) 300 val sbuffer = new LoadForwardQueryIO 301 val lsq = new PipeLoadForwardQueryIO 302 val loadViolationQueryReq = Decoupled(new LoadViolationQueryReq) 303 val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO))) 304 val rsFeedback = ValidIO(new RSFeedback) 305 val replayFast = new LoadToLsqFastIO 306 val csrCtrl = Flipped(new CustomCSRCtrlIO) 307 val needLdVioCheckRedo = Output(Bool()) 308 val needReExecute = Output(Bool()) 309 }) 310 311 val s1_uop = io.in.bits.uop 312 val s1_paddr_dup_lsu = io.dtlbResp.bits.paddr(0) 313 val s1_paddr_dup_dcache = io.dtlbResp.bits.paddr(1) 314 // af & pf exception were modified below. 315 val s1_exception = ExceptionNO.selectByFu(io.out.bits.uop.cf.exceptionVec, lduCfg).asUInt.orR 316 val s1_tlb_miss = io.dtlbResp.bits.miss 317 val s1_mask = io.in.bits.mask 318 val s1_is_prefetch = io.in.bits.isPrefetch 319 val s1_is_hw_prefetch = io.in.bits.isHWPrefetch 320 val s1_bank_conflict = io.dcacheBankConflict 321 322 io.out.bits := io.in.bits // forwardXX field will be updated in s1 323 324 io.dtlbResp.ready := true.B 325 326 io.lsuPAddr := s1_paddr_dup_lsu 327 io.dcachePAddr := s1_paddr_dup_dcache 328 //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio 329 io.dcacheKill := s1_tlb_miss || s1_exception || io.s1_kill 330 // load forward query datapath 331 io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_hw_prefetch) 332 io.sbuffer.vaddr := io.in.bits.vaddr 333 io.sbuffer.paddr := s1_paddr_dup_lsu 334 io.sbuffer.uop := s1_uop 335 io.sbuffer.sqIdx := s1_uop.sqIdx 336 io.sbuffer.mask := s1_mask 337 io.sbuffer.pc := s1_uop.cf.pc // FIXME: remove it 338 339 io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_hw_prefetch) 340 io.lsq.vaddr := io.in.bits.vaddr 341 io.lsq.paddr := s1_paddr_dup_lsu 342 io.lsq.uop := s1_uop 343 io.lsq.sqIdx := s1_uop.sqIdx 344 io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0 345 io.lsq.mask := s1_mask 346 io.lsq.pc := s1_uop.cf.pc // FIXME: remove it 347 348 // ld-ld violation query 349 io.loadViolationQueryReq.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_hw_prefetch) 350 io.loadViolationQueryReq.bits.paddr := s1_paddr_dup_lsu 351 io.loadViolationQueryReq.bits.uop := s1_uop 352 353 // st-ld violation query 354 val needReExecuteVec = Wire(Vec(StorePipelineWidth, Bool())) 355 val needReExecute = Wire(Bool()) 356 357 for (w <- 0 until StorePipelineWidth) { 358 // needReExecute valid when 359 // 1. ReExecute query request valid. 360 // 2. Load instruction is younger than requestors(store instructions). 361 // 3. Physical address match. 362 // 4. Data contains. 363 364 needReExecuteVec(w) := io.reExecuteQuery(w).valid && 365 isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) && 366 !s1_tlb_miss && 367 (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) && 368 (s1_mask & io.reExecuteQuery(w).bits.mask).orR 369 } 370 needReExecute := needReExecuteVec.asUInt.orR 371 io.needReExecute := needReExecute 372 373 // Generate forwardMaskFast to wake up insts earlier 374 val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt 375 io.fullForwardFast := ((~forwardMaskFast).asUInt & s1_mask) === 0.U 376 377 // Generate feedback signal caused by: 378 // * dcache bank conflict 379 // * need redo ld-ld violation check 380 val needLdVioCheckRedo = io.loadViolationQueryReq.valid && 381 !io.loadViolationQueryReq.ready && 382 RegNext(io.csrCtrl.ldld_vio_check_enable) 383 io.needLdVioCheckRedo := needLdVioCheckRedo 384 385 // make nanhu rs feedback port happy 386 // if a load flow comes from rs, always feedback hit (no need to replay from rs) 387 io.rsFeedback.valid := Mux(io.in.bits.isLoadReplay, false.B, io.in.valid && !io.s1_kill && !s1_is_prefetch) 388 io.rsFeedback.bits.hit := true.B // we have found s1_bank_conflict / re do ld-ld violation check 389 io.rsFeedback.bits.rsIdx := io.in.bits.rsIdx 390 io.rsFeedback.bits.flushState := io.in.bits.ptwBack 391 io.rsFeedback.bits.sourceType := Mux(s1_bank_conflict, RSFeedbackType.bankConflict, RSFeedbackType.ldVioCheckRedo) 392 io.rsFeedback.bits.dataInvalidSqIdx := DontCare 393 394 // request rep-lay from load replay queue, fast port 395 io.replayFast.valid := io.in.valid && !io.s1_kill 396 io.replayFast.ld_ld_check_ok := !needLdVioCheckRedo 397 io.replayFast.st_ld_check_ok := !needReExecute 398 io.replayFast.cache_bank_no_conflict := !s1_bank_conflict 399 io.replayFast.ld_idx := io.in.bits.uop.lqIdx.value 400 401 // if replay is detected in load_s1, 402 // load inst will be canceled immediately 403 io.out.valid := io.in.valid && (!needLdVioCheckRedo && !s1_bank_conflict && !needReExecute) && !io.s1_kill 404 io.out.bits.paddr := s1_paddr_dup_lsu 405 io.out.bits.tlbMiss := s1_tlb_miss 406 407 // current ori test will cause the case of ldest == 0, below will be modifeid in the future. 408 // af & pf exception were modified 409 io.out.bits.uop.cf.exceptionVec(loadPageFault) := io.dtlbResp.bits.excp(0).pf.ld 410 io.out.bits.uop.cf.exceptionVec(loadAccessFault) := io.dtlbResp.bits.excp(0).af.ld 411 412 io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack 413 io.out.bits.rsIdx := io.in.bits.rsIdx 414 415 io.in.ready := !io.in.valid || io.out.ready 416 417 XSPerfAccumulate("in_valid", io.in.valid) 418 XSPerfAccumulate("in_fire", io.in.fire) 419 XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 420 XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss) 421 XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue) 422 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 423} 424 425// Load Pipeline Stage 2 426// DCache resp 427class LoadUnit_S2(implicit p: Parameters) extends XSModule with HasLoadHelper with HasCircularQueuePtrHelper with HasDCacheParameters { 428 val io = IO(new Bundle() { 429 val in = Flipped(Decoupled(new LsPipelineBundle)) 430 val out = Decoupled(new LsPipelineBundle) 431 val rsFeedback = ValidIO(new RSFeedback) 432 val replaySlow = new LoadToLsqSlowIO 433 val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp)) 434 val pmpResp = Flipped(new PMPRespBundle()) 435 val lsq = new LoadForwardQueryIO 436 val dataInvalidSqIdx = Input(UInt()) 437 val sbuffer = new LoadForwardQueryIO 438 val dataForwarded = Output(Bool()) 439 val s2_dcache_require_replay = Output(Bool()) 440 val fullForward = Output(Bool()) 441 val dcache_kill = Output(Bool()) 442 val s3_delayed_load_error = Output(Bool()) 443 val loadViolationQueryResp = Flipped(Valid(new LoadViolationQueryResp)) 444 val csrCtrl = Flipped(new CustomCSRCtrlIO) 445 val sentFastUop = Input(Bool()) 446 val static_pm = Input(Valid(Bool())) // valid for static, bits for mmio 447 val s2_can_replay_from_fetch = Output(Bool()) // dirty code 448 val loadDataFromDcache = Output(new LoadDataFromDcacheBundle) 449 val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO))) 450 val needReExecute = Output(Bool()) 451 // forward tilelink D channel 452 val forward_D = Input(Bool()) 453 val forwardData_D = Input(Vec(8, UInt(8.W))) 454 455 // forward mshr data 456 val forward_mshr = Input(Bool()) 457 val forwardData_mshr = Input(Vec(8, UInt(8.W))) 458 459 // indicate whether forward tilelink D channel or mshr data is valid 460 val forward_result_valid = Input(Bool()) 461 }) 462 463 val pmp = WireInit(io.pmpResp) 464 when (io.static_pm.valid) { 465 pmp.ld := false.B 466 pmp.st := false.B 467 pmp.instr := false.B 468 pmp.mmio := io.static_pm.bits 469 } 470 471 val s2_is_prefetch = io.in.bits.isPrefetch 472 val s2_is_hw_prefetch = io.in.bits.isHWPrefetch 473 474 val forward_D_or_mshr_valid = io.forward_result_valid && (io.forward_D || io.forward_mshr) 475 476 // assert(!reset && io.forward_D && io.forward_mshr && io.in.valid && io.in.bits.forward_tlDchannel, "forward D and mshr at the same time") 477 478 // exception that may cause load addr to be invalid / illegal 479 // 480 // if such exception happen, that inst and its exception info 481 // will be force writebacked to rob 482 val s2_exception_vec = WireInit(io.in.bits.uop.cf.exceptionVec) 483 s2_exception_vec(loadAccessFault) := io.in.bits.uop.cf.exceptionVec(loadAccessFault) || pmp.ld 484 // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered) 485 when (s2_is_prefetch) { 486 s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType) 487 } 488 val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, lduCfg).asUInt.orR && !io.in.bits.tlbMiss 489 490 // writeback access fault caused by ecc error / bus error 491 // 492 // * ecc data error is slow to generate, so we will not use it until load stage 3 493 // * in load stage 3, an extra signal io.load_error will be used to 494 495 // now cache ecc error will raise an access fault 496 // at the same time, error info (including error paddr) will be write to 497 // an customized CSR "CACHE_ERROR" 498 if (EnableAccurateLoadError) { 499 io.s3_delayed_load_error := io.dcacheResp.bits.error_delayed && 500 io.csrCtrl.cache_error_enable && 501 RegNext(io.out.valid) 502 } else { 503 io.s3_delayed_load_error := false.B 504 } 505 506 val actually_mmio = pmp.mmio 507 val s2_uop = io.in.bits.uop 508 val s2_mask = io.in.bits.mask 509 val s2_paddr = io.in.bits.paddr 510 val s2_tlb_miss = io.in.bits.tlbMiss 511 val s2_mmio = !s2_is_prefetch && actually_mmio && !s2_exception 512 val s2_cache_miss = io.dcacheResp.bits.miss && !forward_D_or_mshr_valid 513 val s2_cache_replay = io.dcacheResp.bits.replay && !forward_D_or_mshr_valid 514 val s2_cache_tag_error = io.dcacheResp.bits.tag_error 515 val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid 516 val s2_ldld_violation = io.loadViolationQueryResp.valid && 517 io.loadViolationQueryResp.bits.have_violation && 518 RegNext(io.csrCtrl.ldld_vio_check_enable) 519 val s2_data_invalid = io.lsq.dataInvalid && !s2_ldld_violation && !s2_exception 520 521 io.dcache_kill := pmp.ld || pmp.mmio // move pmp resp kill to outside 522 io.dcacheResp.ready := true.B 523 val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio || s2_is_prefetch) 524 assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid)), "DCache response got lost") 525 526 // merge forward result 527 // lsq has higher priority than sbuffer 528 val forwardMask = Wire(Vec(8, Bool())) 529 val forwardData = Wire(Vec(8, UInt(8.W))) 530 531 val fullForward = ((~forwardMask.asUInt).asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid 532 io.lsq := DontCare 533 io.sbuffer := DontCare 534 io.fullForward := fullForward 535 536 // generate XLEN/8 Muxs 537 for (i <- 0 until XLEN / 8) { 538 forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i) 539 forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i)) 540 } 541 542 XSDebug(io.out.fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n", 543 s2_uop.cf.pc, 544 io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt, 545 io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt 546 ) 547 548 // data merge 549 // val rdataVec = VecInit((0 until XLEN / 8).map(j => 550 // Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j)) 551 // )) // s2_rdataVec will be write to load queue 552 // val rdata = rdataVec.asUInt 553 // val rdataSel = LookupTree(s2_paddr(2, 0), List( 554 // "b000".U -> rdata(63, 0), 555 // "b001".U -> rdata(63, 8), 556 // "b010".U -> rdata(63, 16), 557 // "b011".U -> rdata(63, 24), 558 // "b100".U -> rdata(63, 32), 559 // "b101".U -> rdata(63, 40), 560 // "b110".U -> rdata(63, 48), 561 // "b111".U -> rdata(63, 56) 562 // )) 563 // val rdataPartialLoad = rdataHelper(s2_uop, rdataSel) // s2_rdataPartialLoad is not used 564 565 io.out.valid := io.in.valid && !s2_tlb_miss && !s2_data_invalid && !io.needReExecute && !s2_is_hw_prefetch 566 // write_lq_safe is needed by dup logic 567 // io.write_lq_safe := !s2_tlb_miss && !s2_data_invalid 568 // Inst will be canceled in store queue / lsq, 569 // so we do not need to care about flush in load / store unit's out.valid 570 io.out.bits := io.in.bits 571 // io.out.bits.data := rdataPartialLoad 572 io.out.bits.data := 0.U // data will be generated in load_s3 573 // when exception occurs, set it to not miss and let it write back to rob (via int port) 574 if (EnableFastForward) { 575 io.out.bits.miss := s2_cache_miss && 576 !s2_exception && 577 !fullForward && 578 !s2_is_prefetch 579 } else { 580 io.out.bits.miss := s2_cache_miss && 581 !s2_exception && 582 !s2_is_prefetch 583 } 584 io.out.bits.uop.ctrl.fpWen := io.in.bits.uop.ctrl.fpWen && !s2_exception 585 586 // val s2_loadDataFromDcache = new LoadDataFromDcacheBundle 587 // s2_loadDataFromDcache.forwardMask := forwardMask 588 // s2_loadDataFromDcache.forwardData := forwardData 589 // s2_loadDataFromDcache.uop := io.out.bits.uop 590 // s2_loadDataFromDcache.addrOffset := s2_paddr(2, 0) 591 // // forward D or mshr 592 // s2_loadDataFromDcache.forward_D := io.forward_D 593 // s2_loadDataFromDcache.forwardData_D := io.forwardData_D 594 // s2_loadDataFromDcache.forward_mshr := io.forward_mshr 595 // s2_loadDataFromDcache.forwardData_mshr := io.forwardData_mshr 596 // s2_loadDataFromDcache.forward_result_valid := io.forward_result_valid 597 // io.loadDataFromDcache := RegEnable(s2_loadDataFromDcache, io.in.valid) 598 io.loadDataFromDcache.respDcacheData := io.dcacheResp.bits.data_delayed 599 io.loadDataFromDcache.forwardMask := RegEnable(forwardMask, io.in.valid) 600 io.loadDataFromDcache.forwardData := RegEnable(forwardData, io.in.valid) 601 io.loadDataFromDcache.uop := RegEnable(io.out.bits.uop, io.in.valid) 602 io.loadDataFromDcache.addrOffset := RegEnable(s2_paddr(2, 0), io.in.valid) 603 // forward D or mshr 604 io.loadDataFromDcache.forward_D := RegEnable(io.forward_D, io.in.valid) 605 io.loadDataFromDcache.forwardData_D := RegEnable(io.forwardData_D, io.in.valid) 606 io.loadDataFromDcache.forward_mshr := RegEnable(io.forward_mshr, io.in.valid) 607 io.loadDataFromDcache.forwardData_mshr := RegEnable(io.forwardData_mshr, io.in.valid) 608 io.loadDataFromDcache.forward_result_valid := RegEnable(io.forward_result_valid, io.in.valid) 609 610 io.s2_can_replay_from_fetch := !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 611 // if forward fail, replay this inst from fetch 612 val debug_forwardFailReplay = s2_forward_fail && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 613 // if ld-ld violation is detected, replay from this inst from fetch 614 val debug_ldldVioReplay = s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss 615 // io.out.bits.uop.ctrl.replayInst := false.B 616 617 io.out.bits.mmio := s2_mmio 618 io.out.bits.uop.ctrl.flushPipe := s2_mmio && io.sentFastUop 619 io.out.bits.uop.cf.exceptionVec := s2_exception_vec // cache error not included 620 621 // For timing reasons, sometimes we can not let 622 // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward 623 // We use io.dataForwarded instead. It means: 624 // 1. Forward logic have prepared all data needed, 625 // and dcache query is no longer needed. 626 // 2. ... or data cache tag error is detected, this kind of inst 627 // will not update miss queue. That is to say, if miss, that inst 628 // may not be refilled 629 // Such inst will be writebacked from load queue. 630 io.dataForwarded := s2_cache_miss && !s2_exception && 631 (fullForward || io.csrCtrl.cache_error_enable && s2_cache_tag_error) 632 // io.out.bits.forwardX will be send to lq 633 io.out.bits.forwardMask := forwardMask 634 // data from dcache is not included in io.out.bits.forwardData 635 io.out.bits.forwardData := forwardData 636 637 io.in.ready := io.out.ready || !io.in.valid 638 639 640 // st-ld violation query 641 val needReExecuteVec = Wire(Vec(StorePipelineWidth, Bool())) 642 val needReExecute = Wire(Bool()) 643 644 for (i <- 0 until StorePipelineWidth) { 645 // NeedFastRecovery Valid when 646 // 1. Fast recovery query request Valid. 647 // 2. Load instruction is younger than requestors(store instructions). 648 // 3. Physical address match. 649 // 4. Data contains. 650 needReExecuteVec(i) := io.reExecuteQuery(i).valid && 651 isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(i).bits.robIdx) && 652 !s2_tlb_miss && 653 (s2_paddr(PAddrBits-1,3) === io.reExecuteQuery(i).bits.paddr(PAddrBits-1, 3)) && 654 (s2_mask & io.reExecuteQuery(i).bits.mask).orR 655 } 656 needReExecute := needReExecuteVec.asUInt.orR 657 io.needReExecute := needReExecute 658 659 // rs slow feedback port in nanhu is not used for now 660 io.rsFeedback.valid := false.B 661 io.rsFeedback.bits := DontCare 662 663 // request rep-lay from load replay queue, fast port 664 io.replaySlow.valid := io.in.valid 665 io.replaySlow.tlb_hited := !s2_tlb_miss 666 io.replaySlow.st_ld_check_ok := !needReExecute 667 if (EnableFastForward) { 668 io.replaySlow.cache_no_replay := !s2_cache_replay || s2_is_prefetch || s2_mmio || s2_exception || fullForward 669 }else { 670 io.replaySlow.cache_no_replay := !s2_cache_replay || s2_is_prefetch || s2_mmio || s2_exception || io.dataForwarded 671 } 672 io.replaySlow.forward_data_valid := !s2_data_invalid || s2_is_prefetch 673 io.replaySlow.cache_hited := !io.out.bits.miss || io.out.bits.mmio 674 io.replaySlow.can_forward_full_data := io.dataForwarded 675 io.replaySlow.ld_idx := io.in.bits.uop.lqIdx.value 676 io.replaySlow.data_invalid_sq_idx := io.dataInvalidSqIdx 677 io.replaySlow.replayCarry := io.dcacheResp.bits.replayCarry 678 io.replaySlow.miss_mshr_id := io.dcacheResp.bits.mshr_id 679 io.replaySlow.data_in_last_beat := io.in.bits.paddr(log2Up(refillBytes)) 680 681 // To be removed 682 val s2_need_replay_from_rs = Wire(Bool()) 683 if (EnableFastForward) { 684 s2_need_replay_from_rs := 685 needReExecute || 686 s2_tlb_miss || // replay if dtlb miss 687 s2_cache_replay && !s2_is_prefetch && !s2_mmio && !s2_exception && !fullForward || // replay if dcache miss queue full / busy 688 s2_data_invalid && !s2_is_prefetch // replay if store to load forward data is not ready 689 } else { 690 // Note that if all parts of data are available in sq / sbuffer, replay required by dcache will not be scheduled 691 s2_need_replay_from_rs := 692 needReExecute || 693 s2_tlb_miss || // replay if dtlb miss 694 s2_cache_replay && !s2_is_prefetch && !s2_mmio && !s2_exception && !io.dataForwarded || // replay if dcache miss queue full / busy 695 s2_data_invalid && !s2_is_prefetch // replay if store to load forward data is not ready 696 } 697 698 // s2_cache_replay is quite slow to generate, send it separately to LQ 699 if (EnableFastForward) { 700 io.s2_dcache_require_replay := s2_cache_replay && !fullForward 701 } else { 702 io.s2_dcache_require_replay := s2_cache_replay && 703 s2_need_replay_from_rs && 704 !io.dataForwarded && 705 !s2_is_prefetch && 706 io.out.bits.miss 707 } 708 709 XSPerfAccumulate("in_valid", io.in.valid) 710 XSPerfAccumulate("in_fire", io.in.fire) 711 XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue) 712 XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss) 713 XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue) 714 XSPerfAccumulate("full_forward", io.in.valid && fullForward) 715 XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward) 716 XSPerfAccumulate("replay", io.rsFeedback.valid && !io.rsFeedback.bits.hit) 717 XSPerfAccumulate("replay_tlb_miss", io.rsFeedback.valid && !io.rsFeedback.bits.hit && s2_tlb_miss) 718 XSPerfAccumulate("replay_cache", io.rsFeedback.valid && !io.rsFeedback.bits.hit && !s2_tlb_miss && s2_cache_replay) 719 XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready) 720 XSPerfAccumulate("replay_from_fetch_forward", io.out.valid && debug_forwardFailReplay) 721 XSPerfAccumulate("replay_from_fetch_load_vio", io.out.valid && debug_ldldVioReplay) 722 XSPerfAccumulate("replay_lq", io.replaySlow.valid && (!io.replaySlow.tlb_hited || !io.replaySlow.cache_no_replay || !io.replaySlow.forward_data_valid)) 723 XSPerfAccumulate("replay_tlb_miss_lq", io.replaySlow.valid && !io.replaySlow.tlb_hited) 724 XSPerfAccumulate("replay_sl_vio", io.replaySlow.valid && io.replaySlow.tlb_hited && !io.replaySlow.st_ld_check_ok) 725 XSPerfAccumulate("replay_cache_lq", io.replaySlow.valid && io.replaySlow.tlb_hited && io.replaySlow.st_ld_check_ok && !io.replaySlow.cache_no_replay) 726 XSPerfAccumulate("replay_cache_miss_lq", io.replaySlow.valid && !io.replaySlow.cache_hited) 727 XSPerfAccumulate("prefetch", io.in.fire && s2_is_prefetch) 728 XSPerfAccumulate("prefetch_ignored", io.in.fire && s2_is_prefetch && s2_cache_replay) // ignore prefetch for mshr full / miss req port conflict 729 XSPerfAccumulate("prefetch_miss", io.in.fire && s2_is_prefetch && s2_cache_miss) // prefetch req miss in l1 730 XSPerfAccumulate("prefetch_hit", io.in.fire && s2_is_prefetch && !s2_cache_miss) // prefetch req hit in l1 731 // prefetch a missed line in l1, and l1 accepted it 732 XSPerfAccumulate("prefetch_accept", io.in.fire && s2_is_prefetch && s2_cache_miss && !s2_cache_replay) 733} 734 735class LoadUnit(implicit p: Parameters) extends XSModule 736 with HasLoadHelper 737 with HasPerfEvents 738 with HasDCacheParameters 739{ 740 val io = IO(new Bundle() { 741 val ldin = Flipped(Decoupled(new ExuInput)) 742 val ldout = Decoupled(new ExuOutput) 743 val redirect = Flipped(ValidIO(new Redirect)) 744 val feedbackSlow = ValidIO(new RSFeedback) 745 val feedbackFast = ValidIO(new RSFeedback) 746 val rsIdx = Input(UInt(log2Up(IssQueSize).W)) 747 val isFirstIssue = Input(Bool()) 748 val dcache = new DCacheLoadIO 749 val sbuffer = new LoadForwardQueryIO 750 val lsq = new LoadToLsqIO 751 val tlDchannel = Input(new DcacheToLduForwardIO) 752 val forward_mshr = Flipped(new LduToMissqueueForwardIO) 753 val refill = Flipped(ValidIO(new Refill)) 754 val fastUop = ValidIO(new MicroOp) // early wakeup signal generated in load_s1, send to RS in load_s2 755 val trigger = Vec(3, new LoadUnitTriggerIO) 756 757 val tlb = new TlbRequestIO(2) 758 val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now 759 760 // provide prefetch info 761 val prefetch_train = ValidIO(new LdPrefetchTrainBundle()) 762 763 // hardware prefetch to l1 cache req 764 val prefetch_req = Flipped(ValidIO(new L1PrefetchReq)) 765 766 // load to load fast path 767 val fastpathOut = Output(new LoadToLoadIO) 768 val fastpathIn = Input(new LoadToLoadIO) 769 val loadFastMatch = Input(Bool()) 770 val loadFastImm = Input(UInt(12.W)) 771 772 // load ecc 773 val s3_delayed_load_error = Output(Bool()) // load ecc error 774 // Note that io.s3_delayed_load_error and io.lsq.s3_delayed_load_error is different 775 776 // load unit ctrl 777 val csrCtrl = Flipped(new CustomCSRCtrlIO) 778 val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO))) // load replay 779 val lsqOut = Flipped(Decoupled(new LsPipelineBundle)) 780 }) 781 782 val load_s0 = Module(new LoadUnit_S0) 783 val load_s1 = Module(new LoadUnit_S1) 784 val load_s2 = Module(new LoadUnit_S2) 785 786 load_s0.io.lsqOut <> io.lsqOut 787 788 // load s0 789 load_s0.io.in <> io.ldin 790 load_s0.io.dtlbReq <> io.tlb.req 791 load_s0.io.dcacheReq <> io.dcache.req 792 load_s0.io.rsIdx := io.rsIdx 793 load_s0.io.isFirstIssue := io.isFirstIssue 794 load_s0.io.s0_kill := false.B 795 796 // we try pointerchasing when: 797 // 1) no rs-issued load 798 // 2) no LSQ replayed load 799 // 3) no prefetch request 800 val s0_tryPointerChasing = !io.ldin.valid && !io.lsqOut.valid && io.fastpathIn.valid && !io.prefetch_req.valid 801 val s0_pointerChasingVAddr = io.fastpathIn.data(5, 0) +& io.loadFastImm(5, 0) 802 load_s0.io.fastpath.valid := io.fastpathIn.valid 803 load_s0.io.fastpath.data := Cat(io.fastpathIn.data(XLEN-1, 6), s0_pointerChasingVAddr(5,0)) 804 805 val s1_data = PipelineConnect(load_s0.io.out, load_s1.io.in, true.B, 806 load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect) && !s0_tryPointerChasing).get 807 808 // load s1 809 // update s1_kill when any source has valid request 810 load_s1.io.s1_kill := RegEnable(load_s0.io.s0_kill, false.B, io.ldin.valid || io.lsqOut.valid || io.fastpathIn.valid) 811 io.tlb.req_kill := load_s1.io.s1_kill 812 load_s1.io.dtlbResp <> io.tlb.resp 813 io.dcache.s1_paddr_dup_lsu <> load_s1.io.lsuPAddr 814 io.dcache.s1_paddr_dup_dcache <> load_s1.io.dcachePAddr 815 io.dcache.s1_kill := load_s1.io.dcacheKill 816 load_s1.io.sbuffer <> io.sbuffer 817 load_s1.io.lsq <> io.lsq.forward 818 load_s1.io.loadViolationQueryReq <> io.lsq.loadViolationQuery.req 819 load_s1.io.dcacheBankConflict <> io.dcache.s1_bank_conflict 820 load_s1.io.csrCtrl <> io.csrCtrl 821 load_s1.io.reExecuteQuery := io.reExecuteQuery 822 // provide paddr and vaddr for lq 823 io.lsq.loadPaddrIn.valid := load_s1.io.out.valid && !load_s1.io.out.bits.isHWPrefetch 824 io.lsq.loadPaddrIn.bits.lqIdx := load_s1.io.out.bits.uop.lqIdx 825 io.lsq.loadPaddrIn.bits.paddr := load_s1.io.lsuPAddr 826 827 io.lsq.loadVaddrIn.valid := load_s1.io.in.valid && !load_s1.io.s1_kill 828 io.lsq.loadVaddrIn.bits.lqIdx := load_s1.io.out.bits.uop.lqIdx 829 io.lsq.loadVaddrIn.bits.vaddr := load_s1.io.out.bits.vaddr 830 831 // when S0 has opportunity to try pointerchasing, make sure it truely goes to S1 832 // which is S0's out is ready and dcache is ready 833 val s0_doTryPointerChasing = s0_tryPointerChasing && load_s0.io.out.ready && load_s0.io.dcacheReq.ready 834 val s1_tryPointerChasing = RegNext(s0_doTryPointerChasing, false.B) 835 val s1_pointerChasingVAddr = RegEnable(s0_pointerChasingVAddr, s0_doTryPointerChasing) 836 val cancelPointerChasing = WireInit(false.B) 837 if (EnableLoadToLoadForward) { 838 // Sometimes, we need to cancel the load-load forwarding. 839 // These can be put at S0 if timing is bad at S1. 840 // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow) 841 val addressMisMatch = s1_pointerChasingVAddr(6) || RegEnable(io.loadFastImm(11, 6).orR, s0_doTryPointerChasing) 842 // Case 1: the address is not 64-bit aligned or the fuOpType is not LD 843 val addressNotAligned = s1_pointerChasingVAddr(2, 0).orR 844 val fuOpTypeIsNotLd = io.ldin.bits.uop.ctrl.fuOpType =/= LSUOpType.ld 845 // Case 2: this is not a valid load-load pair 846 val notFastMatch = RegEnable(!io.loadFastMatch, s0_tryPointerChasing) 847 // Case 3: this load-load uop is cancelled 848 val isCancelled = !io.ldin.valid 849 when (s1_tryPointerChasing) { 850 cancelPointerChasing := addressMisMatch || addressNotAligned || fuOpTypeIsNotLd || notFastMatch || isCancelled 851 load_s1.io.in.bits.uop := io.ldin.bits.uop 852 val spec_vaddr = s1_data.vaddr 853 val vaddr = Cat(spec_vaddr(VAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W)) 854 load_s1.io.in.bits.vaddr := vaddr 855 load_s1.io.in.bits.rsIdx := io.rsIdx 856 load_s1.io.in.bits.isFirstIssue := io.isFirstIssue 857 // We need to replace vaddr(5, 3). 858 val spec_paddr = io.tlb.resp.bits.paddr(0) 859 load_s1.io.dtlbResp.bits.paddr.foreach(_ := Cat(spec_paddr(PAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W))) 860 } 861 when (cancelPointerChasing) { 862 load_s1.io.s1_kill := true.B 863 }.otherwise { 864 load_s0.io.s0_kill := s1_tryPointerChasing && !io.lsqOut.valid 865 when (s1_tryPointerChasing) { 866 io.ldin.ready := true.B 867 } 868 } 869 870 XSPerfAccumulate("load_to_load_forward", s1_tryPointerChasing && !cancelPointerChasing) 871 XSPerfAccumulate("load_to_load_forward_try", s1_tryPointerChasing) 872 XSPerfAccumulate("load_to_load_forward_fail", cancelPointerChasing) 873 XSPerfAccumulate("load_to_load_forward_fail_cancelled", cancelPointerChasing && isCancelled) 874 XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", cancelPointerChasing && !isCancelled && notFastMatch) 875 XSPerfAccumulate("load_to_load_forward_fail_op_not_ld", 876 cancelPointerChasing && !isCancelled && !notFastMatch && fuOpTypeIsNotLd) 877 XSPerfAccumulate("load_to_load_forward_fail_addr_align", 878 cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && addressNotAligned) 879 XSPerfAccumulate("load_to_load_forward_fail_set_mismatch", 880 cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && !addressNotAligned && addressMisMatch) 881 } 882 PipelineConnect(load_s1.io.out, load_s2.io.in, true.B, 883 load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect) || cancelPointerChasing) 884 885 val (forward_D, forwardData_D) = io.tlDchannel.forward(load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel, load_s1.io.out.bits.mshrid, load_s1.io.out.bits.paddr) 886 887 io.forward_mshr.valid := load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel 888 io.forward_mshr.mshrid := load_s1.io.out.bits.mshrid 889 io.forward_mshr.paddr := load_s1.io.out.bits.paddr 890 val (forward_result_valid, forward_mshr, forwardData_mshr) = io.forward_mshr.forward() 891 892 XSPerfAccumulate("successfully_forward_channel_D", forward_D && forward_result_valid) 893 XSPerfAccumulate("successfully_forward_mshr", forward_mshr && forward_result_valid) 894 // load s2 895 load_s2.io.forward_D := forward_D 896 load_s2.io.forwardData_D := forwardData_D 897 load_s2.io.forward_result_valid := forward_result_valid 898 load_s2.io.forward_mshr := forward_mshr 899 load_s2.io.forwardData_mshr := forwardData_mshr 900 io.s2IsPointerChasing := RegEnable(s1_tryPointerChasing && !cancelPointerChasing, load_s1.io.out.fire) 901 io.prefetch_train.bits.fromLsPipelineBundle(load_s2.io.in.bits) 902 // override miss bit 903 io.prefetch_train.bits.miss := io.dcache.resp.bits.miss 904 io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch 905 io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access 906 io.prefetch_train.valid := load_s2.io.in.fire && !load_s2.io.out.bits.mmio && !load_s2.io.in.bits.tlbMiss 907 io.dcache.s2_kill := load_s2.io.dcache_kill // to kill mmio resp which are redirected 908 io.dcache.s2_pc := load_s2.io.out.bits.uop.cf.pc 909 load_s2.io.dcacheResp <> io.dcache.resp 910 load_s2.io.pmpResp <> io.pmp 911 load_s2.io.static_pm := RegNext(io.tlb.resp.bits.static_pm) 912 load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData 913 load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask 914 load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2 915 load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid 916 load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid 917 load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData 918 load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask 919 load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2 920 load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false 921 load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid 922 load_s2.io.dataForwarded <> io.lsq.s2_load_data_forwarded 923 load_s2.io.dataInvalidSqIdx := io.lsq.forward.dataInvalidSqIdx // provide dataInvalidSqIdx to make wakeup faster 924 load_s2.io.loadViolationQueryResp <> io.lsq.loadViolationQuery.resp 925 load_s2.io.csrCtrl <> io.csrCtrl 926 load_s2.io.sentFastUop := io.fastUop.valid 927 load_s2.io.reExecuteQuery := io.reExecuteQuery 928 // feedback bank conflict / ld-vio check struct hazard to rs 929 io.feedbackFast.bits := RegNext(load_s1.io.rsFeedback.bits) 930 io.feedbackFast.valid := RegNext(load_s1.io.rsFeedback.valid && !load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) 931 932 // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding 933 val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.s0_sqIdx.value, StoreQueueSize)) 934 // to enable load-load, sqIdxMask must be calculated based on ldin.uop 935 // If the timing here is not OK, load-load forwarding has to be disabled. 936 // Or we calculate sqIdxMask at RS?? 937 io.lsq.forward.sqIdxMask := sqIdxMaskReg 938 if (EnableLoadToLoadForward) { 939 when (s1_tryPointerChasing) { 940 io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize) 941 } 942 } 943 944 // // use s2_hit_way to select data received in s1 945 // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data)) 946 // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data) 947 948 // now io.fastUop.valid is sent to RS in load_s2 949 val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr) 950 val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side 951 952 io.fastUop.valid := RegNext( 953 !io.dcache.s1_disable_fast_wakeup && // load fast wakeup should be disabled when dcache data read is not ready 954 load_s1.io.in.valid && // valid load request 955 !load_s1.io.in.bits.isHWPrefetch && // is not hardware prefetch req 956 !load_s1.io.s1_kill && // killed by load-load forwarding 957 !load_s1.io.dtlbResp.bits.fast_miss && // not mmio or tlb miss, pf / af not included here 958 !io.lsq.forward.dataInvalidFast // forward failed 959 ) && 960 !RegNext(load_s1.io.needLdVioCheckRedo) && // load-load violation check: load paddr cam struct hazard 961 !RegNext(load_s1.io.needReExecute) && 962 !RegNext(load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) && 963 (load_s2.io.in.valid && !load_s2.io.needReExecute && s2_dcache_hit) // dcache hit in lsu side 964 965 io.fastUop.bits := RegNext(load_s1.io.out.bits.uop) 966 967 XSDebug(load_s0.io.out.valid, 968 p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " + 969 p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n") 970 XSDebug(load_s1.io.out.valid, 971 p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.cf.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " + 972 p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n") 973 974 // writeback to LSQ 975 // Current dcache use MSHR 976 // Load queue will be updated at s2 for both hit/miss int/fp load 977 io.lsq.loadIn.valid := load_s2.io.out.valid && !load_s2.io.out.bits.isHWPrefetch 978 // generate LqWriteBundle from LsPipelineBundle 979 io.lsq.loadIn.bits.fromLsPipelineBundle(load_s2.io.out.bits) 980 981 io.lsq.replayFast := load_s1.io.replayFast 982 io.lsq.replaySlow := load_s2.io.replaySlow 983 io.lsq.replaySlow.valid := load_s2.io.replaySlow.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect) 984 985 // generate duplicated load queue data wen 986 val load_s2_valid_vec = RegInit(0.U(6.W)) 987 val load_s2_leftFire = load_s1.io.out.valid && load_s2.io.in.ready 988 // val write_lq_safe = load_s2.io.write_lq_safe 989 load_s2_valid_vec := 0x0.U(6.W) 990 when (load_s2_leftFire && !load_s1.io.out.bits.isHWPrefetch) { load_s2_valid_vec := 0x3f.U(6.W)} // TODO: refactor me 991 when (load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) { load_s2_valid_vec := 0x0.U(6.W) } 992 assert(RegNext((load_s2.io.in.valid === load_s2_valid_vec(0)) || RegNext(load_s1.io.out.bits.isHWPrefetch))) 993 io.lsq.loadIn.bits.lq_data_wen_dup := load_s2_valid_vec.asBools() 994 995 // s2_dcache_require_replay signal will be RegNexted, then used in s3 996 io.lsq.s2_dcache_require_replay := load_s2.io.s2_dcache_require_replay 997 998 // write to rob and writeback bus 999 val s2_wb_valid = load_s2.io.out.valid && !load_s2.io.out.bits.miss && !load_s2.io.out.bits.mmio 1000 1001 // Int load, if hit, will be writebacked at s2 1002 val hitLoadOut = Wire(Valid(new ExuOutput)) 1003 hitLoadOut.valid := s2_wb_valid 1004 hitLoadOut.bits.uop := load_s2.io.out.bits.uop 1005 hitLoadOut.bits.data := load_s2.io.out.bits.data 1006 hitLoadOut.bits.redirectValid := false.B 1007 hitLoadOut.bits.redirect := DontCare 1008 hitLoadOut.bits.debug.isMMIO := load_s2.io.out.bits.mmio 1009 hitLoadOut.bits.debug.isPerfCnt := false.B 1010 hitLoadOut.bits.debug.paddr := load_s2.io.out.bits.paddr 1011 hitLoadOut.bits.debug.vaddr := load_s2.io.out.bits.vaddr 1012 hitLoadOut.bits.fflags := DontCare 1013 1014 load_s2.io.out.ready := true.B 1015 1016 // load s3 1017 val s3_load_wb_meta_reg = RegNext(Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.ldout.bits)) 1018 1019 // data from load queue refill 1020 val s3_loadDataFromLQ = RegEnable(io.lsq.ldRawData, io.lsq.ldout.valid) 1021 val s3_rdataLQ = s3_loadDataFromLQ.mergedData() 1022 val s3_rdataSelLQ = LookupTree(s3_loadDataFromLQ.addrOffset, List( 1023 "b000".U -> s3_rdataLQ(63, 0), 1024 "b001".U -> s3_rdataLQ(63, 8), 1025 "b010".U -> s3_rdataLQ(63, 16), 1026 "b011".U -> s3_rdataLQ(63, 24), 1027 "b100".U -> s3_rdataLQ(63, 32), 1028 "b101".U -> s3_rdataLQ(63, 40), 1029 "b110".U -> s3_rdataLQ(63, 48), 1030 "b111".U -> s3_rdataLQ(63, 56) 1031 )) 1032 val s3_rdataPartialLoadLQ = rdataHelper(s3_loadDataFromLQ.uop, s3_rdataSelLQ) 1033 1034 // data from dcache hit 1035 val s3_loadDataFromDcache = load_s2.io.loadDataFromDcache 1036 val s3_rdataDcache = s3_loadDataFromDcache.mergedData() 1037 val s3_rdataSelDcache = LookupTree(s3_loadDataFromDcache.addrOffset, List( 1038 "b000".U -> s3_rdataDcache(63, 0), 1039 "b001".U -> s3_rdataDcache(63, 8), 1040 "b010".U -> s3_rdataDcache(63, 16), 1041 "b011".U -> s3_rdataDcache(63, 24), 1042 "b100".U -> s3_rdataDcache(63, 32), 1043 "b101".U -> s3_rdataDcache(63, 40), 1044 "b110".U -> s3_rdataDcache(63, 48), 1045 "b111".U -> s3_rdataDcache(63, 56) 1046 )) 1047 val s3_rdataPartialLoadDcache = rdataHelper(s3_loadDataFromDcache.uop, s3_rdataSelDcache) 1048 1049 io.ldout.bits := s3_load_wb_meta_reg 1050 io.ldout.bits.data := Mux(RegNext(hitLoadOut.valid), s3_rdataPartialLoadDcache, s3_rdataPartialLoadLQ) 1051 io.ldout.valid := RegNext(hitLoadOut.valid) && !RegNext(load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect)) || 1052 RegNext(io.lsq.ldout.valid) && !RegNext(io.lsq.ldout.bits.uop.robIdx.needFlush(io.redirect)) && !RegNext(hitLoadOut.valid) 1053 1054 io.ldout.bits.uop.cf.exceptionVec(loadAccessFault) := s3_load_wb_meta_reg.uop.cf.exceptionVec(loadAccessFault) || 1055 RegNext(hitLoadOut.valid) && load_s2.io.s3_delayed_load_error 1056 1057 // fast load to load forward 1058 io.fastpathOut.valid := RegNext(load_s2.io.out.valid) // for debug only 1059 io.fastpathOut.data := s3_loadDataFromDcache.mergedData() // fastpath is for ld only 1060 1061 // feedback tlb miss / dcache miss queue full 1062 io.feedbackSlow.bits := RegNext(load_s2.io.rsFeedback.bits) 1063 io.feedbackSlow.valid := RegNext(load_s2.io.rsFeedback.valid && !load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect)) 1064 // If replay is reported at load_s1, inst will be canceled (will not enter load_s2), 1065 // in that case: 1066 // * replay should not be reported twice 1067 assert(!(RegNext(io.feedbackFast.valid) && io.feedbackSlow.valid)) 1068 // * io.fastUop.valid should not be reported 1069 assert(!RegNext(io.feedbackFast.valid && !io.feedbackFast.bits.hit && io.fastUop.valid)) 1070 1071 // load forward_fail/ldld_violation check 1072 // check for inst in load pipeline 1073 val s3_forward_fail = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) 1074 val s3_ldld_violation = RegNext( 1075 io.lsq.loadViolationQuery.resp.valid && 1076 io.lsq.loadViolationQuery.resp.bits.have_violation && 1077 RegNext(io.csrCtrl.ldld_vio_check_enable) 1078 ) 1079 val s3_need_replay_from_fetch = s3_forward_fail || s3_ldld_violation 1080 val s3_can_replay_from_fetch = RegEnable(load_s2.io.s2_can_replay_from_fetch, load_s2.io.out.valid) 1081 // 1) use load pipe check result generated in load_s3 iff load_hit 1082 when (RegNext(hitLoadOut.valid)) { 1083 io.ldout.bits.uop.ctrl.replayInst := s3_need_replay_from_fetch 1084 } 1085 // 2) otherwise, write check result to load queue 1086 io.lsq.s3_replay_from_fetch := s3_need_replay_from_fetch && s3_can_replay_from_fetch 1087 1088 // s3_delayed_load_error path is not used for now, as we writeback load result in load_s3 1089 // but we keep this path for future use 1090 io.s3_delayed_load_error := false.B 1091 io.lsq.s3_delayed_load_error := false.B //load_s2.io.s3_delayed_load_error 1092 1093 io.lsq.ldout.ready := !hitLoadOut.valid 1094 1095 when(io.feedbackSlow.valid && !io.feedbackSlow.bits.hit){ 1096 // when need replay from rs, inst should not be writebacked to rob 1097 assert(RegNext(!hitLoadOut.valid)) 1098 assert(RegNext(!io.lsq.loadIn.valid) || RegNext(load_s2.io.s2_dcache_require_replay)) 1099 } 1100 1101 // hareware prefetch to l1 1102 io.prefetch_req <> load_s0.io.prefetch_in 1103 1104 // trigger 1105 val lastValidData = RegEnable(io.ldout.bits.data, io.ldout.fire) 1106 val hitLoadAddrTriggerHitVec = Wire(Vec(3, Bool())) 1107 val lqLoadAddrTriggerHitVec = io.lsq.trigger.lqLoadAddrTriggerHitVec 1108 (0 until 3).map{i => { 1109 val tdata2 = io.trigger(i).tdata2 1110 val matchType = io.trigger(i).matchType 1111 val tEnable = io.trigger(i).tEnable 1112 1113 hitLoadAddrTriggerHitVec(i) := TriggerCmp(load_s2.io.out.bits.vaddr, tdata2, matchType, tEnable) 1114 io.trigger(i).addrHit := Mux(hitLoadOut.valid, hitLoadAddrTriggerHitVec(i), lqLoadAddrTriggerHitVec(i)) 1115 io.trigger(i).lastDataHit := TriggerCmp(lastValidData, tdata2, matchType, tEnable) 1116 }} 1117 io.lsq.trigger.hitLoadAddrTriggerHitVec := hitLoadAddrTriggerHitVec 1118 1119 // hardware performance counter 1120 val perfEvents = Seq( 1121 ("load_s0_in_fire ", load_s0.io.in.fire ), 1122 ("load_to_load_forward ", load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing ), 1123 ("stall_dcache ", load_s0.io.out.valid && load_s0.io.out.ready && !load_s0.io.dcacheReq.ready ), 1124 ("load_s1_in_fire ", load_s1.io.in.fire ), 1125 ("load_s1_tlb_miss ", load_s1.io.in.fire && load_s1.io.dtlbResp.bits.miss ), 1126 ("load_s2_in_fire ", load_s2.io.in.fire ), 1127 ("load_s2_dcache_miss ", load_s2.io.in.fire && load_s2.io.dcacheResp.bits.miss ), 1128 ("load_s2_replay ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit ), 1129 ("load_s2_replay_tlb_miss ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit && load_s2.io.in.bits.tlbMiss ), 1130 ("load_s2_replay_cache ", load_s2.io.rsFeedback.valid && !load_s2.io.rsFeedback.bits.hit && !load_s2.io.in.bits.tlbMiss && load_s2.io.dcacheResp.bits.miss), 1131 ) 1132 generatePerfEvent() 1133 1134 when(io.ldout.fire){ 1135 XSDebug("ldout %x\n", io.ldout.bits.uop.cf.pc) 1136 } 1137} 1138