xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision 2451989835a019d3c4848f7879147f7649adb760)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import chipsalliance.rocketchip.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import utility._
24import xiangshan.ExceptionNO._
25import xiangshan._
26import xiangshan.backend.fu.PMPRespBundle
27import xiangshan.backend.fu.FuConfig.LduCfg
28import xiangshan.backend.rob.RobPtr
29import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput}
30import xiangshan.backend.ctrlblock.DebugLsInfoBundle
31import xiangshan.cache._
32import xiangshan.cache.dcache.ReplayCarry
33import xiangshan.cache.mmu.{TlbCmd, TlbReq, TlbRequestIO, TlbResp}
34import xiangshan.mem.mdp._
35
36class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle with HasDCacheParameters {
37  // mshr refill index
38  val missMSHRId = UInt(log2Up(cfg.nMissEntries).W)
39  // get full data from store queue and sbuffer
40  val canForwardFullData = Bool()
41  // wait for data from store inst's store queue index
42  val dataInvalidSqIdx = new SqPtr
43  // wait for address from store queue index
44  val addrInvalidSqIdx = new SqPtr
45  // replay carry
46  val replayCarry = new ReplayCarry
47  // data in last beat
48  val dataInLastBeat = Bool()
49  // replay cause
50  val cause = Vec(LoadReplayCauses.allCauses, Bool())
51  //
52  // performance debug information
53  val debug = new PerfDebugInfo
54
55  //
56  def tlbMiss       = cause(LoadReplayCauses.tlbMiss)
57  def waitStore     = cause(LoadReplayCauses.waitStore)
58  def schedError    = cause(LoadReplayCauses.schedError)
59  def rarReject     = cause(LoadReplayCauses.rarReject)
60  def rawReject     = cause(LoadReplayCauses.rawReject)
61  def dcacheMiss    = cause(LoadReplayCauses.dcacheMiss)
62  def bankConflict  = cause(LoadReplayCauses.bankConflict)
63  def dcacheReplay  = cause(LoadReplayCauses.dcacheReplay)
64  def forwardFail   = cause(LoadReplayCauses.forwardFail)
65
66  def forceReplay() = rarReject || rawReject || schedError || waitStore || tlbMiss
67  def needReplay()  = cause.asUInt.orR
68}
69
70class LoadToReplayIO(implicit p: Parameters) extends XSBundle {
71  val req = ValidIO(new LqWriteBundle)
72  val resp = Input(UInt(log2Up(LoadQueueReplaySize).W))
73}
74
75class LoadToLsqIO(implicit p: Parameters) extends XSBundle {
76  val loadIn = DecoupledIO(new LqWriteBundle)
77  val loadOut = Flipped(DecoupledIO(new MemExuOutput))
78  val ldRawData = Input(new LoadDataFromLQBundle)
79  val forward = new PipeLoadForwardQueryIO
80  val storeLoadViolationQuery = new LoadViolationQueryIO
81  val loadLoadViolationQuery = new LoadViolationQueryIO
82  val trigger = Flipped(new LqTriggerIO)
83}
84
85class LoadToLoadIO(implicit p: Parameters) extends XSBundle {
86  // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
87  val data = UInt(XLEN.W)
88  val valid = Bool()
89}
90
91class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
92  val tdata2 = Input(UInt(64.W))
93  val matchType = Input(UInt(2.W))
94  val tEnable = Input(Bool()) // timing is calculated before this
95  val addrHit = Output(Bool())
96  val lastDataHit = Output(Bool())
97}
98
99// Load Pipeline Stage 0
100// Generate addr, use addr to query DCache and DTLB
101class LoadUnit_S0(implicit p: Parameters) extends XSModule with HasDCacheParameters with HasCircularQueuePtrHelper {
102  val io = IO(new Bundle() {
103    val in = Flipped(Decoupled(new MemExuInput))
104    val out = Decoupled(new LqWriteBundle)
105    val prefetch_in = Flipped(ValidIO(new L1PrefetchReq))
106    val dtlbReq = DecoupledIO(new TlbReq)
107    val dcacheReq = DecoupledIO(new DCacheWordReq)
108    val fastpath = Input(new LoadToLoadIO)
109    val s0_kill = Input(Bool())
110    // wire from lq to load pipeline
111    val replay = Flipped(Decoupled(new LsPipelineBundle))
112    val fastReplay = Flipped(Decoupled(new LqWriteBundle))
113    val s0_sqIdx = Output(new SqPtr)
114    // l2l
115    val l2lForward_select = Output(Bool())
116  })
117  require(LoadPipelineWidth == backendParams.LduCnt)
118
119  val s0_vaddr = Wire(UInt(VAddrBits.W))
120  val s0_mask = Wire(UInt(8.W))
121  val s0_uop = Wire(new DynInst)
122  val s0_isFirstIssue = Wire(Bool())
123  val s0_rsIdx = Wire(UInt(log2Up(MemIQSizeMax).W))
124  val s0_sqIdx = Wire(new SqPtr)
125  val s0_tryFastpath = WireInit(false.B)
126  val s0_replayCarry = Wire(new ReplayCarry) // way info for way predict related logic
127  val s0_isLoadReplay = WireInit(false.B)
128  val s0_sleepIndex = Wire(UInt())
129  // default value
130  s0_replayCarry.valid := false.B
131  s0_replayCarry.real_way_en := 0.U
132  s0_sleepIndex := DontCare
133  s0_rsIdx := DontCare
134  io.s0_sqIdx := s0_sqIdx
135
136  val s0_replayShouldWait = io.in.valid && isAfter(io.replay.bits.uop.robIdx, io.in.bits.uop.robIdx)
137  // load flow select/gen
138  //
139  // src0: load replayed by LSQ (io.replay)
140  // src1: hardware prefetch from prefetchor (high confidence) (io.prefetch)
141  // src2: int read / software prefetch first issue from RS (io.in)
142  // src3: vec read first issue from RS (TODO)
143  // src4: load try pointchaising when no issued or replayed load (io.fastpath)
144  // src5: hardware prefetch from prefetchor (high confidence) (io.prefetch)
145
146  // load flow source valid
147  val lfsrc0_loadFastReplay_valid = io.fastReplay.valid
148  val lfsrc1_loadReplay_valid = io.replay.valid && !s0_replayShouldWait
149  val lfsrc2_highconfhwPrefetch_valid = io.prefetch_in.valid && io.prefetch_in.bits.confidence > 0.U
150  val lfsrc3_intloadFirstIssue_valid = io.in.valid // int flow first issue or software prefetch
151  val lfsrc4_vecloadFirstIssue_valid = WireInit(false.B) // TODO
152  val lfsrc5_l2lForward_valid = io.fastpath.valid
153  val lfsrc6_lowconfhwPrefetch_valid = io.prefetch_in.valid && io.prefetch_in.bits.confidence === 0.U
154  dontTouch(lfsrc0_loadFastReplay_valid)
155  dontTouch(lfsrc1_loadReplay_valid)
156  dontTouch(lfsrc2_highconfhwPrefetch_valid)
157  dontTouch(lfsrc3_intloadFirstIssue_valid)
158  dontTouch(lfsrc4_vecloadFirstIssue_valid)
159  dontTouch(lfsrc5_l2lForward_valid)
160  dontTouch(lfsrc6_lowconfhwPrefetch_valid)
161
162  // load flow source ready
163  val lfsrc_loadFastReplay_ready = WireInit(true.B)
164  val lfsrc_loadReplay_ready = !lfsrc0_loadFastReplay_valid
165  val lfsrc_highconfhwPrefetch_ready = !lfsrc0_loadFastReplay_valid &&
166    !lfsrc1_loadReplay_valid
167  val lfsrc_intloadFirstIssue_ready = !lfsrc0_loadFastReplay_valid &&
168    !lfsrc1_loadReplay_valid &&
169    !lfsrc2_highconfhwPrefetch_valid
170  val lfsrc_vecloadFirstIssue_ready = !lfsrc0_loadFastReplay_valid &&
171    !lfsrc1_loadReplay_valid &&
172    !lfsrc2_highconfhwPrefetch_valid &&
173    !lfsrc3_intloadFirstIssue_valid
174  val lfsrc_l2lForward_ready = !lfsrc0_loadFastReplay_valid &&
175    !lfsrc1_loadReplay_valid &&
176    !lfsrc2_highconfhwPrefetch_valid &&
177    !lfsrc3_intloadFirstIssue_valid &&
178    !lfsrc4_vecloadFirstIssue_valid
179  val lfsrc_lowconfhwPrefetch_ready = !lfsrc0_loadFastReplay_valid &&
180    !lfsrc1_loadReplay_valid &&
181    !lfsrc2_highconfhwPrefetch_valid &&
182    !lfsrc3_intloadFirstIssue_valid &&
183    !lfsrc4_vecloadFirstIssue_valid &&
184    !lfsrc5_l2lForward_valid
185  dontTouch(lfsrc_loadFastReplay_ready)
186  dontTouch(lfsrc_loadReplay_ready)
187  dontTouch(lfsrc_highconfhwPrefetch_ready)
188  dontTouch(lfsrc_intloadFirstIssue_ready)
189  dontTouch(lfsrc_vecloadFirstIssue_ready)
190  dontTouch(lfsrc_l2lForward_ready)
191  dontTouch(lfsrc_lowconfhwPrefetch_ready)
192
193  // load flow source select (OH)
194  val lfsrc_loadFastReplay_select = lfsrc0_loadFastReplay_valid && lfsrc_loadFastReplay_ready
195  val lfsrc_loadReplay_select = lfsrc1_loadReplay_valid && lfsrc_loadReplay_ready
196  val lfsrc_hwprefetch_select = lfsrc_highconfhwPrefetch_ready && lfsrc2_highconfhwPrefetch_valid ||
197    lfsrc_lowconfhwPrefetch_ready && lfsrc6_lowconfhwPrefetch_valid
198  val lfsrc_intloadFirstIssue_select = lfsrc_intloadFirstIssue_ready && lfsrc3_intloadFirstIssue_valid
199  val lfsrc_vecloadFirstIssue_select = lfsrc_vecloadFirstIssue_ready && lfsrc4_vecloadFirstIssue_valid
200  val lfsrc_l2lForward_select = lfsrc_l2lForward_ready && lfsrc5_l2lForward_valid
201  assert(!lfsrc_vecloadFirstIssue_select) // to be added
202  dontTouch(lfsrc_loadFastReplay_select)
203  dontTouch(lfsrc_loadReplay_select)
204  dontTouch(lfsrc_hwprefetch_select)
205  dontTouch(lfsrc_intloadFirstIssue_select)
206  dontTouch(lfsrc_vecloadFirstIssue_select)
207  dontTouch(lfsrc_l2lForward_select)
208
209  io.l2lForward_select := lfsrc_l2lForward_select
210
211  // s0_valid == ture iff there is a valid load flow in load_s0
212  val s0_valid = lfsrc0_loadFastReplay_valid ||
213    lfsrc1_loadReplay_valid ||
214    lfsrc2_highconfhwPrefetch_valid ||
215    lfsrc3_intloadFirstIssue_valid ||
216    lfsrc4_vecloadFirstIssue_valid ||
217    lfsrc5_l2lForward_valid ||
218    lfsrc6_lowconfhwPrefetch_valid
219
220  // prefetch related ctrl signal
221  val isPrefetch = WireInit(false.B)
222  val isPrefetchRead = WireInit(s0_uop.fuOpType === LSUOpType.prefetch_r)
223  val isPrefetchWrite = WireInit(s0_uop.fuOpType === LSUOpType.prefetch_w)
224  val isHWPrefetch = lfsrc_hwprefetch_select
225
226  // query DTLB
227  io.dtlbReq.valid := s0_valid
228  // hw prefetch addr does not need to be translated, give tlb paddr
229  io.dtlbReq.bits.vaddr := Mux(lfsrc_hwprefetch_select, io.prefetch_in.bits.paddr, s0_vaddr)
230  io.dtlbReq.bits.cmd := Mux(isPrefetch,
231    Mux(isPrefetchWrite, TlbCmd.write, TlbCmd.read),
232    TlbCmd.read
233  )
234  io.dtlbReq.bits.size := LSUOpType.size(s0_uop.fuOpType)
235  io.dtlbReq.bits.kill := DontCare
236  io.dtlbReq.bits.memidx.is_ld := true.B
237  io.dtlbReq.bits.memidx.is_st := false.B
238  io.dtlbReq.bits.memidx.idx := s0_uop.lqIdx.value
239  io.dtlbReq.bits.debug.robIdx := s0_uop.robIdx
240  // hw prefetch addr does not need to be translated
241  io.dtlbReq.bits.no_translate := lfsrc_hwprefetch_select
242  io.dtlbReq.bits.debug.pc := s0_uop.pc
243  io.dtlbReq.bits.debug.isFirstIssue := s0_isFirstIssue
244
245  // query DCache
246  io.dcacheReq.valid := s0_valid
247  when (isPrefetchRead) {
248    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFR
249  }.elsewhen (isPrefetchWrite) {
250    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_PFW
251  }.otherwise {
252    io.dcacheReq.bits.cmd  := MemoryOpConstants.M_XRD
253  }
254  io.dcacheReq.bits.addr := s0_vaddr
255  io.dcacheReq.bits.mask := s0_mask
256  io.dcacheReq.bits.data := DontCare
257  io.dcacheReq.bits.isFirstIssue := s0_isFirstIssue
258  when(isPrefetch) {
259    io.dcacheReq.bits.instrtype := DCACHE_PREFETCH_SOURCE.U
260  }.otherwise {
261    io.dcacheReq.bits.instrtype := LOAD_SOURCE.U
262  }
263  io.dcacheReq.bits.debug_robIdx := s0_uop.robIdx.value
264  io.dcacheReq.bits.replayCarry := s0_replayCarry
265
266  // TODO: update cache meta
267  io.dcacheReq.bits.id := DontCare
268
269  // assign default value
270  s0_uop := DontCare
271  // load flow priority mux
272  when (lfsrc_loadFastReplay_select) {
273    s0_vaddr := io.fastReplay.bits.vaddr
274    s0_mask := io.fastReplay.bits.mask
275    s0_uop := io.fastReplay.bits.uop
276    s0_isFirstIssue := false.B
277    s0_sqIdx := io.fastReplay.bits.uop.sqIdx
278    s0_replayCarry := io.fastReplay.bits.replayCarry
279    s0_rsIdx := io.fastReplay.bits.rsIdx
280    s0_isLoadReplay := io.fastReplay.bits.isLoadReplay
281    s0_sleepIndex := io.fastReplay.bits.sleepIndex
282    val replayUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.fastReplay.bits.uop.fuOpType))
283    when (replayUopIsPrefetch) {
284      isPrefetch := true.B
285    }
286  } .elsewhen(lfsrc_loadReplay_select) {
287    s0_vaddr := io.replay.bits.vaddr
288    s0_mask := genWmask(io.replay.bits.vaddr, io.replay.bits.uop.fuOpType(1, 0))
289    s0_uop := io.replay.bits.uop
290    s0_isFirstIssue := io.replay.bits.isFirstIssue
291    s0_rsIdx := io.replay.bits.rsIdx
292    s0_sqIdx := io.replay.bits.uop.sqIdx
293    s0_replayCarry := io.replay.bits.replayCarry
294    val replayUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.replay.bits.uop.fuOpType))
295    s0_isLoadReplay := true.B
296    s0_sleepIndex := io.replay.bits.sleepIndex
297    when (replayUopIsPrefetch) {
298      isPrefetch := true.B
299    }
300  }.elsewhen(lfsrc_hwprefetch_select) {
301    // vaddr based index for dcache
302    s0_vaddr := io.prefetch_in.bits.getVaddr()
303    s0_mask := 0.U
304    s0_uop := DontCare
305    s0_isFirstIssue := false.B
306    s0_rsIdx := DontCare
307    s0_sqIdx := DontCare
308    s0_replayCarry := DontCare
309    s0_rsIdx := DontCare
310    s0_isLoadReplay := DontCare
311    // ctrl signal
312    isPrefetch := true.B
313    isPrefetchRead := !io.prefetch_in.bits.is_store
314    isPrefetchWrite := io.prefetch_in.bits.is_store
315  }.elsewhen(lfsrc_intloadFirstIssue_select) {
316    val imm12 = io.in.bits.uop.imm(11, 0)
317    s0_vaddr := io.in.bits.src(0) + SignExt(imm12, VAddrBits)
318    s0_mask := genWmask(s0_vaddr, io.in.bits.uop.fuOpType(1,0))
319    s0_uop := io.in.bits.uop
320    s0_isFirstIssue := true.B
321    s0_rsIdx := io.in.bits.iqIdx
322    s0_sqIdx := io.in.bits.uop.sqIdx
323    val issueUopIsPrefetch = WireInit(LSUOpType.isPrefetch(io.in.bits.uop.fuOpType))
324    s0_isLoadReplay := false.B
325    when (issueUopIsPrefetch) {
326      isPrefetch := true.B
327    }
328  }.otherwise {
329    if (EnableLoadToLoadForward) {
330      s0_tryFastpath := lfsrc_l2lForward_select
331      // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
332      s0_vaddr := io.fastpath.data
333      // Assume the pointer chasing is always ld.
334      s0_uop.fuOpType := LSUOpType.ld
335      s0_mask := genWmask(0.U, LSUOpType.ld)
336      // we dont care s0_isFirstIssue and s0_rsIdx and s0_sqIdx in S0 when trying pointchasing
337      // because these signals will be updated in S1
338      s0_isFirstIssue := true.B
339      s0_rsIdx := DontCare
340      s0_sqIdx := DontCare
341      s0_rsIdx := DontCare
342      s0_isLoadReplay := DontCare
343    }
344  }
345
346  // address align check
347  val addrAligned = LookupTree(s0_uop.fuOpType(1, 0), List(
348    "b00".U   -> true.B,                   //b
349    "b01".U   -> (s0_vaddr(0)    === 0.U), //h
350    "b10".U   -> (s0_vaddr(1, 0) === 0.U), //w
351    "b11".U   -> (s0_vaddr(2, 0) === 0.U)  //d
352  ))
353
354
355  // accept load flow if dcache ready (dtlb is always ready)
356  // TODO: prefetch need writeback to loadQueueFlag
357  io.out.valid := s0_valid && io.dcacheReq.ready && !io.s0_kill
358  io.out.bits := DontCare
359  io.out.bits.vaddr := s0_vaddr
360  io.out.bits.mask := s0_mask
361  io.out.bits.uop := s0_uop
362  io.out.bits.uop.exceptionVec(loadAddrMisaligned) := !addrAligned
363  io.out.bits.rsIdx := s0_rsIdx
364  io.out.bits.isFirstIssue := s0_isFirstIssue
365  io.out.bits.isPrefetch := isPrefetch
366  io.out.bits.isHWPrefetch := isHWPrefetch
367  io.out.bits.isLoadReplay := s0_isLoadReplay
368  io.out.bits.mshrid := io.replay.bits.mshrid
369  io.out.bits.forward_tlDchannel := io.replay.valid && io.replay.bits.forward_tlDchannel
370  when(io.dtlbReq.valid && s0_isFirstIssue) {
371    io.out.bits.uop.debugInfo.tlbFirstReqTime := GTimer()
372  }.otherwise{
373    io.out.bits.uop.debugInfo.tlbFirstReqTime := s0_uop.debugInfo.tlbFirstReqTime
374  }
375  io.out.bits.sleepIndex := s0_sleepIndex
376
377  // load fast replay
378  io.fastReplay.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_loadFastReplay_select)
379
380  // load flow source ready
381  // always accept load flow from load replay queue
382  // io.replay has highest priority
383  io.replay.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_loadReplay_select && !s0_replayShouldWait)
384
385  // accept load flow from rs when:
386  // 1) there is no lsq-replayed load
387  // 2) there is no high confidence prefetch request
388  io.in.ready := (io.out.ready && io.dcacheReq.ready && lfsrc_intloadFirstIssue_select)
389
390  // for hw prefetch load flow feedback, to be added later
391  // io.prefetch_in.ready := lfsrc_hwprefetch_select
392
393  XSDebug(io.dcacheReq.fire,
394    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_uop.pc)}, vaddr ${Hexadecimal(s0_vaddr)}\n"
395  )
396  XSPerfAccumulate("in_valid", io.in.valid)
397  XSPerfAccumulate("in_fire", io.in.fire)
398  XSPerfAccumulate("in_fire_first_issue", s0_valid && s0_isFirstIssue)
399  XSPerfAccumulate("lsq_fire_first_issue", io.replay.fire)
400  XSPerfAccumulate("ldu_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
401  XSPerfAccumulate("fast_replay_issue", io.fastReplay.fire)
402  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready && io.dcacheReq.ready)
403  XSPerfAccumulate("stall_dcache", io.out.valid && io.out.ready && !io.dcacheReq.ready)
404  XSPerfAccumulate("addr_spec_success", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12))
405  XSPerfAccumulate("addr_spec_failed", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12))
406  XSPerfAccumulate("addr_spec_success_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) === io.in.bits.src(0)(VAddrBits-1, 12) && io.in.bits.isFirstIssue)
407  XSPerfAccumulate("addr_spec_failed_once", io.out.fire && s0_vaddr(VAddrBits-1, 12) =/= io.in.bits.src(0)(VAddrBits-1, 12) && io.in.bits.isFirstIssue)
408  XSPerfAccumulate("forward_tlDchannel", io.out.bits.forward_tlDchannel)
409  XSPerfAccumulate("hardware_prefetch_fire", io.out.fire && lfsrc_hwprefetch_select)
410  XSPerfAccumulate("software_prefetch_fire", io.out.fire && isPrefetch && lfsrc_intloadFirstIssue_select)
411  XSPerfAccumulate("hardware_prefetch_blocked", io.prefetch_in.valid && !lfsrc_hwprefetch_select)
412  XSPerfAccumulate("hardware_prefetch_total", io.prefetch_in.valid)
413}
414
415// Load Pipeline Stage 1
416// TLB resp (send paddr to dcache)
417class LoadUnit_S1(implicit p: Parameters) extends XSModule with HasCircularQueuePtrHelper {
418  val io = IO(new Bundle() {
419    val in = Flipped(Decoupled(new LqWriteBundle))
420    val s1_kill = Input(Bool())
421    val out = Decoupled(new LqWriteBundle)
422    val dtlbResp = Flipped(DecoupledIO(new TlbResp(2)))
423    val lsuPAddr = Output(UInt(PAddrBits.W))
424    val dcachePAddr = Output(UInt(PAddrBits.W))
425    val dcacheKill = Output(Bool())
426    val fullForwardFast = Output(Bool())
427    val sbuffer = new LoadForwardQueryIO
428    val lsq = new PipeLoadForwardQueryIO
429    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))
430    val csrCtrl = Flipped(new CustomCSRCtrlIO)
431  })
432
433  val s1_uop = io.in.bits.uop
434  val s1_paddr_dup_lsu = io.dtlbResp.bits.paddr(0)
435  val s1_paddr_dup_dcache = io.dtlbResp.bits.paddr(1)
436  // af & pf exception were modified below.
437  val s1_exception = ExceptionNO.selectByFu(io.out.bits.uop.exceptionVec, LduCfg).asUInt.orR
438  val s1_tlb_miss = io.dtlbResp.bits.miss
439  val s1_mask = io.in.bits.mask
440  val s1_is_prefetch = io.in.bits.isPrefetch
441  val s1_is_hw_prefetch = io.in.bits.isHWPrefetch
442  val s1_is_sw_prefetch = s1_is_prefetch && !s1_is_hw_prefetch
443
444  io.out.bits := io.in.bits // forwardXX field will be updated in s1
445
446  val s1_tlb_memidx = io.dtlbResp.bits.memidx
447  when(s1_tlb_memidx.is_ld && io.dtlbResp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === io.out.bits.uop.lqIdx.value) {
448    // printf("load idx = %d\n", s1_tlb_memidx.idx)
449    io.out.bits.uop.debugInfo.tlbRespTime := GTimer()
450  }
451
452  io.dtlbResp.ready := true.B
453
454  io.lsuPAddr := s1_paddr_dup_lsu
455  io.dcachePAddr := s1_paddr_dup_dcache
456  //io.dcacheKill := s1_tlb_miss || s1_exception || s1_mmio
457  io.dcacheKill := s1_tlb_miss || s1_exception || io.s1_kill
458  // load forward query datapath
459  io.sbuffer.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_prefetch)
460  io.sbuffer.vaddr := io.in.bits.vaddr
461  io.sbuffer.paddr := s1_paddr_dup_lsu
462  io.sbuffer.uop := s1_uop
463  io.sbuffer.sqIdx := s1_uop.sqIdx
464  io.sbuffer.mask := s1_mask
465  io.sbuffer.pc := s1_uop.pc // FIXME: remove it
466
467  io.lsq.valid := io.in.valid && !(s1_exception || s1_tlb_miss || io.s1_kill || s1_is_prefetch)
468  io.lsq.vaddr := io.in.bits.vaddr
469  io.lsq.paddr := s1_paddr_dup_lsu
470  io.lsq.uop := s1_uop
471  io.lsq.sqIdx := s1_uop.sqIdx
472  io.lsq.sqIdxMask := DontCare // will be overwritten by sqIdxMask pre-generated in s0
473  io.lsq.mask := s1_mask
474  io.lsq.pc := s1_uop.pc // FIXME: remove it
475
476  // st-ld violation query
477  val s1_schedError =  VecInit((0 until StorePipelineWidth).map(w => io.reExecuteQuery(w).valid &&
478                          isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) &&
479                          (s1_paddr_dup_lsu(PAddrBits-1, 3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) &&
480                          (s1_mask & io.reExecuteQuery(w).bits.mask).orR)).asUInt.orR && !s1_tlb_miss
481
482  // Generate forwardMaskFast to wake up insts earlier
483  val forwardMaskFast = io.lsq.forwardMaskFast.asUInt | io.sbuffer.forwardMaskFast.asUInt
484  io.fullForwardFast := ((~forwardMaskFast).asUInt & s1_mask) === 0.U
485
486  io.out.valid := io.in.valid && !io.s1_kill
487  io.out.bits.paddr := s1_paddr_dup_lsu
488  io.out.bits.tlbMiss := s1_tlb_miss
489
490  // Generate replay signal caused by:
491  // * st-ld violation check
492  // * dcache bank conflict
493  io.out.bits.replayInfo.cause(LoadReplayCauses.schedError) := s1_schedError && !s1_is_sw_prefetch
494  io.out.bits.replayInfo.debug := io.in.bits.uop.debugInfo
495
496  // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
497  // af & pf exception were modified
498  io.out.bits.uop.exceptionVec(loadPageFault) := io.dtlbResp.bits.excp(0).pf.ld
499  io.out.bits.uop.exceptionVec(loadAccessFault) := io.dtlbResp.bits.excp(0).af.ld
500  io.out.bits.ptwBack := io.dtlbResp.bits.ptwBack
501  io.out.bits.rsIdx := io.in.bits.rsIdx
502
503  io.in.ready := !io.in.valid || io.out.ready
504
505  XSPerfAccumulate("in_valid", io.in.valid)
506  XSPerfAccumulate("in_fire", io.in.fire)
507  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
508  XSPerfAccumulate("tlb_miss", io.in.fire && s1_tlb_miss)
509  XSPerfAccumulate("tlb_miss_first_issue", io.in.fire && s1_tlb_miss && io.in.bits.isFirstIssue)
510  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
511}
512
513// Load Pipeline Stage 2
514// DCache resp
515class LoadUnit_S2(implicit p: Parameters) extends XSModule
516  with HasLoadHelper
517  with HasCircularQueuePtrHelper
518  with HasDCacheParameters
519{
520  val io = IO(new Bundle() {
521    val redirect = Flipped(Valid(new Redirect))
522    val in = Flipped(Decoupled(new LqWriteBundle))
523    val out = Decoupled(new LqWriteBundle)
524    val dcacheResp = Flipped(DecoupledIO(new DCacheWordResp))
525    val dcacheBankConflict = Input(Bool())
526    val pmpResp = Flipped(new PMPRespBundle())
527    val lsq = new LoadForwardQueryIO
528    val dataInvalidSqIdx = Input(new SqPtr)
529    val addrInvalidSqIdx = Input(new SqPtr)
530    val sbuffer = new LoadForwardQueryIO
531    val dataForwarded = Output(Bool())
532    val fullForward = Output(Bool())
533    val dcache_kill = Output(Bool())
534    val loadLoadViolationQueryReq = DecoupledIO(new LoadViolationQueryReq)
535    val storeLoadViolationQueryReq = DecoupledIO(new LoadViolationQueryReq)
536    val csrCtrl = Flipped(new CustomCSRCtrlIO)
537    val static_pm = Input(Valid(Bool())) // valid for static, bits for mmio
538    val loadDataFromDcache = Output(new LoadDataFromDcacheBundle)
539    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))
540    // forward tilelink D channel
541    val forward_D = Input(Bool())
542    val forwardData_D = Input(Vec(8, UInt(8.W)))
543    val sentFastUop = Input(Bool())
544    // forward mshr data
545    val forward_mshr = Input(Bool())
546    val forwardData_mshr = Input(Vec(8, UInt(8.W)))
547
548    // indicate whether forward tilelink D channel or mshr data is valid
549    val forward_result_valid = Input(Bool())
550
551    val feedbackFast = ValidIO(new RSFeedback)
552    val lqReplayFull = Input(Bool())
553
554    val s2_forward_fail = Output(Bool())
555    val s2_can_replay_from_fetch = Output(Bool()) // dirty code
556    val s2_dcache_require_replay = Output(Bool()) // dirty code
557    val s2_dcache_require_fast_replay = Output(Bool()) // dirty code
558  })
559
560  val pmp = WireInit(io.pmpResp)
561  when (io.static_pm.valid) {
562    pmp.ld := false.B
563    pmp.st := false.B
564    pmp.instr := false.B
565    pmp.mmio := io.static_pm.bits
566  }
567
568  val s2_is_prefetch = io.in.bits.isPrefetch
569  val s2_is_hw_prefetch = io.in.bits.isHWPrefetch
570
571  val forward_D_or_mshr_valid = io.forward_result_valid && (io.forward_D || io.forward_mshr)
572
573  // assert(!reset && io.forward_D && io.forward_mshr && io.in.valid && io.in.bits.forward_tlDchannel, "forward D and mshr at the same time")
574
575  // exception that may cause load addr to be invalid / illegal
576  //
577  // if such exception happen, that inst and its exception info
578  // will be force writebacked to rob
579  val s2_exception_vec = WireInit(io.in.bits.uop.exceptionVec)
580  s2_exception_vec(loadAccessFault) := io.in.bits.uop.exceptionVec(loadAccessFault) || pmp.ld
581  // soft prefetch will not trigger any exception (but ecc error interrupt may be triggered)
582  when (s2_is_prefetch || io.in.bits.tlbMiss) {
583    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
584  }
585  val s2_exception = ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR
586
587  // writeback access fault caused by ecc error / bus error
588  //
589  // * ecc data error is slow to generate, so we will not use it until load stage 3
590  // * in load stage 3, an extra signal io.load_error will be used to
591
592  // now cache ecc error will raise an access fault
593  // at the same time, error info (including error paddr) will be write to
594  // an customized CSR "CACHE_ERROR"
595  // if (EnableAccurateLoadError) {
596  //   io.s3_delayed_load_error := io.dcacheResp.bits.error_delayed &&
597  //     io.csrCtrl.cache_error_enable &&
598  //     RegNext(io.out.valid)
599  // } else {
600  //   io.s3_delayed_load_error := false.B
601  // }
602
603  val actually_mmio = pmp.mmio
604  val s2_uop = io.in.bits.uop
605  val s2_mask = io.in.bits.mask
606  val s2_paddr = io.in.bits.paddr
607  val s2_tlb_miss = io.in.bits.tlbMiss
608  val s2_mmio = !s2_is_prefetch && actually_mmio && !s2_exception && !s2_tlb_miss
609  val s2_cache_miss = io.dcacheResp.bits.miss && !forward_D_or_mshr_valid
610  val s2_cache_replay = io.dcacheResp.bits.replay && !forward_D_or_mshr_valid
611  val s2_cache_tag_error = io.dcacheResp.bits.tag_error
612  val s2_forward_fail = io.lsq.matchInvalid || io.sbuffer.matchInvalid
613  val s2_wait_store = io.in.bits.uop.storeSetHit &&
614                      io.lsq.addrInvalid &&
615                      !s2_mmio &&
616                      !s2_is_prefetch
617  val s2_data_invalid = io.lsq.dataInvalid && !s2_exception
618  val s2_fullForward = WireInit(false.B)
619
620
621  io.s2_forward_fail := s2_forward_fail
622  io.dcache_kill := pmp.ld || pmp.mmio // move pmp resp kill to outside
623  io.dcacheResp.ready := true.B
624  val dcacheShouldResp = !(s2_tlb_miss || s2_exception || s2_mmio || s2_is_prefetch)
625  assert(!(io.in.valid && (dcacheShouldResp && !io.dcacheResp.valid)), "DCache response got lost")
626
627  // st-ld violation query
628  //  NeedFastRecovery Valid when
629  //  1. Fast recovery query request Valid.
630  //  2. Load instruction is younger than requestors(store instructions).
631  //  3. Physical address match.
632  //  4. Data contains.
633  val s2_schedError = VecInit((0 until StorePipelineWidth).map(w => io.reExecuteQuery(w).valid &&
634                              isAfter(io.in.bits.uop.robIdx, io.reExecuteQuery(w).bits.robIdx) &&
635                              (s2_paddr(PAddrBits-1,3) === io.reExecuteQuery(w).bits.paddr(PAddrBits-1, 3)) &&
636                              (s2_mask & io.reExecuteQuery(w).bits.mask).orR)).asUInt.orR &&
637                              !s2_tlb_miss
638
639  val s2_fast_replay = ((s2_schedError || io.in.bits.replayInfo.cause(LoadReplayCauses.schedError)) ||
640                       (!s2_wait_store &&
641                       !s2_tlb_miss &&
642                       s2_cache_replay)) &&
643                       !s2_exception &&
644                       !s2_mmio &&
645                       !s2_is_prefetch
646  // need allocate new entry
647  val s2_allocValid = !s2_tlb_miss &&
648                      !s2_is_prefetch &&
649                      !s2_exception &&
650                      !s2_mmio  &&
651                      !s2_wait_store &&
652                      !s2_fast_replay &&
653                      !io.in.bits.replayInfo.cause(LoadReplayCauses.schedError)
654
655  // ld-ld violation require
656  io.loadLoadViolationQueryReq.valid := io.in.valid && s2_allocValid
657  io.loadLoadViolationQueryReq.bits.uop := io.in.bits.uop
658  io.loadLoadViolationQueryReq.bits.mask := s2_mask
659  io.loadLoadViolationQueryReq.bits.paddr := s2_paddr
660  if (EnableFastForward) {
661    io.loadLoadViolationQueryReq.bits.datavalid := Mux(s2_fullForward, true.B, !s2_cache_miss) && !io.s2_dcache_require_replay
662  } else {
663    io.loadLoadViolationQueryReq.bits.datavalid := Mux(s2_fullForward, true.B, !s2_cache_miss)
664  }
665
666  // st-ld violation require
667  io.storeLoadViolationQueryReq.valid := io.in.valid && s2_allocValid
668  io.storeLoadViolationQueryReq.bits.uop := io.in.bits.uop
669  io.storeLoadViolationQueryReq.bits.mask := s2_mask
670  io.storeLoadViolationQueryReq.bits.paddr := s2_paddr
671  io.storeLoadViolationQueryReq.bits.datavalid := io.loadLoadViolationQueryReq.bits.datavalid
672
673  val s2_rarCanAccept = !io.loadLoadViolationQueryReq.valid || io.loadLoadViolationQueryReq.ready
674  val s2_rawCanAccept = !io.storeLoadViolationQueryReq.valid || io.storeLoadViolationQueryReq.ready
675  val s2_rarReject = !s2_rarCanAccept
676  val s2_rawReject = !s2_rawCanAccept
677
678  // merge forward result
679  // lsq has higher priority than sbuffer
680  val forwardMask = Wire(Vec(8, Bool()))
681  val forwardData = Wire(Vec(8, UInt(8.W)))
682
683  val fullForward = ((~forwardMask.asUInt).asUInt & s2_mask) === 0.U && !io.lsq.dataInvalid
684  io.lsq := DontCare
685  io.sbuffer := DontCare
686  io.fullForward := fullForward
687  s2_fullForward := fullForward
688
689  // generate XLEN/8 Muxs
690  for (i <- 0 until XLEN / 8) {
691    forwardMask(i) := io.lsq.forwardMask(i) || io.sbuffer.forwardMask(i)
692    forwardData(i) := Mux(io.lsq.forwardMask(i), io.lsq.forwardData(i), io.sbuffer.forwardData(i))
693  }
694
695  XSDebug(io.out.fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
696    s2_uop.pc,
697    io.lsq.forwardData.asUInt, io.lsq.forwardMask.asUInt,
698    io.in.bits.forwardData.asUInt, io.in.bits.forwardMask.asUInt
699  )
700
701  //
702  io.s2_dcache_require_fast_replay := s2_fast_replay
703
704  // data merge
705  // val rdataVec = VecInit((0 until XLEN / 8).map(j =>
706  //   Mux(forwardMask(j), forwardData(j), io.dcacheResp.bits.data(8*(j+1)-1, 8*j))
707  // )) // s2_rdataVec will be write to load queue
708  // val rdata = rdataVec.asUInt
709  // val rdataSel = LookupTree(s2_paddr(2, 0), List(
710  //   "b000".U -> rdata(63, 0),
711  //   "b001".U -> rdata(63, 8),
712  //   "b010".U -> rdata(63, 16),
713  //   "b011".U -> rdata(63, 24),
714  //   "b100".U -> rdata(63, 32),
715  //   "b101".U -> rdata(63, 40),
716  //   "b110".U -> rdata(63, 48),
717  //   "b111".U -> rdata(63, 56)
718  // ))
719  // val rdataPartialLoad = rdataHelper(s2_uop, rdataSel) // s2_rdataPartialLoad is not used
720  io.feedbackFast.valid := io.in.valid && !io.in.bits.isLoadReplay && !s2_exception && io.lqReplayFull && io.out.bits.replayInfo.needReplay() && !io.out.bits.uop.robIdx.needFlush(io.redirect)
721  io.feedbackFast.bits.hit := false.B
722  io.feedbackFast.bits.flushState := io.in.bits.ptwBack
723  io.feedbackFast.bits.rsIdx := io.in.bits.rsIdx
724  io.feedbackFast.bits.sourceType := RSFeedbackType.lrqFull
725  io.feedbackFast.bits.dataInvalidSqIdx := DontCare
726
727  io.out.valid := io.in.valid && !io.feedbackFast.valid && !s2_is_hw_prefetch // hardware prefetch flow should not be writebacked
728  // write_lq_safe is needed by dup logic
729  // io.write_lq_safe := !s2_tlb_miss && !s2_data_invalid
730  // Inst will be canceled in store queue / lsq,
731  // so we do not need to care about flush in load / store unit's out.valid
732  io.out.bits := io.in.bits
733  // io.out.bits.data := rdataPartialLoad
734  io.out.bits.data := 0.U // data will be generated in load_s3
735  // when exception occurs, set it to not miss and let it write back to rob (via int port)
736  if (EnableFastForward) {
737    io.out.bits.miss := s2_cache_miss &&
738      !s2_exception &&
739      !fullForward &&
740      !s2_is_prefetch &&
741      !s2_mmio
742  } else {
743    io.out.bits.miss := s2_cache_miss &&
744      !s2_exception &&
745      !s2_is_prefetch &&
746      !s2_mmio
747  }
748  io.out.bits.uop.fpWen := io.in.bits.uop.fpWen && !s2_exception
749
750  // val s2_loadDataFromDcache = new LoadDataFromDcacheBundle
751  // s2_loadDataFromDcache.forwardMask := forwardMask
752  // s2_loadDataFromDcache.forwardData := forwardData
753  // s2_loadDataFromDcache.uop := io.out.bits.uop
754  // s2_loadDataFromDcache.addrOffset := s2_paddr(2, 0)
755  // // forward D or mshr
756  // s2_loadDataFromDcache.forward_D := io.forward_D
757  // s2_loadDataFromDcache.forwardData_D := io.forwardData_D
758  // s2_loadDataFromDcache.forward_mshr := io.forward_mshr
759  // s2_loadDataFromDcache.forwardData_mshr := io.forwardData_mshr
760  // s2_loadDataFromDcache.forward_result_valid := io.forward_result_valid
761  // io.loadDataFromDcache := RegEnable(s2_loadDataFromDcache, io.in.valid)
762  io.loadDataFromDcache.respDcacheData := io.dcacheResp.bits.data_delayed
763  io.loadDataFromDcache.forwardMask := RegEnable(forwardMask, io.in.valid)
764  io.loadDataFromDcache.forwardData := RegEnable(forwardData, io.in.valid)
765  io.loadDataFromDcache.uop := RegEnable(io.out.bits.uop, io.in.valid)
766  io.loadDataFromDcache.addrOffset := RegEnable(s2_paddr(2, 0), io.in.valid)
767  // forward D or mshr
768  io.loadDataFromDcache.forward_D := RegEnable(io.forward_D, io.in.valid)
769  io.loadDataFromDcache.forwardData_D := RegEnable(io.forwardData_D, io.in.valid)
770  io.loadDataFromDcache.forward_mshr := RegEnable(io.forward_mshr, io.in.valid)
771  io.loadDataFromDcache.forwardData_mshr := RegEnable(io.forwardData_mshr, io.in.valid)
772  io.loadDataFromDcache.forward_result_valid := RegEnable(io.forward_result_valid, io.in.valid)
773
774  io.s2_can_replay_from_fetch := !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
775  // if forward fail, replay this inst from fetch
776  val debug_forwardFailReplay = s2_forward_fail && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
777  // if ld-ld violation is detected, replay from this inst from fetch
778  val debug_ldldVioReplay = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_tlb_miss
779  // io.out.bits.uop.ctrl.replayInst := false.B
780
781  io.out.bits.mmio := s2_mmio
782  io.out.bits.uop.flushPipe := io.sentFastUop && s2_mmio // remove io.sentFastUop
783  io.out.bits.uop.exceptionVec := s2_exception_vec // cache error not included
784
785  // For timing reasons, sometimes we can not let
786  // io.out.bits.miss := s2_cache_miss && !s2_exception && !fullForward
787  // We use io.dataForwarded instead. It means:
788  // 1. Forward logic have prepared all data needed,
789  //    and dcache query is no longer needed.
790  // 2. ... or data cache tag error is detected, this kind of inst
791  //    will not update miss queue. That is to say, if miss, that inst
792  //    may not be refilled
793  // Such inst will be writebacked from load queue.
794  io.dataForwarded := s2_cache_miss && !s2_exception &&
795    (fullForward || RegNext(io.csrCtrl.cache_error_enable) && s2_cache_tag_error)
796  // io.out.bits.forwardX will be send to lq
797  io.out.bits.forwardMask := forwardMask
798  // data from dcache is not included in io.out.bits.forwardData
799  io.out.bits.forwardData := forwardData
800
801  io.in.ready := io.out.ready || !io.in.valid
802
803  // Generate replay signal caused by:
804  // * st-ld violation check
805  // * tlb miss
806  // * dcache replay
807  // * forward data invalid
808  // * dcache miss
809  io.out.bits.replayInfo.cause(LoadReplayCauses.waitStore) := s2_wait_store && !s2_mmio && !s2_is_prefetch
810  io.out.bits.replayInfo.cause(LoadReplayCauses.tlbMiss) := s2_tlb_miss
811  io.out.bits.replayInfo.cause(LoadReplayCauses.schedError) := (io.in.bits.replayInfo.cause(LoadReplayCauses.schedError) || s2_schedError) && !s2_mmio && !s2_is_prefetch
812  io.out.bits.replayInfo.cause(LoadReplayCauses.bankConflict) := io.dcacheBankConflict && !s2_mmio && !s2_is_prefetch
813  io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheMiss) := io.out.bits.miss
814  if (EnableFastForward) {
815    io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheReplay) := s2_cache_replay && !s2_is_prefetch && !s2_mmio && !s2_exception && !fullForward
816  }else {
817    io.out.bits.replayInfo.cause(LoadReplayCauses.dcacheReplay) := s2_cache_replay && !s2_is_prefetch && !s2_mmio && !s2_exception && !io.dataForwarded
818  }
819  io.out.bits.replayInfo.cause(LoadReplayCauses.forwardFail) := s2_data_invalid && !s2_mmio && !s2_is_prefetch
820  io.out.bits.replayInfo.cause(LoadReplayCauses.rarReject) := s2_rarReject && !s2_mmio && !s2_is_prefetch && !s2_exception
821  io.out.bits.replayInfo.cause(LoadReplayCauses.rawReject) := s2_rawReject && !s2_mmio && !s2_is_prefetch && !s2_exception
822  io.out.bits.replayInfo.canForwardFullData := io.dataForwarded
823  io.out.bits.replayInfo.dataInvalidSqIdx := io.dataInvalidSqIdx
824  io.out.bits.replayInfo.addrInvalidSqIdx := io.addrInvalidSqIdx // io.in.bits.uop.sqIdx - io.oracleMDPQuery.resp.distance // io.addrInvalidSqIdx
825  io.out.bits.replayInfo.replayCarry := io.dcacheResp.bits.replayCarry
826  io.out.bits.replayInfo.missMSHRId := io.dcacheResp.bits.mshr_id
827  io.out.bits.replayInfo.dataInLastBeat := io.in.bits.paddr(log2Up(refillBytes))
828  io.out.bits.replayInfo.debug := io.in.bits.uop.debugInfo
829
830  // To be removed
831  val s2_need_replay_from_rs = WireInit(false.B)
832  // s2_cache_replay is quite slow to generate, send it separately to LQ
833  if (EnableFastForward) {
834    io.s2_dcache_require_replay := s2_cache_replay && !fullForward
835  } else {
836    io.s2_dcache_require_replay := s2_cache_replay &&
837      s2_need_replay_from_rs &&
838      !io.dataForwarded &&
839      !s2_is_prefetch &&
840      io.out.bits.miss
841  }
842
843  XSPerfAccumulate("in_valid", io.in.valid)
844  XSPerfAccumulate("in_fire", io.in.fire)
845  XSPerfAccumulate("in_fire_first_issue", io.in.fire && io.in.bits.isFirstIssue)
846  XSPerfAccumulate("dcache_miss", io.in.fire && s2_cache_miss)
847  XSPerfAccumulate("dcache_miss_first_issue", io.in.fire && s2_cache_miss && io.in.bits.isFirstIssue)
848  XSPerfAccumulate("full_forward", io.in.valid && fullForward)
849  XSPerfAccumulate("dcache_miss_full_forward", io.in.valid && s2_cache_miss && fullForward)
850  XSPerfAccumulate("stall_out", io.out.valid && !io.out.ready)
851  XSPerfAccumulate("prefetch", io.in.fire && s2_is_prefetch)
852  XSPerfAccumulate("prefetch_ignored", io.in.fire && s2_is_prefetch && s2_cache_replay) // ignore prefetch for mshr full / miss req port conflict
853  XSPerfAccumulate("prefetch_miss", io.in.fire && s2_is_prefetch && s2_cache_miss) // prefetch req miss in l1
854  XSPerfAccumulate("prefetch_hit", io.in.fire && s2_is_prefetch && !s2_cache_miss) // prefetch req hit in l1
855  // prefetch a missed line in l1, and l1 accepted it
856  XSPerfAccumulate("prefetch_accept", io.in.fire && s2_is_prefetch && s2_cache_miss && !s2_cache_replay)
857}
858
859class LoadUnit(implicit p: Parameters) extends XSModule
860  with HasLoadHelper
861  with HasPerfEvents
862  with HasDCacheParameters
863  with HasCircularQueuePtrHelper
864{
865  val io = IO(new Bundle() {
866    val loadIn = Flipped(Decoupled(new MemExuInput))
867    val loadOut = Decoupled(new MemExuOutput)
868    val redirect = Flipped(ValidIO(new Redirect))
869    val dcache = new DCacheLoadIO
870    val sbuffer = new LoadForwardQueryIO
871    val lsq = new LoadToLsqIO
872    val tlDchannel = Input(new DcacheToLduForwardIO)
873    val forward_mshr = Flipped(new LduToMissqueueForwardIO)
874    val refill = Flipped(ValidIO(new Refill))
875    val fastUop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2
876    val trigger = Vec(3, new LoadUnitTriggerIO)
877
878    val tlb = new TlbRequestIO(2)
879    val pmp = Flipped(new PMPRespBundle()) // arrive same to tlb now
880
881    // provide prefetch info
882    val prefetch_train = ValidIO(new LdPrefetchTrainBundle())
883
884    // hardware prefetch to l1 cache req
885    val prefetch_req = Flipped(ValidIO(new L1PrefetchReq))
886
887    // load to load fast path
888    val fastpathOut = Output(new LoadToLoadIO)
889    val fastpathIn = Input(new LoadToLoadIO)
890    val loadFastMatch = Input(Bool())
891    val loadFastImm = Input(UInt(12.W))
892
893    // rs feedback
894    val feedbackFast = ValidIO(new RSFeedback) // stage 2
895    val feedbackSlow = ValidIO(new RSFeedback) // stage 3
896
897    // load ecc
898    val s3_delayedLoadError = Output(Bool()) // load ecc error
899    // Note that io.s3_delayed_load_error and io.lsq.s3_delayed_load_error is different
900
901    // load unit ctrl
902    val csrCtrl = Flipped(new CustomCSRCtrlIO)
903
904    val reExecuteQuery = Flipped(Vec(StorePipelineWidth, Valid(new LoadReExecuteQueryIO)))    // load replay
905    val replay = Flipped(Decoupled(new LsPipelineBundle))
906    val debug_ls = Output(new DebugLsInfoBundle)
907    val s2IsPointerChasing = Output(Bool()) // provide right pc for hw prefetch
908    val lqReplayFull = Input(Bool())
909
910    // Load fast replay path
911    val fastReplayIn = Flipped(Decoupled(new LqWriteBundle))
912    val fastReplayOut = Decoupled(new LqWriteBundle)
913  })
914
915  val load_s0 = Module(new LoadUnit_S0)
916  val load_s1 = Module(new LoadUnit_S1)
917  val load_s2 = Module(new LoadUnit_S2)
918
919  dontTouch(load_s0.io)
920  dontTouch(load_s1.io)
921  dontTouch(load_s2.io)
922
923  // load s0
924  load_s0.io.in <> io.loadIn
925  load_s0.io.dtlbReq <> io.tlb.req
926  load_s0.io.dcacheReq <> io.dcache.req
927  load_s0.io.s0_kill := false.B
928  load_s0.io.replay <> io.replay
929  // hareware prefetch to l1
930  load_s0.io.prefetch_in <> io.prefetch_req
931  load_s0.io.fastReplay <> io.fastReplayIn
932
933  // we try pointerchasing if lfsrc_l2lForward_select condition is satisfied
934  val s0_tryPointerChasing = load_s0.io.l2lForward_select
935  val s0_pointerChasingVAddr = io.fastpathIn.data(5, 0) +& io.loadFastImm(5, 0)
936  load_s0.io.fastpath.valid := io.fastpathIn.valid
937  load_s0.io.fastpath.data := Cat(io.fastpathIn.data(XLEN-1, 6), s0_pointerChasingVAddr(5,0))
938
939  val s1_data = PipelineConnect(load_s0.io.out, load_s1.io.in, true.B,
940    load_s0.io.out.bits.uop.robIdx.needFlush(io.redirect) && !s0_tryPointerChasing).get
941
942  // load s1
943  // update s1_kill when any source has valid request
944  load_s1.io.s1_kill := RegEnable(load_s0.io.s0_kill, false.B, io.loadIn.valid || io.replay.valid || io.fastpathIn.valid || load_s0.io.fastReplay.valid)
945  io.tlb.req_kill := load_s1.io.s1_kill
946  load_s1.io.dtlbResp <> io.tlb.resp
947  load_s1.io.lsuPAddr <> io.dcache.s1_paddr_dup_lsu
948  load_s1.io.dcachePAddr <> io.dcache.s1_paddr_dup_dcache
949  load_s1.io.dcacheKill <> io.dcache.s1_kill
950  load_s1.io.sbuffer <> io.sbuffer
951  load_s1.io.lsq <> io.lsq.forward
952  load_s1.io.csrCtrl <> io.csrCtrl
953  load_s1.io.reExecuteQuery := io.reExecuteQuery
954
955  // when S0 has opportunity to try pointerchasing, make sure it truely goes to S1
956  // which is S0's out is ready and dcache is ready
957  val s0_doTryPointerChasing = s0_tryPointerChasing && load_s0.io.out.ready && load_s0.io.dcacheReq.ready
958  val s1_tryPointerChasing = RegNext(s0_doTryPointerChasing, false.B)
959  val s1_pointerChasingVAddr = RegEnable(s0_pointerChasingVAddr, s0_doTryPointerChasing)
960  val cancelPointerChasing = WireInit(false.B)
961  if (EnableLoadToLoadForward) {
962    // Sometimes, we need to cancel the load-load forwarding.
963    // These can be put at S0 if timing is bad at S1.
964    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
965    val addressMisMatch = s1_pointerChasingVAddr(6) || RegEnable(io.loadFastImm(11, 6).orR, s0_doTryPointerChasing)
966    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
967    val addressNotAligned = s1_pointerChasingVAddr(2, 0).orR
968    val fuOpTypeIsNotLd = io.loadIn.bits.uop.fuOpType =/= LSUOpType.ld
969    // Case 2: this is not a valid load-load pair
970    val notFastMatch = RegEnable(!io.loadFastMatch, s0_tryPointerChasing)
971    // Case 3: this load-load uop is cancelled
972    val isCancelled = !io.loadIn.valid
973    when (s1_tryPointerChasing) {
974      cancelPointerChasing := addressMisMatch || addressNotAligned || fuOpTypeIsNotLd || notFastMatch || isCancelled
975      load_s1.io.in.bits.uop := io.loadIn.bits.uop
976      val spec_vaddr = s1_data.vaddr
977      val vaddr = Cat(spec_vaddr(VAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W))
978      load_s1.io.in.bits.vaddr := vaddr
979      load_s1.io.in.bits.rsIdx := io.loadIn.bits.iqIdx
980      load_s1.io.in.bits.isFirstIssue := io.loadIn.bits.isFirstIssue
981      // We need to replace vaddr(5, 3).
982      val spec_paddr = io.tlb.resp.bits.paddr(0)
983      load_s1.io.dtlbResp.bits.paddr.foreach(_ := Cat(spec_paddr(PAddrBits - 1, 6), s1_pointerChasingVAddr(5, 3), 0.U(3.W)))
984      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
985      load_s1.io.in.bits.uop.debugInfo.tlbFirstReqTime := GTimer()
986      load_s1.io.in.bits.uop.debugInfo.tlbRespTime := GTimer()
987    }
988    when (cancelPointerChasing) {
989      load_s1.io.s1_kill := true.B
990    }.otherwise {
991      load_s0.io.s0_kill := s1_tryPointerChasing && !io.replay.fire && !load_s0.io.fastReplay.fire
992      when (s1_tryPointerChasing) {
993        io.loadIn.ready := true.B
994      }
995    }
996
997    XSPerfAccumulate("load_to_load_forward", s1_tryPointerChasing && !cancelPointerChasing)
998    XSPerfAccumulate("load_to_load_forward_try", s1_tryPointerChasing)
999    XSPerfAccumulate("load_to_load_forward_fail", cancelPointerChasing)
1000    XSPerfAccumulate("load_to_load_forward_fail_cancelled", cancelPointerChasing && isCancelled)
1001    XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", cancelPointerChasing && !isCancelled && notFastMatch)
1002    XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",
1003      cancelPointerChasing && !isCancelled && !notFastMatch && fuOpTypeIsNotLd)
1004    XSPerfAccumulate("load_to_load_forward_fail_addr_align",
1005      cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && addressNotAligned)
1006    XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",
1007      cancelPointerChasing && !isCancelled && !notFastMatch && !fuOpTypeIsNotLd && !addressNotAligned && addressMisMatch)
1008  }
1009  PipelineConnect(load_s1.io.out, load_s2.io.in, true.B,
1010    load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect) || cancelPointerChasing)
1011
1012  val (forward_D, forwardData_D) = io.tlDchannel.forward(load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel, load_s1.io.out.bits.mshrid, load_s1.io.out.bits.paddr)
1013
1014  io.forward_mshr.valid := load_s1.io.out.valid && load_s1.io.out.bits.forward_tlDchannel
1015  io.forward_mshr.mshrid := load_s1.io.out.bits.mshrid
1016  io.forward_mshr.paddr := load_s1.io.out.bits.paddr
1017  val (forward_result_valid, forward_mshr, forwardData_mshr) = io.forward_mshr.forward()
1018
1019  XSPerfAccumulate("successfully_forward_channel_D", forward_D && forward_result_valid)
1020  XSPerfAccumulate("successfully_forward_mshr", forward_mshr && forward_result_valid)
1021
1022  // load s2
1023  load_s2.io.redirect <> io.redirect
1024  load_s2.io.forward_D := forward_D
1025  load_s2.io.forwardData_D := forwardData_D
1026  load_s2.io.forward_result_valid := forward_result_valid
1027  load_s2.io.dcacheBankConflict <> io.dcache.s2_bank_conflict
1028  load_s2.io.forward_mshr := forward_mshr
1029  load_s2.io.forwardData_mshr := forwardData_mshr
1030  io.s2IsPointerChasing := RegEnable(s1_tryPointerChasing && !cancelPointerChasing, load_s1.io.out.fire)
1031  io.prefetch_train.bits.fromLsPipelineBundle(load_s2.io.in.bits)
1032  // override miss bit
1033  io.prefetch_train.bits.miss := io.dcache.resp.bits.miss
1034  io.prefetch_train.bits.meta_prefetch := io.dcache.resp.bits.meta_prefetch
1035  io.prefetch_train.bits.meta_access := io.dcache.resp.bits.meta_access
1036  io.prefetch_train.valid := load_s2.io.in.fire && !load_s2.io.out.bits.mmio && !load_s2.io.in.bits.tlbMiss
1037  io.dcache.s2_kill := load_s2.io.dcache_kill // to kill mmio resp which are redirected
1038  if (env.FPGAPlatform)
1039    io.dcache.s2_pc := DontCare
1040  else
1041    io.dcache.s2_pc := load_s2.io.out.bits.uop.pc
1042  load_s2.io.dcacheResp <> io.dcache.resp
1043  load_s2.io.pmpResp <> io.pmp
1044  load_s2.io.static_pm := RegNext(io.tlb.resp.bits.static_pm)
1045  load_s2.io.lsq.forwardData <> io.lsq.forward.forwardData
1046  load_s2.io.lsq.forwardMask <> io.lsq.forward.forwardMask
1047  load_s2.io.lsq.forwardMaskFast <> io.lsq.forward.forwardMaskFast // should not be used in load_s2
1048  load_s2.io.lsq.dataInvalid <> io.lsq.forward.dataInvalid
1049  load_s2.io.lsq.matchInvalid <> io.lsq.forward.matchInvalid
1050  load_s2.io.lsq.addrInvalid <> io.lsq.forward.addrInvalid
1051  load_s2.io.sbuffer.forwardData <> io.sbuffer.forwardData
1052  load_s2.io.sbuffer.forwardMask <> io.sbuffer.forwardMask
1053  load_s2.io.sbuffer.forwardMaskFast <> io.sbuffer.forwardMaskFast // should not be used in load_s2
1054  load_s2.io.sbuffer.dataInvalid <> io.sbuffer.dataInvalid // always false
1055  load_s2.io.sbuffer.matchInvalid <> io.sbuffer.matchInvalid
1056  load_s2.io.sbuffer.addrInvalid := DontCare // useless
1057  load_s2.io.dataInvalidSqIdx <> io.lsq.forward.dataInvalidSqIdx // provide dataInvalidSqIdx to make wakeup faster
1058  load_s2.io.addrInvalidSqIdx <> io.lsq.forward.addrInvalidSqIdx // provide addrInvalidSqIdx to make wakeup faster
1059  load_s2.io.csrCtrl <> io.csrCtrl
1060  load_s2.io.sentFastUop := io.fastUop.valid
1061  load_s2.io.reExecuteQuery := io.reExecuteQuery
1062  load_s2.io.loadLoadViolationQueryReq <> io.lsq.loadLoadViolationQuery.req
1063  load_s2.io.storeLoadViolationQueryReq <> io.lsq.storeLoadViolationQuery.req
1064  load_s2.io.feedbackFast <> io.feedbackFast
1065  load_s2.io.lqReplayFull <> io.lqReplayFull
1066
1067  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
1068  val sqIdxMaskReg = RegNext(UIntToMask(load_s0.io.s0_sqIdx.value, StoreQueueSize))
1069  // to enable load-load, sqIdxMask must be calculated based on loadIn.uop
1070  // If the timing here is not OK, load-load forwarding has to be disabled.
1071  // Or we calculate sqIdxMask at RS??
1072  io.lsq.forward.sqIdxMask := sqIdxMaskReg
1073  if (EnableLoadToLoadForward) {
1074    when (s1_tryPointerChasing) {
1075      io.lsq.forward.sqIdxMask := UIntToMask(io.loadIn.bits.uop.sqIdx.value, StoreQueueSize)
1076    }
1077  }
1078
1079  // // use s2_hit_way to select data received in s1
1080  // load_s2.io.dcacheResp.bits.data := Mux1H(RegNext(io.dcache.s1_hit_way), RegNext(io.dcache.s1_data))
1081  // assert(load_s2.io.dcacheResp.bits.data === io.dcache.resp.bits.data)
1082
1083  // now io.fastUop.valid is sent to RS in load_s2
1084  // val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr)
1085  // val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side
1086
1087  // never fast wakeup
1088  val forward_D_or_mshr_valid = forward_result_valid && (forward_D || forward_mshr)
1089  val s2_dcache_hit = io.dcache.s2_hit || forward_D_or_mshr_valid // dcache hit dup in lsu side
1090
1091  io.fastUop.valid := RegNext(
1092      !io.dcache.s1_disable_fast_wakeup &&  // load fast wakeup should be disabled when dcache data read is not ready
1093      load_s1.io.in.valid && // valid load request
1094      !load_s1.io.s1_kill && // killed by load-load forwarding
1095      !load_s1.io.dtlbResp.bits.fast_miss && // not mmio or tlb miss, pf / af not included here
1096      !io.lsq.forward.dataInvalidFast // forward failed
1097    ) &&
1098    !RegNext(load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) &&
1099    (load_s2.io.in.valid && s2_dcache_hit && !load_s2.io.out.bits.replayInfo.needReplay())
1100  io.fastUop.bits := RegNext(load_s1.io.out.bits.uop)
1101
1102  XSDebug(load_s0.io.out.valid,
1103    p"S0: pc ${Hexadecimal(load_s0.io.out.bits.uop.pc)}, lId ${Hexadecimal(load_s0.io.out.bits.uop.lqIdx.asUInt)}, " +
1104    p"vaddr ${Hexadecimal(load_s0.io.out.bits.vaddr)}, mask ${Hexadecimal(load_s0.io.out.bits.mask)}\n")
1105  XSDebug(load_s1.io.out.valid,
1106    p"S1: pc ${Hexadecimal(load_s1.io.out.bits.uop.pc)}, lId ${Hexadecimal(load_s1.io.out.bits.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
1107    p"paddr ${Hexadecimal(load_s1.io.out.bits.paddr)}, mmio ${load_s1.io.out.bits.mmio}\n")
1108
1109  // load s2
1110  load_s2.io.out.ready := true.B
1111  val s2_loadOutValid = load_s2.io.out.valid
1112  // generate duplicated load queue data wen
1113  val s2_loadValidVec = RegInit(0.U(6.W))
1114  val s2_loadLeftFire = load_s1.io.out.valid && load_s2.io.in.ready
1115  // val write_lq_safe = load_s2.io.write_lq_safe
1116  s2_loadValidVec := 0x0.U(6.W)
1117  when (s2_loadLeftFire && !load_s1.io.out.bits.isHWPrefetch) { s2_loadValidVec := 0x3f.U(6.W) } // TODO: refactor me
1118  when (load_s1.io.out.bits.uop.robIdx.needFlush(io.redirect)) { s2_loadValidVec := 0x0.U(6.W) }
1119  assert(RegNext((load_s2.io.in.valid === s2_loadValidVec(0)) || RegNext(load_s1.io.out.bits.isHWPrefetch)))
1120
1121  // load s3
1122  // writeback to LSQ
1123  // Current dcache use MSHR
1124  // Load queue will be updated at s2 for both hit/miss int/fp load
1125  val s3_loadOutBits = RegEnable(load_s2.io.out.bits, s2_loadOutValid)
1126  val s3_loadOutValid = RegNext(s2_loadOutValid) && !RegNext(load_s2.io.out.bits.uop.robIdx.needFlush(io.redirect))
1127  val s3_fast_replay = WireInit(false.B)
1128  io.lsq.loadIn.valid := s3_loadOutValid && (!s3_fast_replay || !io.fastReplayOut.ready)
1129  io.lsq.loadIn.bits := s3_loadOutBits
1130
1131  // s3 load fast replay
1132  io.fastReplayOut.valid := s3_loadOutValid && s3_fast_replay && !s3_loadOutBits.uop.robIdx.needFlush(io.redirect)
1133  io.fastReplayOut.bits := s3_loadOutBits
1134
1135
1136  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1137
1138  // make chisel happy
1139  val s3_loadValidVec = Reg(UInt(6.W))
1140  s3_loadValidVec := s2_loadValidVec
1141  io.lsq.loadIn.bits.lqDataWenDup := s3_loadValidVec.asBools
1142
1143  // s2_dcache_require_replay signal will be RegNexted, then used in s3
1144  val s3_dcacheRequireReplay = RegNext(load_s2.io.s2_dcache_require_replay)
1145  val s3_delayedLoadError =
1146    if (EnableAccurateLoadError) {
1147      io.dcache.resp.bits.error_delayed && RegNext(io.csrCtrl.cache_error_enable)
1148    } else {
1149      WireInit(false.B)
1150    }
1151  val s3_canReplayFromFetch = RegNext(load_s2.io.s2_can_replay_from_fetch)
1152  io.s3_delayedLoadError := false.B // s3_delayedLoadError
1153  io.lsq.loadIn.bits.dcacheRequireReplay := s3_dcacheRequireReplay
1154
1155
1156  val s3_vpMatchInvalid = RegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid)
1157  val s3_ldld_replayFromFetch =
1158    io.lsq.loadLoadViolationQuery.resp.valid &&
1159    io.lsq.loadLoadViolationQuery.resp.bits.replayFromFetch &&
1160    RegNext(io.csrCtrl.ldld_vio_check_enable)
1161
1162  // write to rob and writeback bus
1163  val s3_replayInfo = s3_loadOutBits.replayInfo
1164  val s3_replayInst = s3_vpMatchInvalid || s3_ldld_replayFromFetch
1165  val s3_selReplayCause = PriorityEncoderOH(s3_replayInfo.cause.asUInt)
1166  dontTouch(s3_selReplayCause) // for debug
1167  val s3_forceReplay = s3_selReplayCause(LoadReplayCauses.schedError) ||
1168                       s3_selReplayCause(LoadReplayCauses.tlbMiss) ||
1169                       s3_selReplayCause(LoadReplayCauses.waitStore)
1170
1171  val s3_exception = ExceptionNO.selectByFu(s3_loadOutBits.uop.exceptionVec, LduCfg).asUInt.orR
1172  when ((s3_exception || s3_delayedLoadError || s3_replayInst) && !s3_forceReplay) {
1173    io.lsq.loadIn.bits.replayInfo.cause := 0.U.asTypeOf(s3_replayInfo.cause.cloneType)
1174  } .otherwise {
1175    io.lsq.loadIn.bits.replayInfo.cause := VecInit(s3_selReplayCause.asBools)
1176  }
1177  dontTouch(io.lsq.loadIn.bits.replayInfo.cause)
1178
1179
1180
1181  // Int load, if hit, will be writebacked at s2
1182  val hitLoadOut = Wire(Valid(new MemExuOutput))
1183  hitLoadOut.valid := s3_loadOutValid && !io.lsq.loadIn.bits.replayInfo.needReplay() && !s3_loadOutBits.mmio
1184  hitLoadOut.bits.uop := s3_loadOutBits.uop
1185  hitLoadOut.bits.uop.exceptionVec(loadAccessFault) := s3_delayedLoadError && !s3_loadOutBits.tlbMiss  ||
1186                                                          s3_loadOutBits.uop.exceptionVec(loadAccessFault)
1187  hitLoadOut.bits.uop.replayInst := s3_replayInst
1188  hitLoadOut.bits.data := s3_loadOutBits.data
1189  hitLoadOut.bits.debug.isMMIO := s3_loadOutBits.mmio
1190  hitLoadOut.bits.debug.isPerfCnt := false.B
1191  hitLoadOut.bits.debug.paddr := s3_loadOutBits.paddr
1192  hitLoadOut.bits.debug.vaddr := s3_loadOutBits.vaddr
1193
1194  when (s3_forceReplay) {
1195    hitLoadOut.bits.uop.exceptionVec := 0.U.asTypeOf(s3_loadOutBits.uop.exceptionVec.cloneType)
1196  }
1197
1198  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1199
1200  io.lsq.loadIn.bits.uop := hitLoadOut.bits.uop
1201
1202  val s3_needRelease = s3_exception || io.lsq.loadIn.bits.replayInfo.needReplay()
1203  io.lsq.loadLoadViolationQuery.preReq := load_s1.io.out.valid
1204  io.lsq.loadLoadViolationQuery.release := s3_needRelease
1205  io.lsq.storeLoadViolationQuery.preReq := load_s1.io.out.valid
1206  io.lsq.storeLoadViolationQuery.release := s3_needRelease
1207
1208  // feedback slow
1209  s3_fast_replay := RegNext(load_s2.io.s2_dcache_require_fast_replay)  && !s3_exception
1210  val s3_need_feedback = !s3_loadOutBits.isLoadReplay && !(s3_fast_replay && io.fastReplayOut.ready)
1211
1212  //
1213  io.feedbackSlow.valid := s3_loadOutValid && !s3_loadOutBits.uop.robIdx.needFlush(io.redirect) && s3_need_feedback
1214  io.feedbackSlow.bits.hit := !io.lsq.loadIn.bits.replayInfo.needReplay() || io.lsq.loadIn.ready
1215  io.feedbackSlow.bits.flushState := s3_loadOutBits.ptwBack
1216  io.feedbackSlow.bits.rsIdx := s3_loadOutBits.rsIdx
1217  io.feedbackSlow.bits.sourceType := RSFeedbackType.lrqFull
1218  io.feedbackSlow.bits.dataInvalidSqIdx := DontCare
1219
1220  val s3_loadWbMeta = Mux(hitLoadOut.valid, hitLoadOut.bits, io.lsq.loadOut.bits)
1221  // data from load queue refill
1222  val s3_loadDataFromLQ = io.lsq.ldRawData
1223  val s3_rdataLQ = s3_loadDataFromLQ.mergedData()
1224  val s3_rdataSelLQ = LookupTree(s3_loadDataFromLQ.addrOffset, List(
1225    "b000".U -> s3_rdataLQ(63,  0),
1226    "b001".U -> s3_rdataLQ(63,  8),
1227    "b010".U -> s3_rdataLQ(63, 16),
1228    "b011".U -> s3_rdataLQ(63, 24),
1229    "b100".U -> s3_rdataLQ(63, 32),
1230    "b101".U -> s3_rdataLQ(63, 40),
1231    "b110".U -> s3_rdataLQ(63, 48),
1232    "b111".U -> s3_rdataLQ(63, 56)
1233  ))
1234  val s3_rdataPartialLoadLQ = rdataHelper(s3_loadDataFromLQ.uop, s3_rdataSelLQ)
1235
1236  // data from dcache hit
1237  val s3_loadDataFromDcache = load_s2.io.loadDataFromDcache
1238  val s3_rdataDcache = s3_loadDataFromDcache.mergedData()
1239  val s3_rdataSelDcache = LookupTree(s3_loadDataFromDcache.addrOffset, List(
1240    "b000".U -> s3_rdataDcache(63,  0),
1241    "b001".U -> s3_rdataDcache(63,  8),
1242    "b010".U -> s3_rdataDcache(63, 16),
1243    "b011".U -> s3_rdataDcache(63, 24),
1244    "b100".U -> s3_rdataDcache(63, 32),
1245    "b101".U -> s3_rdataDcache(63, 40),
1246    "b110".U -> s3_rdataDcache(63, 48),
1247    "b111".U -> s3_rdataDcache(63, 56)
1248  ))
1249  val s3_rdataPartialLoadDcache = rdataHelper(s3_loadDataFromDcache.uop, s3_rdataSelDcache)
1250
1251  // FIXME: add 1 cycle delay ?
1252  io.loadOut.bits := s3_loadWbMeta
1253  io.loadOut.bits.data := Mux(hitLoadOut.valid, s3_rdataPartialLoadDcache, s3_rdataPartialLoadLQ)
1254  io.loadOut.valid := hitLoadOut.valid && !hitLoadOut.bits.uop.robIdx.needFlush(io.redirect) ||
1255                    io.lsq.loadOut.valid && !io.lsq.loadOut.bits.uop.robIdx.needFlush(io.redirect) && !hitLoadOut.valid
1256
1257  io.lsq.loadOut.ready := !hitLoadOut.valid
1258
1259  // fast load to load forward
1260  io.fastpathOut.valid := hitLoadOut.valid // for debug only
1261  io.fastpathOut.data := s3_loadDataFromDcache.mergedData() // fastpath is for ld only
1262
1263   // trigger
1264  val lastValidData = RegNext(RegEnable(io.loadOut.bits.data, io.loadOut.fire))
1265  val hitLoadAddrTriggerHitVec = Wire(Vec(3, Bool()))
1266  val lqLoadAddrTriggerHitVec = io.lsq.trigger.lqLoadAddrTriggerHitVec
1267  (0 until 3).map{i => {
1268    val tdata2 = RegNext(io.trigger(i).tdata2)
1269    val matchType = RegNext(io.trigger(i).matchType)
1270    val tEnable = RegNext(io.trigger(i).tEnable)
1271
1272    hitLoadAddrTriggerHitVec(i) := TriggerCmp(RegNext(load_s2.io.out.bits.vaddr), tdata2, matchType, tEnable)
1273    io.trigger(i).addrHit := Mux(hitLoadOut.valid, hitLoadAddrTriggerHitVec(i), lqLoadAddrTriggerHitVec(i))
1274    io.trigger(i).lastDataHit := TriggerCmp(lastValidData, tdata2, matchType, tEnable)
1275  }}
1276  io.lsq.trigger.hitLoadAddrTriggerHitVec := hitLoadAddrTriggerHitVec
1277
1278  // FIXME: please move this part to LoadQueueReplay
1279  io.debug_ls := DontCare
1280  // io.debug_ls.s1.isBankConflict := load_s1.io.in.fire && (!load_s1.io.dcacheKill && load_s1.io.dcacheBankConflict)
1281  // io.debug_ls.s1.isLoadToLoadForward := load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing
1282  // io.debug_ls.s1.isTlbFirstMiss := io.tlb.resp.valid && io.tlb.resp.bits.miss && io.tlb.resp.bits.debug.isFirstIssue
1283  // io.debug_ls.s1.isReplayFast := io.lsq.replayFast.valid && io.lsq.replayFast.needreplay
1284  // io.debug_ls.s1_robIdx := load_s1.io.in.bits.uop.robIdx.value
1285  // // s2
1286  // io.debug_ls.s2.isDcacheFirstMiss := load_s2.io.in.fire && load_s2.io.in.bits.isFirstIssue && load_s2.io.dcacheResp.bits.miss
1287  // io.debug_ls.s2.isForwardFail := load_s2.io.in.fire && load_s2.io.s2_forward_fail
1288  // io.debug_ls.s2.isReplaySlow := io.lsq.replaySlow.valid && io.lsq.replaySlow.needreplay
1289  // io.debug_ls.s2.isLoadReplayTLBMiss := io.lsq.replaySlow.valid && !io.lsq.replaySlow.tlb_hited
1290  // io.debug_ls.s2.isLoadReplayCacheMiss := io.lsq.replaySlow.valid && !io.lsq.replaySlow.cache_hited
1291  // io.debug_ls.replayCnt := DontCare
1292  // io.debug_ls.s2_robIdx := load_s2.io.in.bits.uop.robIdx.value
1293
1294  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1295  // hardware performance counter
1296  val perfEvents = Seq(
1297    ("load_s0_in_fire         ", load_s0.io.in.fire                                                                                                              ),
1298    ("load_to_load_forward    ", load_s1.io.out.valid && s1_tryPointerChasing && !cancelPointerChasing                                                           ),
1299    ("stall_dcache            ", load_s0.io.out.valid && load_s0.io.out.ready && !load_s0.io.dcacheReq.ready                                                     ),
1300    ("load_s1_in_fire         ", load_s1.io.in.fire                                                                                                              ),
1301    ("load_s1_tlb_miss        ", load_s1.io.in.fire && load_s1.io.dtlbResp.bits.miss                                                                             ),
1302    ("load_s2_in_fire         ", load_s2.io.in.fire                                                                                                              ),
1303    ("load_s2_dcache_miss     ", load_s2.io.in.fire && load_s2.io.dcacheResp.bits.miss                                                                           ),
1304  )
1305  generatePerfEvent()
1306
1307  when(io.loadOut.fire){
1308    XSDebug("loadOut %x\n", io.loadOut.bits.uop.pc)
1309  }
1310}
1311