xref: /XiangShan/src/main/scala/xiangshan/mem/pipeline/LoadUnit.scala (revision 1bc48dd1fa0af361fd194c65bad3b86349ec2903)
1/***************************************************************************************
2* Copyright (c) 2020-2021 Institute of Computing Technology, Chinese Academy of Sciences
3* Copyright (c) 2020-2021 Peng Cheng Laboratory
4*
5* XiangShan is licensed under Mulan PSL v2.
6* You can use this software according to the terms and conditions of the Mulan PSL v2.
7* You may obtain a copy of Mulan PSL v2 at:
8*          http://license.coscl.org.cn/MulanPSL2
9*
10* THIS SOFTWARE IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND,
11* EITHER EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO NON-INFRINGEMENT,
12* MERCHANTABILITY OR FIT FOR A PARTICULAR PURPOSE.
13*
14* See the Mulan PSL v2 for more details.
15***************************************************************************************/
16
17package xiangshan.mem
18
19import org.chipsalliance.cde.config.Parameters
20import chisel3._
21import chisel3.util._
22import utils._
23import utility._
24import xiangshan.ExceptionNO._
25import xiangshan._
26import xiangshan.backend.Bundles.{DynInst, MemExuInput, MemExuOutput}
27import xiangshan.backend.fu.PMPRespBundle
28import xiangshan.backend.fu.FuConfig._
29import xiangshan.backend.ctrlblock.{DebugLsInfoBundle, LsTopdownInfo}
30import xiangshan.backend.rob.RobPtr
31import xiangshan.backend.ctrlblock.DebugLsInfoBundle
32import xiangshan.backend.fu.NewCSR._
33import xiangshan.backend.fu.util.SdtrigExt
34import xiangshan.cache._
35import xiangshan.cache.wpu.ReplayCarry
36import xiangshan.cache.mmu._
37import xiangshan.mem.mdp._
38
39class LoadToLsqReplayIO(implicit p: Parameters) extends XSBundle
40  with HasDCacheParameters
41  with HasTlbConst
42{
43  // mshr refill index
44  val mshr_id         = UInt(log2Up(cfg.nMissEntries).W)
45  // get full data from store queue and sbuffer
46  val full_fwd        = Bool()
47  // wait for data from store inst's store queue index
48  val data_inv_sq_idx = new SqPtr
49  // wait for address from store queue index
50  val addr_inv_sq_idx = new SqPtr
51  // replay carry
52  val rep_carry       = new ReplayCarry(nWays)
53  // data in last beat
54  val last_beat       = Bool()
55  // replay cause
56  val cause           = Vec(LoadReplayCauses.allCauses, Bool())
57  // performance debug information
58  val debug           = new PerfDebugInfo
59  // tlb hint
60  val tlb_id          = UInt(log2Up(loadfiltersize).W)
61  val tlb_full        = Bool()
62
63  // alias
64  def mem_amb       = cause(LoadReplayCauses.C_MA)
65  def tlb_miss      = cause(LoadReplayCauses.C_TM)
66  def fwd_fail      = cause(LoadReplayCauses.C_FF)
67  def dcache_rep    = cause(LoadReplayCauses.C_DR)
68  def dcache_miss   = cause(LoadReplayCauses.C_DM)
69  def wpu_fail      = cause(LoadReplayCauses.C_WF)
70  def bank_conflict = cause(LoadReplayCauses.C_BC)
71  def rar_nack      = cause(LoadReplayCauses.C_RAR)
72  def raw_nack      = cause(LoadReplayCauses.C_RAW)
73  def nuke          = cause(LoadReplayCauses.C_NK)
74  def need_rep      = cause.asUInt.orR
75}
76
77
78class LoadToLsqIO(implicit p: Parameters) extends XSBundle {
79  val ldin            = DecoupledIO(new LqWriteBundle)
80  val uncache         = Flipped(DecoupledIO(new MemExuOutput))
81  val ld_raw_data     = Input(new LoadDataFromLQBundle)
82  val forward         = new PipeLoadForwardQueryIO
83  val stld_nuke_query = new LoadNukeQueryIO
84  val ldld_nuke_query = new LoadNukeQueryIO
85}
86
87class LoadToLoadIO(implicit p: Parameters) extends XSBundle {
88  val valid      = Bool()
89  val data       = UInt(XLEN.W) // load to load fast path is limited to ld (64 bit) used as vaddr src1 only
90  val dly_ld_err = Bool()
91}
92
93class LoadUnitTriggerIO(implicit p: Parameters) extends XSBundle {
94  val tdata2      = Input(UInt(64.W))
95  val matchType   = Input(UInt(2.W))
96  val tEnable     = Input(Bool()) // timing is calculated before this
97  val addrHit     = Output(Bool())
98}
99
100class LoadUnit(implicit p: Parameters) extends XSModule
101  with HasLoadHelper
102  with HasPerfEvents
103  with HasDCacheParameters
104  with HasCircularQueuePtrHelper
105  with HasVLSUParameters
106  with SdtrigExt
107{
108  val io = IO(new Bundle() {
109    // control
110    val redirect      = Flipped(ValidIO(new Redirect))
111    val csrCtrl       = Flipped(new CustomCSRCtrlIO)
112
113    // int issue path
114    val ldin          = Flipped(Decoupled(new MemExuInput))
115    val ldout         = Decoupled(new MemExuOutput)
116
117    // vec issue path
118    val vecldin = Flipped(Decoupled(new VecPipeBundle))
119    val vecldout = Decoupled(new VecPipelineFeedbackIO(isVStore = false))
120
121    // misalignBuffer issue path
122    val misalign_ldin = Flipped(Decoupled(new LsPipelineBundle))
123    val misalign_ldout = Valid(new LqWriteBundle)
124
125    // data path
126    val tlb           = new TlbRequestIO(2)
127    val pmp           = Flipped(new PMPRespBundle()) // arrive same to tlb now
128    val dcache        = new DCacheLoadIO
129    val sbuffer       = new LoadForwardQueryIO
130    val lsq           = new LoadToLsqIO
131    val tl_d_channel  = Input(new DcacheToLduForwardIO)
132    val forward_mshr  = Flipped(new LduToMissqueueForwardIO)
133   // val refill        = Flipped(ValidIO(new Refill))
134    val l2_hint       = Input(Valid(new L2ToL1Hint))
135    val tlb_hint      = Flipped(new TlbHintReq)
136    // fast wakeup
137    // TODO: implement vector fast wakeup
138    val fast_uop = ValidIO(new DynInst) // early wakeup signal generated in load_s1, send to RS in load_s2
139
140    // trigger
141    val fromCsrTrigger = Input(new CsrTriggerBundle)
142
143    // prefetch
144    val prefetch_train            = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to sms
145    val prefetch_train_l1         = ValidIO(new LdPrefetchTrainBundle()) // provide prefetch info to stream & stride
146    // speculative for gated control
147    val s1_prefetch_spec = Output(Bool())
148    val s2_prefetch_spec = Output(Bool())
149
150    val prefetch_req              = Flipped(ValidIO(new L1PrefetchReq)) // hardware prefetch to l1 cache req
151    val canAcceptLowConfPrefetch  = Output(Bool())
152    val canAcceptHighConfPrefetch = Output(Bool())
153
154    // ifetchPrefetch
155    val ifetchPrefetch = ValidIO(new SoftIfetchPrefetchBundle)
156
157    // load to load fast path
158    val l2l_fwd_in    = Input(new LoadToLoadIO)
159    val l2l_fwd_out   = Output(new LoadToLoadIO)
160
161    val ld_fast_match    = Input(Bool())
162    val ld_fast_fuOpType = Input(UInt())
163    val ld_fast_imm      = Input(UInt(12.W))
164
165    // rs feedback
166    val wakeup = ValidIO(new DynInst)
167    val feedback_fast = ValidIO(new RSFeedback) // stage 2
168    val feedback_slow = ValidIO(new RSFeedback) // stage 3
169    val ldCancel = Output(new LoadCancelIO()) // use to cancel the uops waked by this load, and cancel load
170
171    // load ecc error
172    val s3_dly_ld_err = Output(Bool()) // Note that io.s3_dly_ld_err and io.lsq.s3_dly_ld_err is different
173
174    // schedule error query
175    val stld_nuke_query = Flipped(Vec(StorePipelineWidth, Valid(new StoreNukeQueryIO)))
176
177    // queue-based replay
178    val replay       = Flipped(Decoupled(new LsPipelineBundle))
179    val lq_rep_full  = Input(Bool())
180
181    // misc
182    val s2_ptr_chasing = Output(Bool()) // provide right pc for hw prefetch
183
184    // Load fast replay path
185    val fast_rep_in  = Flipped(Decoupled(new LqWriteBundle))
186    val fast_rep_out = Decoupled(new LqWriteBundle)
187
188    // to misalign buffer
189    val misalign_buf = Valid(new LqWriteBundle)
190
191    // Load RAR rollback
192    val rollback = Valid(new Redirect)
193
194    // perf
195    val debug_ls         = Output(new DebugLsInfoBundle)
196    val lsTopdownInfo    = Output(new LsTopdownInfo)
197    val correctMissTrain = Input(Bool())
198  })
199
200  val s1_ready, s2_ready, s3_ready = WireInit(false.B)
201
202  // Pipeline
203  // --------------------------------------------------------------------------------
204  // stage 0
205  // --------------------------------------------------------------------------------
206  // generate addr, use addr to query DCache and DTLB
207  val s0_valid         = Wire(Bool())
208  val s0_mmio_select   = Wire(Bool())
209  val s0_kill          = Wire(Bool())
210  val s0_can_go        = s1_ready
211  val s0_fire          = s0_valid && s0_can_go
212  val s0_mmio_fire     = s0_mmio_select && s0_can_go
213  val s0_out           = Wire(new LqWriteBundle)
214  val s0_tlb_valid     = Wire(Bool())
215  val s0_tlb_hlv       = Wire(Bool())
216  val s0_tlb_hlvx      = Wire(Bool())
217  val s0_tlb_vaddr     = Wire(UInt(VAddrBits.W))
218  val s0_tlb_fullva    = Wire(UInt(XLEN.W))
219  val s0_dcache_vaddr  = Wire(UInt(VAddrBits.W))
220
221  // flow source bundle
222  class FlowSource extends Bundle {
223    val vaddr         = UInt(VAddrBits.W)
224    val mask          = UInt((VLEN/8).W)
225    val uop           = new DynInst
226    val try_l2l       = Bool()
227    val has_rob_entry = Bool()
228    val rep_carry     = new ReplayCarry(nWays)
229    val mshrid        = UInt(log2Up(cfg.nMissEntries).W)
230    val isFirstIssue  = Bool()
231    val fast_rep      = Bool()
232    val ld_rep        = Bool()
233    val l2l_fwd       = Bool()
234    val prf           = Bool()
235    val prf_rd        = Bool()
236    val prf_wr        = Bool()
237    val prf_i         = Bool()
238    val sched_idx     = UInt(log2Up(LoadQueueReplaySize+1).W)
239    // Record the issue port idx of load issue queue. This signal is used by load cancel.
240    val deqPortIdx    = UInt(log2Ceil(LoadPipelineWidth).W)
241    val frm_mabuf     = Bool()
242    // vec only
243    val isvec         = Bool()
244    val is128bit      = Bool()
245    val uop_unit_stride_fof = Bool()
246    val reg_offset    = UInt(vOffsetBits.W)
247    val vecActive     = Bool() // 1: vector active element or scala mem operation, 0: vector not active element
248    val is_first_ele  = Bool()
249    // val flowPtr       = new VlflowPtr
250    val usSecondInv   = Bool()
251    val mbIndex       = UInt(vlmBindexBits.W)
252    val elemIdx       = UInt(elemIdxBits.W)
253    val elemIdxInsideVd = UInt(elemIdxBits.W)
254    val alignedType   = UInt(alignTypeBits.W)
255    val vecBaseVaddr  = UInt(VAddrBits.W)
256  }
257  val s0_sel_src = Wire(new FlowSource)
258
259  // load flow select/gen
260  // src0: misalignBuffer load (io.misalign_ldin)
261  // src1: super load replayed by LSQ (cache miss replay) (io.replay)
262  // src2: fast load replay (io.fast_rep_in)
263  // src3: mmio (io.lsq.uncache)
264  // src4: load replayed by LSQ (io.replay)
265  // src5: hardware prefetch from prefetchor (high confidence) (io.prefetch)
266  // NOTE: Now vec/int loads are sent from same RS
267  //       A vec load will be splited into multiple uops,
268  //       so as long as one uop is issued,
269  //       the other uops should have higher priority
270  // src6: vec read from RS (io.vecldin)
271  // src7: int read / software prefetch first issue from RS (io.in)
272  // src8: load try pointchaising when no issued or replayed load (io.fastpath)
273  // src9: hardware prefetch from prefetchor (high confidence) (io.prefetch)
274  // priority: high to low
275  val s0_rep_stall           = io.ldin.valid && isAfter(io.replay.bits.uop.robIdx, io.ldin.bits.uop.robIdx)
276  private val SRC_NUM = 10
277  private val Seq(
278    mab_idx, super_rep_idx, fast_rep_idx, mmio_idx, lsq_rep_idx,
279    high_pf_idx, vec_iss_idx, int_iss_idx, l2l_fwd_idx, low_pf_idx
280  ) = (0 until SRC_NUM).toSeq
281  // load flow source valid
282  val s0_src_valid_vec = WireInit(VecInit(Seq(
283    io.misalign_ldin.valid,
284    io.replay.valid && io.replay.bits.forward_tlDchannel,
285    io.fast_rep_in.valid,
286    io.lsq.uncache.valid,
287    io.replay.valid && !io.replay.bits.forward_tlDchannel && !s0_rep_stall,
288    io.prefetch_req.valid && io.prefetch_req.bits.confidence > 0.U,
289    io.vecldin.valid,
290    io.ldin.valid, // int flow first issue or software prefetch
291    io.l2l_fwd_in.valid,
292    io.prefetch_req.valid && io.prefetch_req.bits.confidence === 0.U,
293  )))
294  // load flow source ready
295  val s0_src_ready_vec = Wire(Vec(SRC_NUM, Bool()))
296  s0_src_ready_vec(0) := true.B
297  for(i <- 1 until SRC_NUM){
298    s0_src_ready_vec(i) := !s0_src_valid_vec.take(i).reduce(_ || _)
299  }
300  // load flow source select (OH)
301  val s0_src_select_vec = WireInit(VecInit((0 until SRC_NUM).map{i => s0_src_valid_vec(i) && s0_src_ready_vec(i)}))
302  val s0_hw_prf_select = s0_src_select_vec(high_pf_idx) || s0_src_select_vec(low_pf_idx)
303  dontTouch(s0_src_valid_vec)
304  dontTouch(s0_src_ready_vec)
305  dontTouch(s0_src_select_vec)
306
307  val s0_tlb_no_query = s0_hw_prf_select || s0_src_select_vec(fast_rep_idx) || s0_src_select_vec(mmio_idx) || s0_sel_src.prf_i
308  s0_valid := (
309    s0_src_valid_vec(mab_idx) ||
310    s0_src_valid_vec(super_rep_idx) ||
311    s0_src_valid_vec(fast_rep_idx) ||
312    s0_src_valid_vec(lsq_rep_idx) ||
313    s0_src_valid_vec(high_pf_idx) ||
314    s0_src_valid_vec(vec_iss_idx) ||
315    s0_src_valid_vec(int_iss_idx) ||
316    s0_src_valid_vec(l2l_fwd_idx) ||
317    s0_src_valid_vec(low_pf_idx)
318  ) && !s0_src_select_vec(mmio_idx) && io.dcache.req.ready && !s0_kill
319
320  s0_mmio_select := s0_src_select_vec(mmio_idx) && !s0_kill
321
322   // if is hardware prefetch or fast replay, don't send valid to tlb
323  s0_tlb_valid := (
324    s0_src_valid_vec(mab_idx) ||
325    s0_src_valid_vec(super_rep_idx) ||
326    s0_src_valid_vec(lsq_rep_idx) ||
327    s0_src_valid_vec(vec_iss_idx) ||
328    s0_src_valid_vec(int_iss_idx) ||
329    s0_src_valid_vec(l2l_fwd_idx)
330  ) && io.dcache.req.ready
331
332  // which is S0's out is ready and dcache is ready
333  val s0_try_ptr_chasing      = s0_src_select_vec(l2l_fwd_idx)
334  val s0_do_try_ptr_chasing   = s0_try_ptr_chasing && s0_can_go && io.dcache.req.ready
335  val s0_ptr_chasing_vaddr    = io.l2l_fwd_in.data(5, 0) +& io.ld_fast_imm(5, 0)
336  val s0_ptr_chasing_canceled = WireInit(false.B)
337  s0_kill := s0_ptr_chasing_canceled
338
339  // prefetch related ctrl signal
340  io.canAcceptLowConfPrefetch  := s0_src_ready_vec(low_pf_idx) && io.dcache.req.ready
341  io.canAcceptHighConfPrefetch := s0_src_ready_vec(high_pf_idx) && io.dcache.req.ready
342
343  // query DTLB
344  io.tlb.req.valid                   := s0_tlb_valid
345  io.tlb.req.bits.cmd                := Mux(s0_sel_src.prf,
346                                         Mux(s0_sel_src.prf_wr, TlbCmd.write, TlbCmd.read),
347                                         TlbCmd.read
348                                       )
349  io.tlb.req.bits.isPrefetch         := s0_sel_src.prf
350  io.tlb.req.bits.vaddr              := s0_tlb_vaddr
351  io.tlb.req.bits.fullva             := s0_tlb_fullva
352  io.tlb.req.bits.checkfullva        := s0_src_select_vec(vec_iss_idx) || s0_src_select_vec(int_iss_idx)
353  io.tlb.req.bits.hyperinst          := s0_tlb_hlv
354  io.tlb.req.bits.hlvx               := s0_tlb_hlvx
355  io.tlb.req.bits.size               := Mux(s0_sel_src.isvec, s0_sel_src.alignedType(2,0), LSUOpType.size(s0_sel_src.uop.fuOpType))
356  io.tlb.req.bits.kill               := s0_kill || s0_tlb_no_query // if does not need to be translated, kill it
357  io.tlb.req.bits.memidx.is_ld       := true.B
358  io.tlb.req.bits.memidx.is_st       := false.B
359  io.tlb.req.bits.memidx.idx         := s0_sel_src.uop.lqIdx.value
360  io.tlb.req.bits.debug.robIdx       := s0_sel_src.uop.robIdx
361  io.tlb.req.bits.no_translate       := s0_tlb_no_query  // hardware prefetch and fast replay does not need to be translated, need this signal for pmp check
362  io.tlb.req.bits.debug.pc           := s0_sel_src.uop.pc
363  io.tlb.req.bits.debug.isFirstIssue := s0_sel_src.isFirstIssue
364
365  // query DCache
366  io.dcache.req.valid             := s0_valid && !s0_sel_src.prf_i
367  io.dcache.req.bits.cmd          := Mux(s0_sel_src.prf_rd,
368                                      MemoryOpConstants.M_PFR,
369                                      Mux(s0_sel_src.prf_wr, MemoryOpConstants.M_PFW, MemoryOpConstants.M_XRD)
370                                    )
371  io.dcache.req.bits.vaddr        := s0_dcache_vaddr
372  io.dcache.req.bits.mask         := s0_sel_src.mask
373  io.dcache.req.bits.data         := DontCare
374  io.dcache.req.bits.isFirstIssue := s0_sel_src.isFirstIssue
375  io.dcache.req.bits.instrtype    := Mux(s0_sel_src.prf, DCACHE_PREFETCH_SOURCE.U, LOAD_SOURCE.U)
376  io.dcache.req.bits.debug_robIdx := s0_sel_src.uop.robIdx.value
377  io.dcache.req.bits.replayCarry  := s0_sel_src.rep_carry
378  io.dcache.req.bits.id           := DontCare // TODO: update cache meta
379  io.dcache.req.bits.lqIdx        := s0_sel_src.uop.lqIdx
380  io.dcache.pf_source             := Mux(s0_hw_prf_select, io.prefetch_req.bits.pf_source.value, L1_HW_PREFETCH_NULL)
381  io.dcache.is128Req              := s0_sel_src.is128bit
382
383  // load flow priority mux
384  def fromNullSource(): FlowSource = {
385    val out = WireInit(0.U.asTypeOf(new FlowSource))
386    out
387  }
388
389  def fromMisAlignBufferSource(src: LsPipelineBundle): FlowSource = {
390    val out = WireInit(0.U.asTypeOf(new FlowSource))
391    out.vaddr         := src.vaddr
392    out.mask          := src.mask
393    out.uop           := src.uop
394    out.try_l2l       := false.B
395    out.has_rob_entry := false.B
396    out.rep_carry     := src.replayCarry
397    out.mshrid        := src.mshrid
398    out.frm_mabuf     := true.B
399    out.isFirstIssue  := false.B
400    out.fast_rep      := false.B
401    out.ld_rep        := false.B
402    out.l2l_fwd       := false.B
403    out.prf           := false.B
404    out.prf_rd        := false.B
405    out.prf_wr        := false.B
406    out.sched_idx     := src.schedIndex
407    out.isvec         := false.B
408    out.is128bit      := src.is128bit
409    out.vecActive     := true.B
410    out
411  }
412
413  def fromFastReplaySource(src: LqWriteBundle): FlowSource = {
414    val out = WireInit(0.U.asTypeOf(new FlowSource))
415    out.mask          := src.mask
416    out.uop           := src.uop
417    out.try_l2l       := false.B
418    out.has_rob_entry := src.hasROBEntry
419    out.rep_carry     := src.rep_info.rep_carry
420    out.mshrid        := src.rep_info.mshr_id
421    out.frm_mabuf     := src.isFrmMisAlignBuf
422    out.isFirstIssue  := false.B
423    out.fast_rep      := true.B
424    out.ld_rep        := src.isLoadReplay
425    out.l2l_fwd       := false.B
426    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
427    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
428    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
429    out.prf_i         := false.B
430    out.sched_idx     := src.schedIndex
431    out.isvec         := src.isvec
432    out.is128bit      := src.is128bit
433    out.uop_unit_stride_fof := src.uop_unit_stride_fof
434    out.reg_offset    := src.reg_offset
435    out.vecActive     := src.vecActive
436    out.is_first_ele  := src.is_first_ele
437    out.usSecondInv   := src.usSecondInv
438    out.mbIndex       := src.mbIndex
439    out.elemIdx       := src.elemIdx
440    out.elemIdxInsideVd := src.elemIdxInsideVd
441    out.alignedType   := src.alignedType
442    out
443  }
444
445  // TODO: implement vector mmio
446  def fromMmioSource(src: MemExuOutput) = {
447    val out = WireInit(0.U.asTypeOf(new FlowSource))
448    out.mask          := 0.U
449    out.uop           := src.uop
450    out.try_l2l       := false.B
451    out.has_rob_entry := false.B
452    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
453    out.mshrid        := 0.U
454    out.frm_mabuf     := false.B
455    out.isFirstIssue  := false.B
456    out.fast_rep      := false.B
457    out.ld_rep        := false.B
458    out.l2l_fwd       := false.B
459    out.prf           := false.B
460    out.prf_rd        := false.B
461    out.prf_wr        := false.B
462    out.prf_i         := false.B
463    out.sched_idx     := 0.U
464    out.vecActive     := true.B
465    out
466  }
467
468  def fromNormalReplaySource(src: LsPipelineBundle): FlowSource = {
469    val out = WireInit(0.U.asTypeOf(new FlowSource))
470    out.mask          := Mux(src.isvec, src.mask, genVWmask(src.vaddr, src.uop.fuOpType(1, 0)))
471    out.uop           := src.uop
472    out.try_l2l       := false.B
473    out.has_rob_entry := true.B
474    out.rep_carry     := src.replayCarry
475    out.mshrid        := src.mshrid
476    out.frm_mabuf     := false.B
477    out.isFirstIssue  := false.B
478    out.fast_rep      := false.B
479    out.ld_rep        := true.B
480    out.l2l_fwd       := false.B
481    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType) && !src.isvec
482    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
483    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
484    out.prf_i         := false.B
485    out.sched_idx     := src.schedIndex
486    out.isvec         := src.isvec
487    out.is128bit      := src.is128bit
488    out.uop_unit_stride_fof := src.uop_unit_stride_fof
489    out.reg_offset    := src.reg_offset
490    out.vecActive     := src.vecActive
491    out.is_first_ele  := src.is_first_ele
492    out.usSecondInv   := src.usSecondInv
493    out.mbIndex       := src.mbIndex
494    out.elemIdx       := src.elemIdx
495    out.elemIdxInsideVd := src.elemIdxInsideVd
496    out.alignedType   := src.alignedType
497    out
498  }
499
500  // TODO: implement vector prefetch
501  def fromPrefetchSource(src: L1PrefetchReq): FlowSource = {
502    val out = WireInit(0.U.asTypeOf(new FlowSource))
503    out.mask          := 0.U
504    out.uop           := DontCare
505    out.try_l2l       := false.B
506    out.has_rob_entry := false.B
507    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
508    out.mshrid        := 0.U
509    out.frm_mabuf     := false.B
510    out.isFirstIssue  := false.B
511    out.fast_rep      := false.B
512    out.ld_rep        := false.B
513    out.l2l_fwd       := false.B
514    out.prf           := true.B
515    out.prf_rd        := !src.is_store
516    out.prf_wr        := src.is_store
517    out.prf_i         := false.B
518    out.sched_idx     := 0.U
519    out
520  }
521
522  def fromVecIssueSource(src: VecPipeBundle): FlowSource = {
523    val out = WireInit(0.U.asTypeOf(new FlowSource))
524    out.mask          := src.mask
525    out.uop           := src.uop
526    out.try_l2l       := false.B
527    out.has_rob_entry := true.B
528    // TODO: VLSU, implement replay carry
529    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
530    out.mshrid        := 0.U
531    out.frm_mabuf     := false.B
532    // TODO: VLSU, implement first issue
533//    out.isFirstIssue  := src.isFirstIssue
534    out.fast_rep      := false.B
535    out.ld_rep        := false.B
536    out.l2l_fwd       := false.B
537    out.prf           := false.B
538    out.prf_rd        := false.B
539    out.prf_wr        := false.B
540    out.prf_i         := false.B
541    out.sched_idx     := 0.U
542    // Vector load interface
543    out.isvec               := true.B
544    // vector loads only access a single element at a time, so 128-bit path is not used for now
545    out.is128bit            := is128Bit(src.alignedType)
546    out.uop_unit_stride_fof := src.uop_unit_stride_fof
547    // out.rob_idx_valid       := src.rob_idx_valid
548    // out.inner_idx           := src.inner_idx
549    // out.rob_idx             := src.rob_idx
550    out.reg_offset          := src.reg_offset
551    // out.offset              := src.offset
552    out.vecActive           := src.vecActive
553    out.is_first_ele        := src.is_first_ele
554    // out.flowPtr             := src.flowPtr
555    out.usSecondInv         := src.usSecondInv
556    out.mbIndex             := src.mBIndex
557    out.elemIdx             := src.elemIdx
558    out.elemIdxInsideVd     := src.elemIdxInsideVd
559    out.vecBaseVaddr        := src.basevaddr
560    out.alignedType         := src.alignedType
561    out
562  }
563
564  def fromIntIssueSource(src: MemExuInput): FlowSource = {
565    val out = WireInit(0.U.asTypeOf(new FlowSource))
566    val addr           = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
567    out.mask          := genVWmask(addr, src.uop.fuOpType(1,0))
568    out.uop           := src.uop
569    out.try_l2l       := false.B
570    out.has_rob_entry := true.B
571    out.rep_carry     := 0.U.asTypeOf(out.rep_carry)
572    out.mshrid        := 0.U
573    out.frm_mabuf     := false.B
574    out.isFirstIssue  := true.B
575    out.fast_rep      := false.B
576    out.ld_rep        := false.B
577    out.l2l_fwd       := false.B
578    out.prf           := LSUOpType.isPrefetch(src.uop.fuOpType)
579    out.prf_rd        := src.uop.fuOpType === LSUOpType.prefetch_r
580    out.prf_wr        := src.uop.fuOpType === LSUOpType.prefetch_w
581    out.prf_i         := src.uop.fuOpType === LSUOpType.prefetch_i
582    out.sched_idx     := 0.U
583    out.vecActive     := true.B // true for scala load
584    out
585  }
586
587  // TODO: implement vector l2l
588  def fromLoadToLoadSource(src: LoadToLoadIO): FlowSource = {
589    val out = WireInit(0.U.asTypeOf(new FlowSource))
590    out.mask               := genVWmask(0.U, LSUOpType.ld)
591    // When there's no valid instruction from RS and LSQ, we try the load-to-load forwarding.
592    // Assume the pointer chasing is always ld.
593    out.uop.fuOpType       := LSUOpType.ld
594    out.try_l2l            := true.B
595    // we dont care out.isFirstIssue and out.rsIdx and s0_sqIdx in S0 when trying pointchasing
596    // because these signals will be updated in S1
597    out.has_rob_entry      := false.B
598    out.mshrid             := 0.U
599    out.frm_mabuf          := false.B
600    out.rep_carry          := 0.U.asTypeOf(out.rep_carry)
601    out.isFirstIssue       := true.B
602    out.fast_rep           := false.B
603    out.ld_rep             := false.B
604    out.l2l_fwd            := true.B
605    out.prf                := false.B
606    out.prf_rd             := false.B
607    out.prf_wr             := false.B
608    out.prf_i              := false.B
609    out.sched_idx          := 0.U
610    out
611  }
612
613  // set default
614  val s0_src_selector = WireInit(s0_src_valid_vec)
615  if (!EnableLoadToLoadForward) { s0_src_selector(l2l_fwd_idx) := false.B }
616  val s0_src_format = Seq(
617    fromMisAlignBufferSource(io.misalign_ldin.bits),
618    fromNormalReplaySource(io.replay.bits),
619    fromFastReplaySource(io.fast_rep_in.bits),
620    fromMmioSource(io.lsq.uncache.bits),
621    fromNormalReplaySource(io.replay.bits),
622    fromPrefetchSource(io.prefetch_req.bits),
623    fromVecIssueSource(io.vecldin.bits),
624    fromIntIssueSource(io.ldin.bits),
625    (if (EnableLoadToLoadForward) fromLoadToLoadSource(io.l2l_fwd_in) else fromNullSource()),
626    fromPrefetchSource(io.prefetch_req.bits)
627  )
628  s0_sel_src := ParallelPriorityMux(s0_src_selector, s0_src_format)
629
630  // fast replay and hardware prefetch don't need to query tlb
631  val int_issue_vaddr = io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), VAddrBits)
632  val int_vec_vaddr = Mux(s0_src_valid_vec(vec_iss_idx), io.vecldin.bits.vaddr(VAddrBits - 1, 0), int_issue_vaddr)
633  s0_tlb_vaddr := Mux(
634    s0_src_valid_vec(mab_idx),
635    io.misalign_ldin.bits.vaddr,
636    Mux(
637      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
638      io.replay.bits.vaddr,
639      int_vec_vaddr
640    )
641  )
642
643  // only first issue of int / vec load intructions need to check full vaddr
644  s0_tlb_fullva := Mux(s0_src_valid_vec(mab_idx),
645    io.misalign_ldin.bits.fullva,
646    Mux(s0_src_select_vec(vec_iss_idx),
647      io.vecldin.bits.vaddr,
648      Mux(
649        s0_src_select_vec(int_iss_idx),
650        io.ldin.bits.src(0) + SignExt(io.ldin.bits.uop.imm(11, 0), XLEN),
651        s0_dcache_vaddr
652      )
653    )
654  )
655
656  s0_dcache_vaddr := Mux(
657    s0_src_select_vec(fast_rep_idx),
658    io.fast_rep_in.bits.vaddr,
659    Mux(
660      s0_hw_prf_select,
661      io.prefetch_req.bits.getVaddr(),
662      s0_tlb_vaddr
663    )
664  )
665
666  s0_tlb_hlv := Mux(
667    s0_src_valid_vec(mab_idx),
668    LSUOpType.isHlv(io.misalign_ldin.bits.uop.fuOpType),
669    Mux(
670      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
671      LSUOpType.isHlv(io.replay.bits.uop.fuOpType),
672      Mux(
673        s0_src_valid_vec(int_iss_idx),
674        LSUOpType.isHlv(io.ldin.bits.uop.fuOpType),
675        false.B
676      )
677    )
678  )
679  s0_tlb_hlvx := Mux(
680    s0_src_valid_vec(mab_idx),
681    LSUOpType.isHlvx(io.misalign_ldin.bits.uop.fuOpType),
682    Mux(
683      s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(lsq_rep_idx),
684      LSUOpType.isHlvx(io.replay.bits.uop.fuOpType),
685      Mux(
686        s0_src_valid_vec(int_iss_idx),
687        LSUOpType.isHlvx(io.ldin.bits.uop.fuOpType),
688        false.B
689      )
690    )
691  )
692
693  // address align check
694  val s0_addr_aligned = LookupTree(Mux(s0_sel_src.isvec, s0_sel_src.alignedType(1,0), s0_sel_src.uop.fuOpType(1, 0)), List(
695    "b00".U   -> true.B,                   //b
696    "b01".U   -> (s0_dcache_vaddr(0)    === 0.U), //h
697    "b10".U   -> (s0_dcache_vaddr(1, 0) === 0.U), //w
698    "b11".U   -> (s0_dcache_vaddr(2, 0) === 0.U)  //d
699  ))
700  XSError(s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U && s0_sel_src.alignedType(2), "unit-stride 128 bit element is not aligned!")
701
702  // accept load flow if dcache ready (tlb is always ready)
703  // TODO: prefetch need writeback to loadQueueFlag
704  s0_out               := DontCare
705  s0_out.vaddr         := s0_dcache_vaddr
706  s0_out.fullva        := s0_tlb_fullva
707  s0_out.mask          := s0_sel_src.mask
708  s0_out.uop           := s0_sel_src.uop
709  s0_out.isFirstIssue  := s0_sel_src.isFirstIssue
710  s0_out.hasROBEntry   := s0_sel_src.has_rob_entry
711  s0_out.isPrefetch    := s0_sel_src.prf
712  s0_out.isHWPrefetch  := s0_hw_prf_select
713  s0_out.isFastReplay  := s0_sel_src.fast_rep
714  s0_out.isLoadReplay  := s0_sel_src.ld_rep
715  s0_out.isFastPath    := s0_sel_src.l2l_fwd
716  s0_out.mshrid        := s0_sel_src.mshrid
717  s0_out.isvec           := s0_sel_src.isvec
718  s0_out.is128bit        := s0_sel_src.is128bit
719  s0_out.isFrmMisAlignBuf    := s0_sel_src.frm_mabuf
720  s0_out.uop_unit_stride_fof := s0_sel_src.uop_unit_stride_fof
721  s0_out.paddr         := Mux(s0_src_valid_vec(fast_rep_idx), io.fast_rep_in.bits.paddr,
722    Mux(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i, 0.U, io.prefetch_req.bits.paddr)) // only for prefetch and fast_rep
723  s0_out.tlbNoQuery    := s0_tlb_no_query
724  // s0_out.rob_idx_valid   := s0_rob_idx_valid
725  // s0_out.inner_idx       := s0_inner_idx
726  // s0_out.rob_idx         := s0_rob_idx
727  s0_out.reg_offset      := s0_sel_src.reg_offset
728  // s0_out.offset          := s0_offset
729  s0_out.vecActive             := s0_sel_src.vecActive
730  s0_out.usSecondInv    := s0_sel_src.usSecondInv
731  s0_out.is_first_ele   := s0_sel_src.is_first_ele
732  s0_out.elemIdx        := s0_sel_src.elemIdx
733  s0_out.elemIdxInsideVd := s0_sel_src.elemIdxInsideVd
734  s0_out.alignedType    := s0_sel_src.alignedType
735  s0_out.mbIndex        := s0_sel_src.mbIndex
736  s0_out.vecBaseVaddr   := s0_sel_src.vecBaseVaddr
737  // s0_out.flowPtr         := s0_sel_src.flowPtr
738  s0_out.uop.exceptionVec(loadAddrMisaligned) := (!s0_addr_aligned || s0_sel_src.uop.exceptionVec(loadAddrMisaligned)) && s0_sel_src.vecActive
739  s0_out.forward_tlDchannel := s0_src_select_vec(super_rep_idx)
740  when(io.tlb.req.valid && s0_sel_src.isFirstIssue) {
741    s0_out.uop.debugInfo.tlbFirstReqTime := GTimer()
742  }.otherwise{
743    s0_out.uop.debugInfo.tlbFirstReqTime := s0_sel_src.uop.debugInfo.tlbFirstReqTime
744  }
745  s0_out.schedIndex     := s0_sel_src.sched_idx
746
747  // load fast replay
748  io.fast_rep_in.ready := (s0_can_go && io.dcache.req.ready && s0_src_ready_vec(fast_rep_idx))
749
750  // mmio
751  io.lsq.uncache.ready := s0_mmio_fire
752
753  // load flow source ready
754  // cache missed load has highest priority
755  // always accept cache missed load flow from load replay queue
756  io.replay.ready := (s0_can_go && io.dcache.req.ready && (s0_src_ready_vec(lsq_rep_idx) && !s0_rep_stall || s0_src_select_vec(super_rep_idx)))
757
758  // accept load flow from rs when:
759  // 1) there is no lsq-replayed load
760  // 2) there is no fast replayed load
761  // 3) there is no high confidence prefetch request
762  io.vecldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(vec_iss_idx)
763  io.ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(int_iss_idx)
764  io.misalign_ldin.ready := s0_can_go && io.dcache.req.ready && s0_src_ready_vec(mab_idx)
765
766  // for hw prefetch load flow feedback, to be added later
767  // io.prefetch_in.ready := s0_hw_prf_select
768
769  // dcache replacement extra info
770  // TODO: should prefetch load update replacement?
771  io.dcache.replacementUpdated := Mux(s0_src_select_vec(lsq_rep_idx) || s0_src_select_vec(super_rep_idx), io.replay.bits.replacementUpdated, false.B)
772
773  // load wakeup
774  // TODO: vector load wakeup?
775  val s0_wakeup_selector = Seq(
776    s0_src_valid_vec(super_rep_idx),
777    s0_src_valid_vec(fast_rep_idx),
778    s0_mmio_fire,
779    s0_src_valid_vec(lsq_rep_idx),
780    s0_src_valid_vec(int_iss_idx)
781  )
782  val s0_wakeup_format = Seq(
783    io.replay.bits.uop,
784    io.fast_rep_in.bits.uop,
785    io.lsq.uncache.bits.uop,
786    io.replay.bits.uop,
787    io.ldin.bits.uop,
788  )
789  val s0_wakeup_uop = ParallelPriorityMux(s0_wakeup_selector, s0_wakeup_format)
790  io.wakeup.valid := s0_fire && !s0_sel_src.isvec && !s0_sel_src.frm_mabuf &&
791                    (s0_src_valid_vec(super_rep_idx) || s0_src_valid_vec(fast_rep_idx) || s0_src_valid_vec(lsq_rep_idx) || ((s0_src_valid_vec(int_iss_idx) && !s0_sel_src.prf) && !s0_src_valid_vec(vec_iss_idx) && !s0_src_valid_vec(high_pf_idx))) || s0_mmio_fire
792  io.wakeup.bits := s0_wakeup_uop
793
794  // prefetch.i(Zicbop)
795  io.ifetchPrefetch.valid := RegNext(s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
796  io.ifetchPrefetch.bits.vaddr := RegEnable(s0_out.vaddr, 0.U, s0_src_select_vec(int_iss_idx) && s0_sel_src.prf_i)
797
798  XSDebug(io.dcache.req.fire,
799    p"[DCACHE LOAD REQ] pc ${Hexadecimal(s0_sel_src.uop.pc)}, vaddr ${Hexadecimal(s0_dcache_vaddr)}\n"
800  )
801  XSDebug(s0_valid,
802    p"S0: pc ${Hexadecimal(s0_out.uop.pc)}, lId ${Hexadecimal(s0_out.uop.lqIdx.asUInt)}, " +
803    p"vaddr ${Hexadecimal(s0_out.vaddr)}, mask ${Hexadecimal(s0_out.mask)}\n")
804
805  // Pipeline
806  // --------------------------------------------------------------------------------
807  // stage 1
808  // --------------------------------------------------------------------------------
809  // TLB resp (send paddr to dcache)
810  val s1_valid      = RegInit(false.B)
811  val s1_in         = Wire(new LqWriteBundle)
812  val s1_out        = Wire(new LqWriteBundle)
813  val s1_kill       = Wire(Bool())
814  val s1_can_go     = s2_ready
815  val s1_fire       = s1_valid && !s1_kill && s1_can_go
816  val s1_vecActive        = RegEnable(s0_out.vecActive, true.B, s0_fire)
817
818  s1_ready := !s1_valid || s1_kill || s2_ready
819  when (s0_fire) { s1_valid := true.B }
820  .elsewhen (s1_fire) { s1_valid := false.B }
821  .elsewhen (s1_kill) { s1_valid := false.B }
822  s1_in   := RegEnable(s0_out, s0_fire)
823
824  val s1_fast_rep_dly_kill = RegEnable(io.fast_rep_in.bits.lateKill, io.fast_rep_in.valid) && s1_in.isFastReplay
825  val s1_fast_rep_dly_err =  RegEnable(io.fast_rep_in.bits.delayedLoadError, io.fast_rep_in.valid) && s1_in.isFastReplay
826  val s1_l2l_fwd_dly_err  = RegEnable(io.l2l_fwd_in.dly_ld_err, io.l2l_fwd_in.valid) && s1_in.isFastPath
827  val s1_dly_err          = s1_fast_rep_dly_err || s1_l2l_fwd_dly_err
828  val s1_vaddr_hi         = Wire(UInt())
829  val s1_vaddr_lo         = Wire(UInt())
830  val s1_vaddr            = Wire(UInt())
831  val s1_paddr_dup_lsu    = Wire(UInt())
832  val s1_gpaddr_dup_lsu   = Wire(UInt())
833  val s1_paddr_dup_dcache = Wire(UInt())
834  val s1_exception        = ExceptionNO.selectByFu(s1_out.uop.exceptionVec, LduCfg).asUInt.orR   // af & pf exception were modified below.
835  val s1_tlb_miss         = io.tlb.resp.bits.miss && io.tlb.resp.valid && s1_valid
836  val s1_tlb_fast_miss    = io.tlb.resp.bits.fastMiss && io.tlb.resp.valid && s1_valid
837  val s1_pbmt             = Mux(io.tlb.resp.valid, io.tlb.resp.bits.pbmt(0), 0.U(2.W))
838  val s1_prf              = s1_in.isPrefetch
839  val s1_hw_prf           = s1_in.isHWPrefetch
840  val s1_sw_prf           = s1_prf && !s1_hw_prf
841  val s1_tlb_memidx       = io.tlb.resp.bits.memidx
842
843  s1_vaddr_hi         := s1_in.vaddr(VAddrBits - 1, 6)
844  s1_vaddr_lo         := s1_in.vaddr(5, 0)
845  s1_vaddr            := Cat(s1_vaddr_hi, s1_vaddr_lo)
846  s1_paddr_dup_lsu    := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(0))
847  s1_paddr_dup_dcache := Mux(s1_in.tlbNoQuery, s1_in.paddr, io.tlb.resp.bits.paddr(1))
848  s1_gpaddr_dup_lsu   := Mux(s1_in.isFastReplay, s1_in.paddr, io.tlb.resp.bits.gpaddr(0))
849
850  when (s1_tlb_memidx.is_ld && io.tlb.resp.valid && !s1_tlb_miss && s1_tlb_memidx.idx === s1_in.uop.lqIdx.value) {
851    // printf("load idx = %d\n", s1_tlb_memidx.idx)
852    s1_out.uop.debugInfo.tlbRespTime := GTimer()
853  }
854
855  io.tlb.req_kill   := s1_kill || s1_dly_err
856  io.tlb.req.bits.pmp_addr := s1_in.paddr
857  io.tlb.resp.ready := true.B
858
859  io.dcache.s1_paddr_dup_lsu    <> s1_paddr_dup_lsu
860  io.dcache.s1_paddr_dup_dcache <> s1_paddr_dup_dcache
861  io.dcache.s1_kill             := s1_kill || s1_dly_err || s1_tlb_miss || s1_exception
862  io.dcache.s1_kill_data_read   := s1_kill || s1_dly_err || s1_tlb_fast_miss
863
864  // store to load forwarding
865  io.sbuffer.valid := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
866  io.sbuffer.vaddr := s1_vaddr
867  io.sbuffer.paddr := s1_paddr_dup_lsu
868  io.sbuffer.uop   := s1_in.uop
869  io.sbuffer.sqIdx := s1_in.uop.sqIdx
870  io.sbuffer.mask  := s1_in.mask
871  io.sbuffer.pc    := s1_in.uop.pc // FIXME: remove it
872
873  io.lsq.forward.valid     := s1_valid && !(s1_exception || s1_tlb_miss || s1_kill || s1_dly_err || s1_prf)
874  io.lsq.forward.vaddr     := s1_vaddr
875  io.lsq.forward.paddr     := s1_paddr_dup_lsu
876  io.lsq.forward.uop       := s1_in.uop
877  io.lsq.forward.sqIdx     := s1_in.uop.sqIdx
878  io.lsq.forward.sqIdxMask := 0.U
879  io.lsq.forward.mask      := s1_in.mask
880  io.lsq.forward.pc        := s1_in.uop.pc // FIXME: remove it
881
882  // st-ld violation query
883    // if store unit is 128-bits memory access, need match 128-bit
884  private val s1_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s1_in.isvec && s1_in.is128bit)))
885  val s1_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s1_isMatch128).map{case (w, s) => {Mux(s,
886    s1_paddr_dup_lsu(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
887    s1_paddr_dup_lsu(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
888  val s1_nuke = VecInit((0 until StorePipelineWidth).map(w => {
889                       io.stld_nuke_query(w).valid && // query valid
890                       isAfter(s1_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
891                       s1_nuke_paddr_match(w) && // paddr match
892                       (s1_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
893                      })).asUInt.orR && !s1_tlb_miss
894
895  s1_out                   := s1_in
896  s1_out.vaddr             := s1_vaddr
897  s1_out.vaNeedExt         := io.tlb.resp.bits.excp(0).vaNeedExt
898  s1_out.isHyper           := io.tlb.resp.bits.excp(0).isHyper
899  s1_out.paddr             := s1_paddr_dup_lsu
900  s1_out.gpaddr            := s1_gpaddr_dup_lsu
901  s1_out.isForVSnonLeafPTE := io.tlb.resp.bits.isForVSnonLeafPTE
902  s1_out.tlbMiss           := s1_tlb_miss
903  s1_out.ptwBack           := io.tlb.resp.bits.ptwBack
904  s1_out.rep_info.debug    := s1_in.uop.debugInfo
905  s1_out.rep_info.nuke     := s1_nuke && !s1_sw_prf
906  s1_out.delayedLoadError  := s1_dly_err
907
908  when (!s1_dly_err) {
909    // current ori test will cause the case of ldest == 0, below will be modifeid in the future.
910    // af & pf exception were modified
911    // if is tlbNoQuery request, don't trigger exception from tlb resp
912    s1_out.uop.exceptionVec(loadPageFault)   := io.tlb.resp.bits.excp(0).pf.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
913    s1_out.uop.exceptionVec(loadGuestPageFault)   := io.tlb.resp.bits.excp(0).gpf.ld && !s1_tlb_miss && !s1_in.tlbNoQuery
914    s1_out.uop.exceptionVec(loadAccessFault) := io.tlb.resp.bits.excp(0).af.ld && s1_vecActive && !s1_tlb_miss && !s1_in.tlbNoQuery
915    when (!s1_out.isvec && RegNext(io.tlb.req.bits.checkfullva) &&
916      (s1_out.uop.exceptionVec(loadPageFault) ||
917        s1_out.uop.exceptionVec(loadGuestPageFault) ||
918        s1_out.uop.exceptionVec(loadAccessFault))) {
919      s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
920    }
921  } .otherwise {
922    s1_out.uop.exceptionVec(loadPageFault)      := false.B
923    s1_out.uop.exceptionVec(loadGuestPageFault) := false.B
924    s1_out.uop.exceptionVec(loadAddrMisaligned) := false.B
925    s1_out.uop.exceptionVec(loadAccessFault)    := s1_dly_err && s1_vecActive
926  }
927
928  // pointer chasing
929  val s1_try_ptr_chasing       = GatedValidRegNext(s0_do_try_ptr_chasing, false.B)
930  val s1_ptr_chasing_vaddr     = RegEnable(s0_ptr_chasing_vaddr, s0_do_try_ptr_chasing)
931  val s1_fu_op_type_not_ld     = WireInit(false.B)
932  val s1_not_fast_match        = WireInit(false.B)
933  val s1_addr_mismatch         = WireInit(false.B)
934  val s1_addr_misaligned       = WireInit(false.B)
935  val s1_fast_mismatch         = WireInit(false.B)
936  val s1_ptr_chasing_canceled  = WireInit(false.B)
937  val s1_cancel_ptr_chasing    = WireInit(false.B)
938
939  val s1_redirect_reg = Wire(Valid(new Redirect))
940  s1_redirect_reg.bits := RegEnable(io.redirect.bits, io.redirect.valid)
941  s1_redirect_reg.valid := GatedValidRegNext(io.redirect.valid)
942
943  s1_kill := s1_fast_rep_dly_kill ||
944             s1_cancel_ptr_chasing ||
945             s1_in.uop.robIdx.needFlush(io.redirect) ||
946            (s1_in.uop.robIdx.needFlush(s1_redirect_reg) && !GatedValidRegNext(s0_try_ptr_chasing)) ||
947             RegEnable(s0_kill, false.B, io.ldin.valid || io.vecldin.valid || io.replay.valid || io.l2l_fwd_in.valid || io.fast_rep_in.valid || io.misalign_ldin.valid)
948
949  if (EnableLoadToLoadForward) {
950    // Sometimes, we need to cancel the load-load forwarding.
951    // These can be put at S0 if timing is bad at S1.
952    // Case 0: CACHE_SET(base + offset) != CACHE_SET(base) (lowest 6-bit addition has an overflow)
953    s1_addr_mismatch     := s1_ptr_chasing_vaddr(6) ||
954                             RegEnable(io.ld_fast_imm(11, 6).orR, s0_do_try_ptr_chasing)
955    // Case 1: the address is not 64-bit aligned or the fuOpType is not LD
956    s1_addr_misaligned := s1_ptr_chasing_vaddr(2, 0).orR
957    s1_fu_op_type_not_ld := io.ldin.bits.uop.fuOpType =/= LSUOpType.ld
958    // Case 2: this load-load uop is cancelled
959    s1_ptr_chasing_canceled := !io.ldin.valid
960    // Case 3: fast mismatch
961    s1_fast_mismatch := RegEnable(!io.ld_fast_match, s0_do_try_ptr_chasing)
962
963    when (s1_try_ptr_chasing) {
964      s1_cancel_ptr_chasing := s1_addr_mismatch ||
965                               s1_addr_misaligned ||
966                               s1_fu_op_type_not_ld ||
967                               s1_ptr_chasing_canceled ||
968                               s1_fast_mismatch
969
970      s1_in.uop           := io.ldin.bits.uop
971      s1_in.isFirstIssue  := io.ldin.bits.isFirstIssue
972      s1_vaddr_lo         := s1_ptr_chasing_vaddr(5, 0)
973      s1_paddr_dup_lsu    := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
974      s1_paddr_dup_dcache := Cat(io.tlb.resp.bits.paddr(0)(PAddrBits - 1, 6), s1_vaddr_lo)
975
976      // recored tlb time when get the data to ensure the correctness of the latency calculation (although it should not record in here, because it does not use tlb)
977      s1_in.uop.debugInfo.tlbFirstReqTime := GTimer()
978      s1_in.uop.debugInfo.tlbRespTime     := GTimer()
979    }
980    when (!s1_cancel_ptr_chasing) {
981      s0_ptr_chasing_canceled := s1_try_ptr_chasing && !io.replay.fire && !io.fast_rep_in.fire && !(s0_src_valid_vec(high_pf_idx) && io.canAcceptHighConfPrefetch) && !io.misalign_ldin.fire
982      when (s1_try_ptr_chasing) {
983        io.ldin.ready := true.B
984      }
985    }
986  }
987
988  // pre-calcuate sqIdx mask in s0, then send it to lsq in s1 for forwarding
989  val s1_sqIdx_mask = RegEnable(UIntToMask(s0_out.uop.sqIdx.value, StoreQueueSize), s0_fire)
990  // to enable load-load, sqIdxMask must be calculated based on ldin.uop
991  // If the timing here is not OK, load-load forwarding has to be disabled.
992  // Or we calculate sqIdxMask at RS??
993  io.lsq.forward.sqIdxMask := s1_sqIdx_mask
994  if (EnableLoadToLoadForward) {
995    when (s1_try_ptr_chasing) {
996      io.lsq.forward.sqIdxMask := UIntToMask(io.ldin.bits.uop.sqIdx.value, StoreQueueSize)
997    }
998  }
999
1000  io.forward_mshr.valid  := s1_valid && s1_out.forward_tlDchannel
1001  io.forward_mshr.mshrid := s1_out.mshrid
1002  io.forward_mshr.paddr  := s1_out.paddr
1003
1004  val loadTrigger = Module(new MemTrigger(MemType.LOAD))
1005  loadTrigger.io.fromCsrTrigger.tdataVec             := io.fromCsrTrigger.tdataVec
1006  loadTrigger.io.fromCsrTrigger.tEnableVec           := io.fromCsrTrigger.tEnableVec
1007  loadTrigger.io.fromCsrTrigger.triggerCanRaiseBpExp := io.fromCsrTrigger.triggerCanRaiseBpExp
1008  loadTrigger.io.fromCsrTrigger.debugMode            := io.fromCsrTrigger.debugMode
1009  loadTrigger.io.fromLoadStore.vaddr                 := s1_vaddr
1010  loadTrigger.io.fromLoadStore.isVectorUnitStride    := s1_in.isvec && s1_in.is128bit
1011  loadTrigger.io.fromLoadStore.mask                  := s1_in.mask
1012
1013  val s1_trigger_action = loadTrigger.io.toLoadStore.triggerAction
1014  val s1_trigger_debug_mode = TriggerAction.isDmode(s1_trigger_action)
1015  val s1_trigger_breakpoint = TriggerAction.isExp(s1_trigger_action)
1016  s1_out.uop.trigger                  := s1_trigger_action
1017  s1_out.uop.exceptionVec(breakPoint) := s1_trigger_breakpoint
1018  s1_out.vecVaddrOffset := Mux(
1019    s1_trigger_debug_mode || s1_trigger_breakpoint,
1020    loadTrigger.io.toLoadStore.triggerVaddr - s1_in.vecBaseVaddr,
1021    s1_in.vaddr + genVFirstUnmask(s1_in.mask).asUInt - s1_in.vecBaseVaddr
1022  )
1023  s1_out.vecTriggerMask := Mux(s1_trigger_debug_mode || s1_trigger_breakpoint, loadTrigger.io.toLoadStore.triggerMask, 0.U)
1024
1025  XSDebug(s1_valid,
1026    p"S1: pc ${Hexadecimal(s1_out.uop.pc)}, lId ${Hexadecimal(s1_out.uop.lqIdx.asUInt)}, tlb_miss ${io.tlb.resp.bits.miss}, " +
1027    p"paddr ${Hexadecimal(s1_out.paddr)}, mmio ${s1_out.mmio}\n")
1028
1029  // Pipeline
1030  // --------------------------------------------------------------------------------
1031  // stage 2
1032  // --------------------------------------------------------------------------------
1033  // s2: DCache resp
1034  val s2_valid  = RegInit(false.B)
1035  val s2_in     = Wire(new LqWriteBundle)
1036  val s2_out    = Wire(new LqWriteBundle)
1037  val s2_kill   = Wire(Bool())
1038  val s2_can_go = s3_ready
1039  val s2_fire   = s2_valid && !s2_kill && s2_can_go
1040  val s2_vecActive = RegEnable(s1_out.vecActive, true.B, s1_fire)
1041  val s2_isvec  = RegEnable(s1_out.isvec, false.B, s1_fire)
1042  val s2_data_select  = genRdataOH(s2_out.uop)
1043  val s2_data_select_by_offset = genDataSelectByOffset(s2_out.paddr(2, 0))
1044  val s2_frm_mabuf = s2_in.isFrmMisAlignBuf
1045  val s2_pbmt = RegEnable(s1_pbmt, s1_fire)
1046  val s2_trigger_debug_mode = RegEnable(s1_trigger_debug_mode, false.B, s1_fire)
1047
1048  s2_kill := s2_in.uop.robIdx.needFlush(io.redirect)
1049  s2_ready := !s2_valid || s2_kill || s3_ready
1050  when (s1_fire) { s2_valid := true.B }
1051  .elsewhen (s2_fire) { s2_valid := false.B }
1052  .elsewhen (s2_kill) { s2_valid := false.B }
1053  s2_in := RegEnable(s1_out, s1_fire)
1054
1055  val s2_pmp = WireInit(io.pmp)
1056
1057  val s2_prf    = s2_in.isPrefetch
1058  val s2_hw_prf = s2_in.isHWPrefetch
1059
1060  // exception that may cause load addr to be invalid / illegal
1061  // if such exception happen, that inst and its exception info
1062  // will be force writebacked to rob
1063  val s2_exception_vec = WireInit(s2_in.uop.exceptionVec)
1064  when (!s2_in.delayedLoadError) {
1065    s2_exception_vec(loadAccessFault) := (s2_in.uop.exceptionVec(loadAccessFault) ||
1066                                         s2_pmp.ld ||
1067                                         s2_isvec && s2_pmp.mmio && !s2_prf && !s2_in.tlbMiss ||
1068                                         (io.dcache.resp.bits.tag_error && GatedValidRegNext(io.csrCtrl.cache_error_enable))
1069                                         ) && s2_vecActive
1070  }
1071
1072  // soft prefetch will not trigger any exception (but ecc error interrupt may
1073  // be triggered)
1074  val s2_tlb_unrelated_exceps = s2_in.uop.exceptionVec(loadAddrMisaligned) ||
1075                                s2_in.uop.exceptionVec(breakPoint)
1076  when (!s2_in.delayedLoadError && (s2_prf || s2_in.tlbMiss && !s2_tlb_unrelated_exceps)) {
1077    s2_exception_vec := 0.U.asTypeOf(s2_exception_vec.cloneType)
1078  }
1079  val s2_exception = s2_vecActive &&
1080                    (s2_trigger_debug_mode || ExceptionNO.selectByFu(s2_exception_vec, LduCfg).asUInt.orR)
1081  val s2_mis_align = s2_valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && !s2_in.isvec &&
1082                     s2_exception_vec(loadAddrMisaligned) && !s2_exception_vec(breakPoint) && !s2_trigger_debug_mode
1083  val (s2_fwd_frm_d_chan, s2_fwd_data_frm_d_chan) = io.tl_d_channel.forward(s1_valid && s1_out.forward_tlDchannel, s1_out.mshrid, s1_out.paddr)
1084  val (s2_fwd_data_valid, s2_fwd_frm_mshr, s2_fwd_data_frm_mshr) = io.forward_mshr.forward()
1085  val s2_fwd_frm_d_chan_or_mshr = s2_fwd_data_valid && (s2_fwd_frm_d_chan || s2_fwd_frm_mshr)
1086
1087  // writeback access fault caused by ecc error / bus error
1088  // * ecc data error is slow to generate, so we will not use it until load stage 3
1089  // * in load stage 3, an extra signal io.load_error will be used to
1090  val s2_actually_mmio = s2_pmp.mmio || Pbmt.isUncache(s2_pbmt)
1091  val s2_mmio          = !s2_prf &&
1092                          s2_actually_mmio &&
1093                         !s2_exception &&
1094                         !s2_in.tlbMiss
1095
1096  val s2_full_fwd      = Wire(Bool())
1097  val s2_mem_amb       = s2_in.uop.storeSetHit &&
1098                         io.lsq.forward.addrInvalid && RegNext(io.lsq.forward.valid)
1099
1100  val s2_tlb_miss      = s2_in.tlbMiss
1101  val s2_fwd_fail      = io.lsq.forward.dataInvalid && RegNext(io.lsq.forward.valid)
1102  val s2_dcache_miss   = io.dcache.resp.bits.miss &&
1103                         !s2_fwd_frm_d_chan_or_mshr &&
1104                         !s2_full_fwd
1105
1106  val s2_mq_nack       = io.dcache.s2_mq_nack &&
1107                         !s2_fwd_frm_d_chan_or_mshr &&
1108                         !s2_full_fwd
1109
1110  val s2_bank_conflict = io.dcache.s2_bank_conflict &&
1111                         !s2_fwd_frm_d_chan_or_mshr &&
1112                         !s2_full_fwd
1113
1114  val s2_wpu_pred_fail = io.dcache.s2_wpu_pred_fail &&
1115                        !s2_fwd_frm_d_chan_or_mshr &&
1116                        !s2_full_fwd
1117
1118  val s2_rar_nack      = io.lsq.ldld_nuke_query.req.valid &&
1119                         !io.lsq.ldld_nuke_query.req.ready
1120
1121  val s2_raw_nack      = io.lsq.stld_nuke_query.req.valid &&
1122                         !io.lsq.stld_nuke_query.req.ready
1123  // st-ld violation query
1124  //  NeedFastRecovery Valid when
1125  //  1. Fast recovery query request Valid.
1126  //  2. Load instruction is younger than requestors(store instructions).
1127  //  3. Physical address match.
1128  //  4. Data contains.
1129  private val s2_isMatch128 = io.stld_nuke_query.map(x => (x.bits.matchLine || (s2_in.isvec && s2_in.is128bit)))
1130  val s2_nuke_paddr_match = VecInit((0 until StorePipelineWidth).zip(s2_isMatch128).map{case (w, s) => {Mux(s,
1131    s2_in.paddr(PAddrBits-1, 4) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 4),
1132    s2_in.paddr(PAddrBits-1, 3) === io.stld_nuke_query(w).bits.paddr(PAddrBits-1, 3))}})
1133  val s2_nuke          = VecInit((0 until StorePipelineWidth).map(w => {
1134                          io.stld_nuke_query(w).valid && // query valid
1135                          isAfter(s2_in.uop.robIdx, io.stld_nuke_query(w).bits.robIdx) && // older store
1136                          s2_nuke_paddr_match(w) && // paddr match
1137                          (s2_in.mask & io.stld_nuke_query(w).bits.mask).orR // data mask contain
1138                        })).asUInt.orR && !s2_tlb_miss || s2_in.rep_info.nuke
1139
1140  val s2_cache_handled   = io.dcache.resp.bits.handled
1141  val s2_cache_tag_error = GatedValidRegNext(io.csrCtrl.cache_error_enable) &&
1142                           io.dcache.resp.bits.tag_error
1143
1144  val s2_troublem        = !s2_exception &&
1145                           !s2_mmio &&
1146                           !s2_prf &&
1147                           !s2_in.delayedLoadError
1148
1149  io.dcache.resp.ready  := true.B
1150  val s2_dcache_should_resp = !(s2_in.tlbMiss || s2_exception || s2_in.delayedLoadError || s2_mmio || s2_prf)
1151  assert(!(s2_valid && (s2_dcache_should_resp && !io.dcache.resp.valid)), "DCache response got lost")
1152
1153  // fast replay require
1154  val s2_dcache_fast_rep = (s2_mq_nack || !s2_dcache_miss && (s2_bank_conflict || s2_wpu_pred_fail))
1155  val s2_nuke_fast_rep   = !s2_mq_nack &&
1156                           !s2_dcache_miss &&
1157                           !s2_bank_conflict &&
1158                           !s2_wpu_pred_fail &&
1159                           !s2_rar_nack &&
1160                           !s2_raw_nack &&
1161                           s2_nuke
1162
1163  val s2_fast_rep = !s2_mem_amb &&
1164                    !s2_tlb_miss &&
1165                    !s2_fwd_fail &&
1166                    (s2_dcache_fast_rep || s2_nuke_fast_rep) &&
1167                    s2_troublem
1168
1169  // need allocate new entry
1170  val s2_can_query = !s2_mem_amb &&
1171                     !s2_tlb_miss &&
1172                     !s2_fwd_fail &&
1173                     !s2_frm_mabuf &&
1174                     s2_troublem
1175
1176  val s2_data_fwded = s2_dcache_miss && (s2_full_fwd || s2_cache_tag_error)
1177
1178  val s2_vp_match_fail = (io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s2_troublem
1179  val s2_safe_wakeup = !s2_out.rep_info.need_rep && !s2_mmio && !s2_mis_align && !s2_exception // don't need to replay and is not a mmio and misalign
1180  val s2_safe_writeback = s2_exception || s2_safe_wakeup || s2_vp_match_fail
1181
1182  // ld-ld violation require
1183  io.lsq.ldld_nuke_query.req.valid           := s2_valid && s2_can_query
1184  io.lsq.ldld_nuke_query.req.bits.uop        := s2_in.uop
1185  io.lsq.ldld_nuke_query.req.bits.mask       := s2_in.mask
1186  io.lsq.ldld_nuke_query.req.bits.paddr      := s2_in.paddr
1187  io.lsq.ldld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
1188
1189  // st-ld violation require
1190  io.lsq.stld_nuke_query.req.valid           := s2_valid && s2_can_query
1191  io.lsq.stld_nuke_query.req.bits.uop        := s2_in.uop
1192  io.lsq.stld_nuke_query.req.bits.mask       := s2_in.mask
1193  io.lsq.stld_nuke_query.req.bits.paddr      := s2_in.paddr
1194  io.lsq.stld_nuke_query.req.bits.data_valid := Mux(s2_full_fwd || s2_fwd_data_valid, true.B, !s2_dcache_miss)
1195
1196  // merge forward result
1197  // lsq has higher priority than sbuffer
1198  val s2_fwd_mask = Wire(Vec((VLEN/8), Bool()))
1199  val s2_fwd_data = Wire(Vec((VLEN/8), UInt(8.W)))
1200  s2_full_fwd := ((~s2_fwd_mask.asUInt).asUInt & s2_in.mask) === 0.U && !io.lsq.forward.dataInvalid
1201  // generate XLEN/8 Muxs
1202  for (i <- 0 until VLEN / 8) {
1203    s2_fwd_mask(i) := io.lsq.forward.forwardMask(i) || io.sbuffer.forwardMask(i)
1204    s2_fwd_data(i) := Mux(io.lsq.forward.forwardMask(i), io.lsq.forward.forwardData(i), io.sbuffer.forwardData(i))
1205  }
1206
1207  XSDebug(s2_fire, "[FWD LOAD RESP] pc %x fwd %x(%b) + %x(%b)\n",
1208    s2_in.uop.pc,
1209    io.lsq.forward.forwardData.asUInt, io.lsq.forward.forwardMask.asUInt,
1210    s2_in.forwardData.asUInt, s2_in.forwardMask.asUInt
1211  )
1212
1213  //
1214  s2_out                     := s2_in
1215  s2_out.data                := 0.U // data will be generated in load s3
1216  s2_out.uop.fpWen           := s2_in.uop.fpWen
1217  s2_out.mmio                := s2_mmio
1218  s2_out.uop.flushPipe       := false.B
1219  s2_out.uop.exceptionVec    := s2_exception_vec
1220  s2_out.forwardMask         := s2_fwd_mask
1221  s2_out.forwardData         := s2_fwd_data
1222  s2_out.handledByMSHR       := s2_cache_handled
1223  s2_out.miss                := s2_dcache_miss && s2_troublem
1224  s2_out.feedbacked          := io.feedback_fast.valid
1225  s2_out.uop.vpu.vstart      := Mux(s2_in.isLoadReplay || s2_in.isFastReplay, s2_in.uop.vpu.vstart, s2_in.vecVaddrOffset >> s2_in.uop.vpu.veew)
1226
1227  // Generate replay signal caused by:
1228  // * st-ld violation check
1229  // * tlb miss
1230  // * dcache replay
1231  // * forward data invalid
1232  // * dcache miss
1233  s2_out.rep_info.mem_amb         := s2_mem_amb && s2_troublem
1234  s2_out.rep_info.tlb_miss        := s2_tlb_miss && s2_troublem
1235  s2_out.rep_info.fwd_fail        := s2_fwd_fail && s2_troublem
1236  s2_out.rep_info.dcache_rep      := s2_mq_nack && s2_troublem
1237  s2_out.rep_info.dcache_miss     := s2_dcache_miss && s2_troublem
1238  s2_out.rep_info.bank_conflict   := s2_bank_conflict && s2_troublem
1239  s2_out.rep_info.wpu_fail        := s2_wpu_pred_fail && s2_troublem
1240  s2_out.rep_info.rar_nack        := s2_rar_nack && s2_troublem
1241  s2_out.rep_info.raw_nack        := s2_raw_nack && s2_troublem
1242  s2_out.rep_info.nuke            := s2_nuke && s2_troublem
1243  s2_out.rep_info.full_fwd        := s2_data_fwded
1244  s2_out.rep_info.data_inv_sq_idx := io.lsq.forward.dataInvalidSqIdx
1245  s2_out.rep_info.addr_inv_sq_idx := io.lsq.forward.addrInvalidSqIdx
1246  s2_out.rep_info.rep_carry       := io.dcache.resp.bits.replayCarry
1247  s2_out.rep_info.mshr_id         := io.dcache.resp.bits.mshr_id
1248  s2_out.rep_info.last_beat       := s2_in.paddr(log2Up(refillBytes))
1249  s2_out.rep_info.debug           := s2_in.uop.debugInfo
1250  s2_out.rep_info.tlb_id          := io.tlb_hint.id
1251  s2_out.rep_info.tlb_full        := io.tlb_hint.full
1252
1253  // if forward fail, replay this inst from fetch
1254  val debug_fwd_fail_rep = s2_fwd_fail && !s2_troublem && !s2_in.tlbMiss
1255  // if ld-ld violation is detected, replay from this inst from fetch
1256  val debug_ldld_nuke_rep = false.B // s2_ldld_violation && !s2_mmio && !s2_is_prefetch && !s2_in.tlbMiss
1257
1258  // to be removed
1259  io.feedback_fast.valid                 := false.B
1260  io.feedback_fast.bits.hit              := false.B
1261  io.feedback_fast.bits.flushState       := s2_in.ptwBack
1262  io.feedback_fast.bits.robIdx           := s2_in.uop.robIdx
1263  io.feedback_fast.bits.sqIdx            := s2_in.uop.sqIdx
1264  io.feedback_fast.bits.lqIdx            := s2_in.uop.lqIdx
1265  io.feedback_fast.bits.sourceType       := RSFeedbackType.lrqFull
1266  io.feedback_fast.bits.dataInvalidSqIdx := DontCare
1267
1268  io.ldCancel.ld1Cancel := false.B
1269
1270  // fast wakeup
1271  val s1_fast_uop_valid = WireInit(false.B)
1272  s1_fast_uop_valid :=
1273    !io.dcache.s1_disable_fast_wakeup &&
1274    s1_valid &&
1275    !s1_kill &&
1276    !io.tlb.resp.bits.miss &&
1277    !io.lsq.forward.dataInvalidFast
1278  io.fast_uop.valid := GatedValidRegNext(s1_fast_uop_valid) && (s2_valid && !s2_out.rep_info.need_rep && !s2_mmio && !(s2_prf && !s2_hw_prf)) && !s2_isvec && !s2_frm_mabuf
1279  io.fast_uop.bits := RegEnable(s1_out.uop, s1_fast_uop_valid)
1280
1281  //
1282  io.s2_ptr_chasing                    := RegEnable(s1_try_ptr_chasing && !s1_cancel_ptr_chasing, false.B, s1_fire)
1283
1284  // RegNext prefetch train for better timing
1285  // ** Now, prefetch train is valid at load s3 **
1286  val s2_prefetch_train_valid = WireInit(false.B)
1287  s2_prefetch_train_valid              := s2_valid && !s2_actually_mmio && (!s2_in.tlbMiss || s2_hw_prf)
1288  io.prefetch_train.valid              := GatedValidRegNext(s2_prefetch_train_valid)
1289  io.prefetch_train.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_valid)
1290  io.prefetch_train.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_valid) // TODO: use trace with bank conflict?
1291  io.prefetch_train.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_valid)
1292  io.prefetch_train.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_valid)
1293  io.s1_prefetch_spec := s1_fire
1294  io.s2_prefetch_spec := s2_prefetch_train_valid
1295
1296  val s2_prefetch_train_l1_valid = WireInit(false.B)
1297  s2_prefetch_train_l1_valid              := s2_valid && !s2_actually_mmio
1298  io.prefetch_train_l1.valid              := GatedValidRegNext(s2_prefetch_train_l1_valid)
1299  io.prefetch_train_l1.bits.fromLsPipelineBundle(s2_in, latch = true, enable = s2_prefetch_train_l1_valid)
1300  io.prefetch_train_l1.bits.miss          := RegEnable(io.dcache.resp.bits.miss, s2_prefetch_train_l1_valid)
1301  io.prefetch_train_l1.bits.meta_prefetch := RegEnable(io.dcache.resp.bits.meta_prefetch, s2_prefetch_train_l1_valid)
1302  io.prefetch_train_l1.bits.meta_access   := RegEnable(io.dcache.resp.bits.meta_access, s2_prefetch_train_l1_valid)
1303  if (env.FPGAPlatform){
1304    io.dcache.s0_pc := DontCare
1305    io.dcache.s1_pc := DontCare
1306    io.dcache.s2_pc := DontCare
1307  }else{
1308    io.dcache.s0_pc := s0_out.uop.pc
1309    io.dcache.s1_pc := s1_out.uop.pc
1310    io.dcache.s2_pc := s2_out.uop.pc
1311  }
1312  io.dcache.s2_kill := s2_pmp.ld || s2_actually_mmio || s2_kill
1313
1314  val s1_ld_left_fire = s1_valid && !s1_kill && s2_ready
1315  val s2_ld_valid_dup = RegInit(0.U(6.W))
1316  s2_ld_valid_dup := 0x0.U(6.W)
1317  when (s1_ld_left_fire && !s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x3f.U(6.W) }
1318  when (s1_kill || s1_out.isHWPrefetch) { s2_ld_valid_dup := 0x0.U(6.W) }
1319  assert(RegNext((s2_valid === s2_ld_valid_dup(0)) || RegNext(s1_out.isHWPrefetch)))
1320
1321  // Pipeline
1322  // --------------------------------------------------------------------------------
1323  // stage 3
1324  // --------------------------------------------------------------------------------
1325  // writeback and update load queue
1326  val s3_valid        = GatedValidRegNext(s2_valid && !s2_out.isHWPrefetch && !s2_out.uop.robIdx.needFlush(io.redirect))
1327  val s3_in           = RegEnable(s2_out, s2_fire)
1328  val s3_out          = Wire(Valid(new MemExuOutput))
1329  val s3_dcache_rep   = RegEnable(s2_dcache_fast_rep && s2_troublem, false.B, s2_fire)
1330  val s3_ld_valid_dup = RegEnable(s2_ld_valid_dup, s2_fire)
1331  val s3_fast_rep     = Wire(Bool())
1332  val s3_troublem     = GatedValidRegNext(s2_troublem)
1333  val s3_kill         = s3_in.uop.robIdx.needFlush(io.redirect)
1334  val s3_vecout       = Wire(new OnlyVecExuOutput)
1335  val s3_vecActive    = RegEnable(s2_out.vecActive, true.B, s2_fire)
1336  val s3_isvec        = RegEnable(s2_out.isvec, false.B, s2_fire)
1337  val s3_vec_alignedType = RegEnable(s2_out.alignedType, s2_fire)
1338  val s3_vec_mBIndex     = RegEnable(s2_out.mbIndex, s2_fire)
1339  val s3_frm_mabuf       = s3_in.isFrmMisAlignBuf
1340  val s3_mmio         = Wire(Valid(new MemExuOutput))
1341  val s3_data_select  = RegEnable(s2_data_select, 0.U(s2_data_select.getWidth.W), s2_fire)
1342  val s3_data_select_by_offset = RegEnable(s2_data_select_by_offset, 0.U.asTypeOf(s2_data_select_by_offset), s2_fire)
1343  val s3_dly_ld_err   =
1344      if (EnableAccurateLoadError) {
1345        io.dcache.resp.bits.error_delayed && GatedValidRegNext(io.csrCtrl.cache_error_enable) && s3_troublem
1346      } else {
1347        WireInit(false.B)
1348      }
1349  val s3_safe_wakeup  = RegEnable(s2_safe_wakeup, s2_fire)
1350  val s3_safe_writeback = RegEnable(s2_safe_writeback, s2_fire) || s3_dly_ld_err
1351  val s3_exception = RegEnable(s2_exception, s2_fire)
1352  val s3_mis_align = RegEnable(s2_mis_align, s2_fire)
1353  val s3_trigger_debug_mode = RegEnable(s2_trigger_debug_mode, false.B, s2_fire)
1354  // TODO: Fix vector load merge buffer nack
1355  val s3_vec_mb_nack  = Wire(Bool())
1356  s3_vec_mb_nack     := false.B
1357  XSError(s3_valid && s3_vec_mb_nack, "Merge buffer should always accept vector loads!")
1358
1359  s3_ready := !s3_valid || s3_kill || io.ldout.ready
1360  s3_mmio.valid := RegNextN(io.lsq.uncache.fire, 3, Some(false.B))
1361  s3_mmio.bits  := RegNextN(io.lsq.uncache.bits, 3)
1362
1363  // forwrad last beat
1364  val s3_fast_rep_canceled = io.replay.valid && io.replay.bits.forward_tlDchannel || io.misalign_ldin.valid || !io.dcache.req.ready
1365
1366  // s3 load fast replay
1367  io.fast_rep_out.valid := s3_valid && s3_fast_rep && !s3_in.uop.robIdx.needFlush(io.redirect)
1368  io.fast_rep_out.bits := s3_in
1369
1370  io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && !s3_in.feedbacked && !s3_frm_mabuf
1371  // TODO: check this --by hx
1372  // io.lsq.ldin.valid := s3_valid && (!s3_fast_rep || !io.fast_rep_out.ready) && !s3_in.feedbacked && !s3_in.lateKill
1373  io.lsq.ldin.bits := s3_in
1374  io.lsq.ldin.bits.miss := s3_in.miss
1375
1376  // connect to misalignBuffer
1377  io.misalign_buf.valid := io.lsq.ldin.valid && GatedValidRegNext(io.csrCtrl.hd_misalign_ld_enable) && !io.lsq.ldin.bits.isvec
1378  io.misalign_buf.bits  := s3_in
1379
1380  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1381  io.lsq.ldin.bits.data_wen_dup := s3_ld_valid_dup.asBools
1382  io.lsq.ldin.bits.replacementUpdated := io.dcache.resp.bits.replacementUpdated
1383  io.lsq.ldin.bits.missDbUpdated := GatedValidRegNext(s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated)
1384
1385  io.s3_dly_ld_err := false.B // s3_dly_ld_err && s3_valid
1386  io.lsq.ldin.bits.dcacheRequireReplay  := s3_dcache_rep
1387  io.fast_rep_out.bits.delayedLoadError := s3_dly_ld_err
1388
1389  val s3_vp_match_fail = GatedValidRegNext(io.lsq.forward.matchInvalid || io.sbuffer.matchInvalid) && s3_troublem
1390  val s3_rep_frm_fetch = s3_vp_match_fail
1391  val s3_ldld_rep_inst =
1392      io.lsq.ldld_nuke_query.resp.valid &&
1393      io.lsq.ldld_nuke_query.resp.bits.rep_frm_fetch &&
1394      GatedValidRegNext(io.csrCtrl.ldld_vio_check_enable)
1395  val s3_flushPipe = s3_ldld_rep_inst
1396
1397  val s3_rep_info = WireInit(s3_in.rep_info)
1398  val s3_sel_rep_cause = PriorityEncoderOH(s3_rep_info.cause.asUInt)
1399
1400  when (s3_exception || s3_dly_ld_err || s3_rep_frm_fetch) {
1401    io.lsq.ldin.bits.rep_info.cause := 0.U.asTypeOf(s3_rep_info.cause.cloneType)
1402  } .otherwise {
1403    io.lsq.ldin.bits.rep_info.cause := VecInit(s3_sel_rep_cause.asBools)
1404  }
1405
1406  // Int load, if hit, will be writebacked at s3
1407  s3_out.valid                := s3_valid && s3_safe_writeback
1408  s3_out.bits.uop             := s3_in.uop
1409  s3_out.bits.uop.fpWen       := s3_in.uop.fpWen && !s3_exception
1410  s3_out.bits.uop.exceptionVec(loadAccessFault) := (s3_dly_ld_err || s3_in.uop.exceptionVec(loadAccessFault)) && s3_vecActive
1411  s3_out.bits.uop.flushPipe   := false.B
1412  s3_out.bits.uop.replayInst  := s3_rep_frm_fetch || s3_flushPipe
1413  s3_out.bits.data            := s3_in.data
1414  s3_out.bits.debug.isMMIO    := s3_in.mmio
1415  s3_out.bits.debug.isPerfCnt := false.B
1416  s3_out.bits.debug.paddr     := s3_in.paddr
1417  s3_out.bits.debug.vaddr     := s3_in.vaddr
1418
1419  // Vector load, writeback to merge buffer
1420  // TODO: Add assertion in merge buffer, merge buffer must accept vec load writeback
1421  s3_vecout.isvec             := s3_isvec
1422  s3_vecout.vecdata           := 0.U // Data will be assigned later
1423  s3_vecout.mask              := s3_in.mask
1424  // s3_vecout.rob_idx_valid     := s3_in.rob_idx_valid
1425  // s3_vecout.inner_idx         := s3_in.inner_idx
1426  // s3_vecout.rob_idx           := s3_in.rob_idx
1427  // s3_vecout.offset            := s3_in.offset
1428  s3_vecout.reg_offset        := s3_in.reg_offset
1429  s3_vecout.vecActive         := s3_vecActive
1430  s3_vecout.is_first_ele      := s3_in.is_first_ele
1431  // s3_vecout.uopQueuePtr       := DontCare // uopQueuePtr is already saved in flow queue
1432  // s3_vecout.flowPtr           := s3_in.flowPtr
1433  s3_vecout.elemIdx           := s3_in.elemIdx // elemIdx is already saved in flow queue // TODO:
1434  s3_vecout.elemIdxInsideVd   := s3_in.elemIdxInsideVd
1435  s3_vecout.trigger           := s3_in.uop.trigger
1436  s3_vecout.vstart            := s3_in.uop.vpu.vstart
1437  s3_vecout.vecTriggerMask    := s3_in.vecTriggerMask
1438  val s3_usSecondInv          = s3_in.usSecondInv
1439
1440  io.rollback.valid := s3_valid && (s3_rep_frm_fetch || s3_flushPipe) && !s3_exception
1441  io.rollback.bits             := DontCare
1442  io.rollback.bits.isRVC       := s3_out.bits.uop.preDecodeInfo.isRVC
1443  io.rollback.bits.robIdx      := s3_out.bits.uop.robIdx
1444  io.rollback.bits.ftqIdx      := s3_out.bits.uop.ftqPtr
1445  io.rollback.bits.ftqOffset   := s3_out.bits.uop.ftqOffset
1446  io.rollback.bits.level       := Mux(s3_rep_frm_fetch, RedirectLevel.flush, RedirectLevel.flushAfter)
1447  io.rollback.bits.cfiUpdate.target := s3_out.bits.uop.pc
1448  io.rollback.bits.debug_runahead_checkpoint_id := s3_out.bits.uop.debugInfo.runahead_checkpoint_id
1449  /* <------- DANGEROUS: Don't change sequence here ! -------> */
1450
1451  io.lsq.ldin.bits.uop := s3_out.bits.uop
1452
1453  val s3_revoke = s3_exception || io.lsq.ldin.bits.rep_info.need_rep
1454  io.lsq.ldld_nuke_query.revoke := s3_revoke
1455  io.lsq.stld_nuke_query.revoke := s3_revoke
1456
1457  // feedback slow
1458  s3_fast_rep := RegNext(s2_fast_rep)
1459
1460  val s3_fb_no_waiting = !s3_in.isLoadReplay &&
1461                        (!(s3_fast_rep && !s3_fast_rep_canceled)) &&
1462                        !s3_in.feedbacked
1463
1464  // feedback: scalar load will send feedback to RS
1465  //           vector load will send signal to VL Merge Buffer, then send feedback at granularity of uops
1466  io.feedback_slow.valid                 := s3_valid && s3_fb_no_waiting && !s3_isvec && !s3_frm_mabuf
1467  io.feedback_slow.bits.hit              := !s3_rep_info.need_rep || io.lsq.ldin.ready
1468  io.feedback_slow.bits.flushState       := s3_in.ptwBack
1469  io.feedback_slow.bits.robIdx           := s3_in.uop.robIdx
1470  io.feedback_slow.bits.sqIdx            := s3_in.uop.sqIdx
1471  io.feedback_slow.bits.lqIdx            := s3_in.uop.lqIdx
1472  io.feedback_slow.bits.sourceType       := RSFeedbackType.lrqFull
1473  io.feedback_slow.bits.dataInvalidSqIdx := DontCare
1474
1475  // TODO: vector wakeup?
1476  io.ldCancel.ld2Cancel := s3_valid && !s3_safe_wakeup && !s3_isvec && !s3_frm_mabuf
1477
1478  val s3_ld_wb_meta = Mux(s3_valid, s3_out.bits, s3_mmio.bits)
1479
1480  // data from load queue refill
1481  val s3_ld_raw_data_frm_uncache = RegNextN(io.lsq.ld_raw_data, 3)
1482  val s3_merged_data_frm_uncache = s3_ld_raw_data_frm_uncache.mergedData()
1483  val s3_picked_data_frm_uncache = LookupTree(s3_ld_raw_data_frm_uncache.addrOffset, List(
1484    "b000".U -> s3_merged_data_frm_uncache(63,  0),
1485    "b001".U -> s3_merged_data_frm_uncache(63,  8),
1486    "b010".U -> s3_merged_data_frm_uncache(63, 16),
1487    "b011".U -> s3_merged_data_frm_uncache(63, 24),
1488    "b100".U -> s3_merged_data_frm_uncache(63, 32),
1489    "b101".U -> s3_merged_data_frm_uncache(63, 40),
1490    "b110".U -> s3_merged_data_frm_uncache(63, 48),
1491    "b111".U -> s3_merged_data_frm_uncache(63, 56)
1492  ))
1493  val s3_ld_data_frm_uncache = rdataHelper(s3_ld_raw_data_frm_uncache.uop, s3_picked_data_frm_uncache)
1494
1495  // data from dcache hit
1496  val s3_ld_raw_data_frm_cache = Wire(new LoadDataFromDcacheBundle)
1497  s3_ld_raw_data_frm_cache.respDcacheData       := io.dcache.resp.bits.data
1498  s3_ld_raw_data_frm_cache.forward_D            := s2_fwd_frm_d_chan
1499  s3_ld_raw_data_frm_cache.forwardData_D        := s2_fwd_data_frm_d_chan
1500  s3_ld_raw_data_frm_cache.forward_mshr         := s2_fwd_frm_mshr
1501  s3_ld_raw_data_frm_cache.forwardData_mshr     := s2_fwd_data_frm_mshr
1502  s3_ld_raw_data_frm_cache.forward_result_valid := s2_fwd_data_valid
1503
1504  s3_ld_raw_data_frm_cache.forwardMask          := RegEnable(s2_fwd_mask, s2_valid)
1505  s3_ld_raw_data_frm_cache.forwardData          := RegEnable(s2_fwd_data, s2_valid)
1506  s3_ld_raw_data_frm_cache.uop                  := RegEnable(s2_out.uop, s2_valid)
1507  s3_ld_raw_data_frm_cache.addrOffset           := RegEnable(s2_out.paddr(3, 0), s2_valid)
1508
1509  val s3_merged_data_frm_tlD   = RegEnable(s3_ld_raw_data_frm_cache.mergeTLData(), s2_valid)
1510  val s3_merged_data_frm_cache = s3_ld_raw_data_frm_cache.mergeLsqFwdData(s3_merged_data_frm_tlD)
1511
1512  // duplicate reg for ldout and vecldout
1513  private val LdDataDup = 3
1514  require(LdDataDup >= 2)
1515  // truncate forward data and cache data to XLEN width to writeback
1516  val s3_fwd_mask_clip = VecInit(List.fill(LdDataDup)(
1517    RegEnable(Mux(
1518      s2_out.paddr(3),
1519      (s2_fwd_mask.asUInt)(VLEN / 8 - 1, 8),
1520      (s2_fwd_mask.asUInt)(7, 0)
1521    ).asTypeOf(Vec(XLEN / 8, Bool())), s2_valid)
1522  ))
1523  val s3_fwd_data_clip = VecInit(List.fill(LdDataDup)(
1524    RegEnable(Mux(
1525      s2_out.paddr(3),
1526      (s2_fwd_data.asUInt)(VLEN - 1, 64),
1527      (s2_fwd_data.asUInt)(63, 0)
1528    ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid)
1529  ))
1530  val s3_merged_data_frm_tld_clip = VecInit(List.fill(LdDataDup)(
1531    RegEnable(Mux(
1532      s2_out.paddr(3),
1533      s3_ld_raw_data_frm_cache.mergeTLData()(VLEN - 1, 64),
1534      s3_ld_raw_data_frm_cache.mergeTLData()(63, 0)
1535    ).asTypeOf(Vec(XLEN / 8, UInt(8.W))), s2_valid)
1536  ))
1537  val s3_merged_data_frm_cache_clip = VecInit((0 until LdDataDup).map(i => {
1538    VecInit((0 until XLEN / 8).map(j =>
1539      Mux(s3_fwd_mask_clip(i)(j), s3_fwd_data_clip(i)(j), s3_merged_data_frm_tld_clip(i)(j))
1540    )).asUInt
1541  }))
1542
1543  val s3_data_frm_cache = VecInit((0 until LdDataDup).map(i => {
1544    VecInit(Seq(
1545      s3_merged_data_frm_cache_clip(i)(63,    0),
1546      s3_merged_data_frm_cache_clip(i)(63,    8),
1547      s3_merged_data_frm_cache_clip(i)(63,   16),
1548      s3_merged_data_frm_cache_clip(i)(63,   24),
1549      s3_merged_data_frm_cache_clip(i)(63,   32),
1550      s3_merged_data_frm_cache_clip(i)(63,   40),
1551      s3_merged_data_frm_cache_clip(i)(63,   48),
1552      s3_merged_data_frm_cache_clip(i)(63,   56),
1553    ))
1554  }))
1555  val s3_picked_data_frm_cache = VecInit((0 until LdDataDup).map(i => {
1556    Mux1H(s3_data_select_by_offset, s3_data_frm_cache(i))
1557  }))
1558  val s3_ld_data_frm_cache = newRdataHelper(s3_data_select, s3_picked_data_frm_cache(0))
1559
1560  // FIXME: add 1 cycle delay ?
1561  // io.lsq.uncache.ready := !s3_valid
1562  val s3_outexception = ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, LduCfg).asUInt.orR && s3_vecActive
1563  io.ldout.bits        := s3_ld_wb_meta
1564  io.ldout.bits.data   := Mux(s3_valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache)
1565  io.ldout.valid       := (s3_mmio.valid ||
1566                          (s3_out.valid && !s3_vecout.isvec && !s3_mis_align && !s3_frm_mabuf))
1567  io.ldout.bits.uop.exceptionVec := ExceptionNO.selectByFu(s3_ld_wb_meta.uop.exceptionVec, LduCfg)
1568
1569  // TODO: check this --hx
1570  // io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && !s3_vecout.isvec ||
1571  //   io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1572  //  io.ldout.bits.data   := Mux(s3_out.valid, s3_ld_data_frm_cache, s3_ld_data_frm_uncache)
1573  //  io.ldout.valid       := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) ||
1574  //                         s3_mmio.valid && !s3_mmio.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid
1575
1576  // s3 load fast replay
1577  io.fast_rep_out.valid := s3_valid && s3_fast_rep
1578  io.fast_rep_out.bits := s3_in
1579  io.fast_rep_out.bits.lateKill := s3_rep_frm_fetch
1580
1581  val vecFeedback = s3_valid && s3_fb_no_waiting && s3_rep_info.need_rep && !io.lsq.ldin.ready && s3_isvec
1582
1583  // vector output
1584  io.vecldout.bits.alignedType := s3_vec_alignedType
1585  // vec feedback
1586  io.vecldout.bits.vecFeedback := vecFeedback
1587  // TODO: VLSU, uncache data logic
1588  val vecdata = rdataVecHelper(s3_vec_alignedType(1,0), s3_picked_data_frm_cache(1))
1589  io.vecldout.bits.vecdata.get := Mux(s3_in.is128bit, s3_merged_data_frm_cache, vecdata)
1590  io.vecldout.bits.isvec := s3_vecout.isvec
1591  io.vecldout.bits.elemIdx := s3_vecout.elemIdx
1592  io.vecldout.bits.elemIdxInsideVd.get := s3_vecout.elemIdxInsideVd
1593  io.vecldout.bits.mask := s3_vecout.mask
1594  io.vecldout.bits.reg_offset.get := s3_vecout.reg_offset
1595  io.vecldout.bits.usSecondInv := s3_usSecondInv
1596  io.vecldout.bits.mBIndex := s3_vec_mBIndex
1597  io.vecldout.bits.hit := !s3_rep_info.need_rep || io.lsq.ldin.ready
1598  io.vecldout.bits.sourceType := RSFeedbackType.lrqFull
1599  io.vecldout.bits.trigger := s3_vecout.trigger
1600  io.vecldout.bits.flushState := DontCare
1601  io.vecldout.bits.exceptionVec := ExceptionNO.selectByFu(s3_out.bits.uop.exceptionVec, VlduCfg)
1602  io.vecldout.bits.vaddr := s3_in.fullva
1603  io.vecldout.bits.vaNeedExt := s3_in.vaNeedExt
1604  io.vecldout.bits.gpaddr := s3_in.gpaddr
1605  io.vecldout.bits.isForVSnonLeafPTE := s3_in.isForVSnonLeafPTE
1606  io.vecldout.bits.mmio := DontCare
1607  io.vecldout.bits.vstart := s3_vecout.vstart
1608  io.vecldout.bits.vecTriggerMask := s3_vecout.vecTriggerMask
1609
1610  io.vecldout.valid := s3_out.valid && !s3_out.bits.uop.robIdx.needFlush(io.redirect) && s3_vecout.isvec ||
1611  // TODO: check this, why !io.lsq.uncache.bits.isVls before?
1612    io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && io.lsq.uncache.bits.isVls
1613    //io.lsq.uncache.valid && !io.lsq.uncache.bits.uop.robIdx.needFlush(io.redirect) && !s3_out.valid && !io.lsq.uncache.bits.isVls
1614
1615  io.misalign_ldout.valid     := s3_valid && (!s3_fast_rep || s3_fast_rep_canceled) && s3_frm_mabuf
1616  io.misalign_ldout.bits      := io.lsq.ldin.bits
1617  io.misalign_ldout.bits.data := Mux(s3_in.is128bit, s3_merged_data_frm_cache, s3_picked_data_frm_cache(2))
1618
1619  // fast load to load forward
1620  if (EnableLoadToLoadForward) {
1621    io.l2l_fwd_out.valid      := s3_valid && !s3_in.mmio && !s3_rep_info.need_rep
1622    io.l2l_fwd_out.data       := Mux(s3_in.vaddr(3), s3_merged_data_frm_cache(127, 64), s3_merged_data_frm_cache(63, 0))
1623    io.l2l_fwd_out.dly_ld_err := s3_dly_ld_err || // ecc delayed error
1624                                 s3_ldld_rep_inst ||
1625                                 s3_rep_frm_fetch
1626  } else {
1627    io.l2l_fwd_out.valid := false.B
1628    io.l2l_fwd_out.data := DontCare
1629    io.l2l_fwd_out.dly_ld_err := DontCare
1630  }
1631
1632  // s1
1633  io.debug_ls.s1_robIdx := s1_in.uop.robIdx.value
1634  io.debug_ls.s1_isLoadToLoadForward := s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled
1635  io.debug_ls.s1_isTlbFirstMiss := s1_fire && s1_tlb_miss && s1_in.isFirstIssue
1636  // s2
1637  io.debug_ls.s2_robIdx := s2_in.uop.robIdx.value
1638  io.debug_ls.s2_isBankConflict := s2_fire && (!s2_kill && s2_bank_conflict)
1639  io.debug_ls.s2_isDcacheFirstMiss := s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue
1640  io.debug_ls.s2_isForwardFail := s2_fire && s2_fwd_fail
1641  // s3
1642  io.debug_ls.s3_robIdx := s3_in.uop.robIdx.value
1643  io.debug_ls.s3_isReplayFast := s3_valid && s3_fast_rep && !s3_fast_rep_canceled
1644  io.debug_ls.s3_isReplayRS :=  RegNext(io.feedback_fast.valid && !io.feedback_fast.bits.hit) || (io.feedback_slow.valid && !io.feedback_slow.bits.hit)
1645  io.debug_ls.s3_isReplaySlow := io.lsq.ldin.valid && io.lsq.ldin.bits.rep_info.need_rep
1646  io.debug_ls.s3_isReplay := s3_valid && s3_rep_info.need_rep // include fast+slow+rs replay
1647  io.debug_ls.replayCause := s3_rep_info.cause
1648  io.debug_ls.replayCnt := 1.U
1649
1650  // Topdown
1651  io.lsTopdownInfo.s1.robIdx          := s1_in.uop.robIdx.value
1652  io.lsTopdownInfo.s1.vaddr_valid     := s1_valid && s1_in.hasROBEntry
1653  io.lsTopdownInfo.s1.vaddr_bits      := s1_vaddr
1654  io.lsTopdownInfo.s2.robIdx          := s2_in.uop.robIdx.value
1655  io.lsTopdownInfo.s2.paddr_valid     := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss
1656  io.lsTopdownInfo.s2.paddr_bits      := s2_in.paddr
1657  io.lsTopdownInfo.s2.first_real_miss := io.dcache.resp.bits.real_miss
1658  io.lsTopdownInfo.s2.cache_miss_en   := s2_fire && s2_in.hasROBEntry && !s2_in.tlbMiss && !s2_in.missDbUpdated
1659
1660  // perf cnt
1661  XSPerfAccumulate("s0_in_valid",                  io.ldin.valid)
1662  XSPerfAccumulate("s0_in_block",                  io.ldin.valid && !io.ldin.fire)
1663  XSPerfAccumulate("s0_vecin_valid",               io.vecldin.valid)
1664  XSPerfAccumulate("s0_vecin_block",               io.vecldin.valid && !io.vecldin.fire)
1665  XSPerfAccumulate("s0_in_fire_first_issue",       s0_valid && s0_sel_src.isFirstIssue)
1666  XSPerfAccumulate("s0_lsq_replay_issue",          io.replay.fire)
1667  XSPerfAccumulate("s0_lsq_replay_vecissue",       io.replay.fire && io.replay.bits.isvec)
1668  XSPerfAccumulate("s0_ldu_fire_first_issue",      io.ldin.fire && s0_sel_src.isFirstIssue)
1669  XSPerfAccumulate("s0_fast_replay_issue",         io.fast_rep_in.fire)
1670  XSPerfAccumulate("s0_fast_replay_vecissue",      io.fast_rep_in.fire && io.fast_rep_in.bits.isvec)
1671  XSPerfAccumulate("s0_stall_out",                 s0_valid && !s0_can_go)
1672  XSPerfAccumulate("s0_stall_dcache",              s0_valid && !io.dcache.req.ready)
1673  XSPerfAccumulate("s0_addr_spec_success",         s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12))
1674  XSPerfAccumulate("s0_addr_spec_failed",          s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12))
1675  XSPerfAccumulate("s0_addr_spec_success_once",    s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) === io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1676  XSPerfAccumulate("s0_addr_spec_failed_once",     s0_fire && s0_dcache_vaddr(VAddrBits-1, 12) =/= io.ldin.bits.src(0)(VAddrBits-1, 12) && s0_sel_src.isFirstIssue)
1677  XSPerfAccumulate("s0_vec_addr_vlen_aligned",     s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) === 0.U)
1678  XSPerfAccumulate("s0_vec_addr_vlen_unaligned",   s0_fire && s0_sel_src.isvec && s0_dcache_vaddr(3, 0) =/= 0.U)
1679  XSPerfAccumulate("s0_forward_tl_d_channel",      s0_out.forward_tlDchannel)
1680  XSPerfAccumulate("s0_hardware_prefetch_fire",    s0_fire && s0_hw_prf_select)
1681  XSPerfAccumulate("s0_software_prefetch_fire",    s0_fire && s0_sel_src.prf && s0_src_select_vec(int_iss_idx))
1682  XSPerfAccumulate("s0_hardware_prefetch_blocked", io.prefetch_req.valid && !s0_hw_prf_select)
1683  XSPerfAccumulate("s0_hardware_prefetch_total",   io.prefetch_req.valid)
1684
1685  XSPerfAccumulate("s1_in_valid",                  s1_valid)
1686  XSPerfAccumulate("s1_in_fire",                   s1_fire)
1687  XSPerfAccumulate("s1_in_fire_first_issue",       s1_fire && s1_in.isFirstIssue)
1688  XSPerfAccumulate("s1_tlb_miss",                  s1_fire && s1_tlb_miss)
1689  XSPerfAccumulate("s1_tlb_miss_first_issue",      s1_fire && s1_tlb_miss && s1_in.isFirstIssue)
1690  XSPerfAccumulate("s1_stall_out",                 s1_valid && !s1_can_go)
1691  XSPerfAccumulate("s1_dly_err",                   s1_valid && s1_fast_rep_dly_err)
1692
1693  XSPerfAccumulate("s2_in_valid",                  s2_valid)
1694  XSPerfAccumulate("s2_in_fire",                   s2_fire)
1695  XSPerfAccumulate("s2_in_fire_first_issue",       s2_fire && s2_in.isFirstIssue)
1696  XSPerfAccumulate("s2_dcache_miss",               s2_fire && io.dcache.resp.bits.miss)
1697  XSPerfAccumulate("s2_dcache_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1698  XSPerfAccumulate("s2_dcache_real_miss_first_issue",   s2_fire && io.dcache.resp.bits.miss && s2_in.isFirstIssue)
1699  XSPerfAccumulate("s2_full_forward",              s2_fire && s2_full_fwd)
1700  XSPerfAccumulate("s2_dcache_miss_full_forward",  s2_fire && s2_dcache_miss)
1701  XSPerfAccumulate("s2_fwd_frm_d_can",             s2_valid && s2_fwd_frm_d_chan)
1702  XSPerfAccumulate("s2_fwd_frm_d_chan_or_mshr",    s2_valid && s2_fwd_frm_d_chan_or_mshr)
1703  XSPerfAccumulate("s2_stall_out",                 s2_fire && !s2_can_go)
1704  XSPerfAccumulate("s2_prefetch",                  s2_fire && s2_prf)
1705  XSPerfAccumulate("s2_prefetch_ignored",          s2_fire && s2_prf && io.dcache.s2_mq_nack) // ignore prefetch for mshr full / miss req port conflict
1706  XSPerfAccumulate("s2_prefetch_miss",             s2_fire && s2_prf && io.dcache.resp.bits.miss) // prefetch req miss in l1
1707  XSPerfAccumulate("s2_prefetch_hit",              s2_fire && s2_prf && !io.dcache.resp.bits.miss) // prefetch req hit in l1
1708  XSPerfAccumulate("s2_prefetch_accept",           s2_fire && s2_prf && io.dcache.resp.bits.miss && !io.dcache.s2_mq_nack) // prefetch a missed line in l1, and l1 accepted it
1709  XSPerfAccumulate("s2_forward_req",               s2_fire && s2_in.forward_tlDchannel)
1710  XSPerfAccumulate("s2_successfully_forward_channel_D", s2_fire && s2_fwd_frm_d_chan && s2_fwd_data_valid)
1711  XSPerfAccumulate("s2_successfully_forward_mshr",      s2_fire && s2_fwd_frm_mshr && s2_fwd_data_valid)
1712
1713  XSPerfAccumulate("load_to_load_forward",                      s1_try_ptr_chasing && !s1_ptr_chasing_canceled)
1714  XSPerfAccumulate("load_to_load_forward_try",                  s1_try_ptr_chasing)
1715  XSPerfAccumulate("load_to_load_forward_fail",                 s1_cancel_ptr_chasing)
1716  XSPerfAccumulate("load_to_load_forward_fail_cancelled",       s1_cancel_ptr_chasing && s1_ptr_chasing_canceled)
1717  XSPerfAccumulate("load_to_load_forward_fail_wakeup_mismatch", s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && s1_not_fast_match)
1718  XSPerfAccumulate("load_to_load_forward_fail_op_not_ld",       s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && s1_fu_op_type_not_ld)
1719  XSPerfAccumulate("load_to_load_forward_fail_addr_align",      s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && s1_addr_misaligned)
1720  XSPerfAccumulate("load_to_load_forward_fail_set_mismatch",    s1_cancel_ptr_chasing && !s1_ptr_chasing_canceled && !s1_not_fast_match && !s1_fu_op_type_not_ld && !s1_addr_misaligned && s1_addr_mismatch)
1721
1722  // bug lyq: some signals in perfEvents are no longer suitable for the current MemBlock design
1723  // hardware performance counter
1724  val perfEvents = Seq(
1725    ("load_s0_in_fire         ", s0_fire                                                        ),
1726    ("load_to_load_forward    ", s1_fire && s1_try_ptr_chasing && !s1_ptr_chasing_canceled      ),
1727    ("stall_dcache            ", s0_valid && s0_can_go && !io.dcache.req.ready                  ),
1728    ("load_s1_in_fire         ", s0_fire                                                        ),
1729    ("load_s1_tlb_miss        ", s1_fire && io.tlb.resp.bits.miss                               ),
1730    ("load_s2_in_fire         ", s1_fire                                                        ),
1731    ("load_s2_dcache_miss     ", s2_fire && io.dcache.resp.bits.miss                            ),
1732  )
1733  generatePerfEvent()
1734
1735  when(io.ldout.fire){
1736    XSDebug("ldout %x\n", io.ldout.bits.uop.pc)
1737  }
1738  // end
1739}
1740